1 ; RUN: llc -mtriple=arm-eabi -mattr=+neon %s -o - | FileCheck %s
3 define <8 x i8> @vqadds8(ptr %A, ptr %B) nounwind {
6 %tmp1 = load <8 x i8>, ptr %A
7 %tmp2 = load <8 x i8>, ptr %B
8 %tmp3 = call <8 x i8> @llvm.sadd.sat.v8i8(<8 x i8> %tmp1, <8 x i8> %tmp2)
12 define <4 x i16> @vqadds16(ptr %A, ptr %B) nounwind {
13 ;CHECK-LABEL: vqadds16:
15 %tmp1 = load <4 x i16>, ptr %A
16 %tmp2 = load <4 x i16>, ptr %B
17 %tmp3 = call <4 x i16> @llvm.sadd.sat.v4i16(<4 x i16> %tmp1, <4 x i16> %tmp2)
21 define <2 x i32> @vqadds32(ptr %A, ptr %B) nounwind {
22 ;CHECK-LABEL: vqadds32:
24 %tmp1 = load <2 x i32>, ptr %A
25 %tmp2 = load <2 x i32>, ptr %B
26 %tmp3 = call <2 x i32> @llvm.sadd.sat.v2i32(<2 x i32> %tmp1, <2 x i32> %tmp2)
30 define <1 x i64> @vqadds64(ptr %A, ptr %B) nounwind {
31 ;CHECK-LABEL: vqadds64:
33 %tmp1 = load <1 x i64>, ptr %A
34 %tmp2 = load <1 x i64>, ptr %B
35 %tmp3 = call <1 x i64> @llvm.sadd.sat.v1i64(<1 x i64> %tmp1, <1 x i64> %tmp2)
39 define <8 x i8> @vqaddu8(ptr %A, ptr %B) nounwind {
40 ;CHECK-LABEL: vqaddu8:
42 %tmp1 = load <8 x i8>, ptr %A
43 %tmp2 = load <8 x i8>, ptr %B
44 %tmp3 = call <8 x i8> @llvm.uadd.sat.v8i8(<8 x i8> %tmp1, <8 x i8> %tmp2)
48 define <4 x i16> @vqaddu16(ptr %A, ptr %B) nounwind {
49 ;CHECK-LABEL: vqaddu16:
51 %tmp1 = load <4 x i16>, ptr %A
52 %tmp2 = load <4 x i16>, ptr %B
53 %tmp3 = call <4 x i16> @llvm.uadd.sat.v4i16(<4 x i16> %tmp1, <4 x i16> %tmp2)
57 define <2 x i32> @vqaddu32(ptr %A, ptr %B) nounwind {
58 ;CHECK-LABEL: vqaddu32:
60 %tmp1 = load <2 x i32>, ptr %A
61 %tmp2 = load <2 x i32>, ptr %B
62 %tmp3 = call <2 x i32> @llvm.uadd.sat.v2i32(<2 x i32> %tmp1, <2 x i32> %tmp2)
66 define <1 x i64> @vqaddu64(ptr %A, ptr %B) nounwind {
67 ;CHECK-LABEL: vqaddu64:
69 %tmp1 = load <1 x i64>, ptr %A
70 %tmp2 = load <1 x i64>, ptr %B
71 %tmp3 = call <1 x i64> @llvm.uadd.sat.v1i64(<1 x i64> %tmp1, <1 x i64> %tmp2)
75 define <16 x i8> @vqaddQs8(ptr %A, ptr %B) nounwind {
76 ;CHECK-LABEL: vqaddQs8:
78 %tmp1 = load <16 x i8>, ptr %A
79 %tmp2 = load <16 x i8>, ptr %B
80 %tmp3 = call <16 x i8> @llvm.sadd.sat.v16i8(<16 x i8> %tmp1, <16 x i8> %tmp2)
84 define <8 x i16> @vqaddQs16(ptr %A, ptr %B) nounwind {
85 ;CHECK-LABEL: vqaddQs16:
87 %tmp1 = load <8 x i16>, ptr %A
88 %tmp2 = load <8 x i16>, ptr %B
89 %tmp3 = call <8 x i16> @llvm.sadd.sat.v8i16(<8 x i16> %tmp1, <8 x i16> %tmp2)
93 define <4 x i32> @vqaddQs32(ptr %A, ptr %B) nounwind {
94 ;CHECK-LABEL: vqaddQs32:
96 %tmp1 = load <4 x i32>, ptr %A
97 %tmp2 = load <4 x i32>, ptr %B
98 %tmp3 = call <4 x i32> @llvm.sadd.sat.v4i32(<4 x i32> %tmp1, <4 x i32> %tmp2)
102 define <2 x i64> @vqaddQs64(ptr %A, ptr %B) nounwind {
103 ;CHECK-LABEL: vqaddQs64:
105 %tmp1 = load <2 x i64>, ptr %A
106 %tmp2 = load <2 x i64>, ptr %B
107 %tmp3 = call <2 x i64> @llvm.sadd.sat.v2i64(<2 x i64> %tmp1, <2 x i64> %tmp2)
111 define <16 x i8> @vqaddQu8(ptr %A, ptr %B) nounwind {
112 ;CHECK-LABEL: vqaddQu8:
114 %tmp1 = load <16 x i8>, ptr %A
115 %tmp2 = load <16 x i8>, ptr %B
116 %tmp3 = call <16 x i8> @llvm.uadd.sat.v16i8(<16 x i8> %tmp1, <16 x i8> %tmp2)
120 define <8 x i16> @vqaddQu16(ptr %A, ptr %B) nounwind {
121 ;CHECK-LABEL: vqaddQu16:
123 %tmp1 = load <8 x i16>, ptr %A
124 %tmp2 = load <8 x i16>, ptr %B
125 %tmp3 = call <8 x i16> @llvm.uadd.sat.v8i16(<8 x i16> %tmp1, <8 x i16> %tmp2)
129 define <4 x i32> @vqaddQu32(ptr %A, ptr %B) nounwind {
130 ;CHECK-LABEL: vqaddQu32:
132 %tmp1 = load <4 x i32>, ptr %A
133 %tmp2 = load <4 x i32>, ptr %B
134 %tmp3 = call <4 x i32> @llvm.uadd.sat.v4i32(<4 x i32> %tmp1, <4 x i32> %tmp2)
138 define <2 x i64> @vqaddQu64(ptr %A, ptr %B) nounwind {
139 ;CHECK-LABEL: vqaddQu64:
141 %tmp1 = load <2 x i64>, ptr %A
142 %tmp2 = load <2 x i64>, ptr %B
143 %tmp3 = call <2 x i64> @llvm.uadd.sat.v2i64(<2 x i64> %tmp1, <2 x i64> %tmp2)
147 declare <8 x i8> @llvm.sadd.sat.v8i8(<8 x i8>, <8 x i8>) nounwind readnone
148 declare <4 x i16> @llvm.sadd.sat.v4i16(<4 x i16>, <4 x i16>) nounwind readnone
149 declare <2 x i32> @llvm.sadd.sat.v2i32(<2 x i32>, <2 x i32>) nounwind readnone
150 declare <1 x i64> @llvm.sadd.sat.v1i64(<1 x i64>, <1 x i64>) nounwind readnone
152 declare <8 x i8> @llvm.uadd.sat.v8i8(<8 x i8>, <8 x i8>) nounwind readnone
153 declare <4 x i16> @llvm.uadd.sat.v4i16(<4 x i16>, <4 x i16>) nounwind readnone
154 declare <2 x i32> @llvm.uadd.sat.v2i32(<2 x i32>, <2 x i32>) nounwind readnone
155 declare <1 x i64> @llvm.uadd.sat.v1i64(<1 x i64>, <1 x i64>) nounwind readnone
157 declare <16 x i8> @llvm.sadd.sat.v16i8(<16 x i8>, <16 x i8>) nounwind readnone
158 declare <8 x i16> @llvm.sadd.sat.v8i16(<8 x i16>, <8 x i16>) nounwind readnone
159 declare <4 x i32> @llvm.sadd.sat.v4i32(<4 x i32>, <4 x i32>) nounwind readnone
160 declare <2 x i64> @llvm.sadd.sat.v2i64(<2 x i64>, <2 x i64>) nounwind readnone
162 declare <16 x i8> @llvm.uadd.sat.v16i8(<16 x i8>, <16 x i8>) nounwind readnone
163 declare <8 x i16> @llvm.uadd.sat.v8i16(<8 x i16>, <8 x i16>) nounwind readnone
164 declare <4 x i32> @llvm.uadd.sat.v4i32(<4 x i32>, <4 x i32>) nounwind readnone
165 declare <2 x i64> @llvm.uadd.sat.v2i64(<2 x i64>, <2 x i64>) nounwind readnone