2 * PCI Express PCI Hot Plug Driver
4 * Copyright (C) 1995,2001 Compaq Computer Corporation
5 * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
6 * Copyright (C) 2001 IBM Corp.
7 * Copyright (C) 2003-2004 Intel Corporation
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or (at
14 * your option) any later version.
16 * This program is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
19 * NON INFRINGEMENT. See the GNU General Public License for more
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
26 * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
30 #include <linux/kernel.h>
31 #include <linux/module.h>
32 #include <linux/types.h>
33 #include <linux/signal.h>
34 #include <linux/jiffies.h>
35 #include <linux/timer.h>
36 #include <linux/pci.h>
37 #include <linux/interrupt.h>
38 #include <linux/time.h>
43 static atomic_t pciehp_num_controllers
= ATOMIC_INIT(0);
45 static inline int pciehp_readw(struct controller
*ctrl
, int reg
, u16
*value
)
47 struct pci_dev
*dev
= ctrl
->pcie
->port
;
48 return pci_read_config_word(dev
, pci_pcie_cap(dev
) + reg
, value
);
51 static inline int pciehp_readl(struct controller
*ctrl
, int reg
, u32
*value
)
53 struct pci_dev
*dev
= ctrl
->pcie
->port
;
54 return pci_read_config_dword(dev
, pci_pcie_cap(dev
) + reg
, value
);
57 static inline int pciehp_writew(struct controller
*ctrl
, int reg
, u16 value
)
59 struct pci_dev
*dev
= ctrl
->pcie
->port
;
60 return pci_write_config_word(dev
, pci_pcie_cap(dev
) + reg
, value
);
63 static inline int pciehp_writel(struct controller
*ctrl
, int reg
, u32 value
)
65 struct pci_dev
*dev
= ctrl
->pcie
->port
;
66 return pci_write_config_dword(dev
, pci_pcie_cap(dev
) + reg
, value
);
69 /* Power Control Command */
71 #define POWER_OFF PCI_EXP_SLTCTL_PCC
73 static irqreturn_t
pcie_isr(int irq
, void *dev_id
);
74 static void start_int_poll_timer(struct controller
*ctrl
, int sec
);
76 /* This is the interrupt polling timeout function. */
77 static void int_poll_timeout(unsigned long data
)
79 struct controller
*ctrl
= (struct controller
*)data
;
81 /* Poll for interrupt events. regs == NULL => polling */
84 init_timer(&ctrl
->poll_timer
);
85 if (!pciehp_poll_time
)
86 pciehp_poll_time
= 2; /* default polling interval is 2 sec */
88 start_int_poll_timer(ctrl
, pciehp_poll_time
);
91 /* This function starts the interrupt polling timer. */
92 static void start_int_poll_timer(struct controller
*ctrl
, int sec
)
94 /* Clamp to sane value */
95 if ((sec
<= 0) || (sec
> 60))
98 ctrl
->poll_timer
.function
= &int_poll_timeout
;
99 ctrl
->poll_timer
.data
= (unsigned long)ctrl
;
100 ctrl
->poll_timer
.expires
= jiffies
+ sec
* HZ
;
101 add_timer(&ctrl
->poll_timer
);
104 static inline int pciehp_request_irq(struct controller
*ctrl
)
106 int retval
, irq
= ctrl
->pcie
->irq
;
108 /* Install interrupt polling timer. Start with 10 sec delay */
109 if (pciehp_poll_mode
) {
110 init_timer(&ctrl
->poll_timer
);
111 start_int_poll_timer(ctrl
, 10);
115 /* Installs the interrupt handler */
116 retval
= request_irq(irq
, pcie_isr
, IRQF_SHARED
, MY_NAME
, ctrl
);
118 ctrl_err(ctrl
, "Cannot get irq %d for the hotplug controller\n",
123 static inline void pciehp_free_irq(struct controller
*ctrl
)
125 if (pciehp_poll_mode
)
126 del_timer_sync(&ctrl
->poll_timer
);
128 free_irq(ctrl
->pcie
->irq
, ctrl
);
131 static int pcie_poll_cmd(struct controller
*ctrl
)
134 int err
, timeout
= 1000;
136 err
= pciehp_readw(ctrl
, PCI_EXP_SLTSTA
, &slot_status
);
137 if (!err
&& (slot_status
& PCI_EXP_SLTSTA_CC
)) {
138 pciehp_writew(ctrl
, PCI_EXP_SLTSTA
, PCI_EXP_SLTSTA_CC
);
141 while (timeout
> 0) {
144 err
= pciehp_readw(ctrl
, PCI_EXP_SLTSTA
, &slot_status
);
145 if (!err
&& (slot_status
& PCI_EXP_SLTSTA_CC
)) {
146 pciehp_writew(ctrl
, PCI_EXP_SLTSTA
, PCI_EXP_SLTSTA_CC
);
150 return 0; /* timeout */
153 static void pcie_wait_cmd(struct controller
*ctrl
, int poll
)
155 unsigned int msecs
= pciehp_poll_mode
? 2500 : 1000;
156 unsigned long timeout
= msecs_to_jiffies(msecs
);
160 rc
= pcie_poll_cmd(ctrl
);
162 rc
= wait_event_timeout(ctrl
->queue
, !ctrl
->cmd_busy
, timeout
);
164 ctrl_dbg(ctrl
, "Command not completed in 1000 msec\n");
168 * pcie_write_cmd - Issue controller command
169 * @ctrl: controller to which the command is issued
170 * @cmd: command value written to slot control register
171 * @mask: bitmask of slot control register to be modified
173 static int pcie_write_cmd(struct controller
*ctrl
, u16 cmd
, u16 mask
)
179 mutex_lock(&ctrl
->ctrl_lock
);
181 retval
= pciehp_readw(ctrl
, PCI_EXP_SLTSTA
, &slot_status
);
183 ctrl_err(ctrl
, "%s: Cannot read SLOTSTATUS register\n",
188 if (slot_status
& PCI_EXP_SLTSTA_CC
) {
189 if (!ctrl
->no_cmd_complete
) {
191 * After 1 sec and CMD_COMPLETED still not set, just
192 * proceed forward to issue the next command according
193 * to spec. Just print out the error message.
195 ctrl_dbg(ctrl
, "CMD_COMPLETED not clear after 1 sec\n");
196 } else if (!NO_CMD_CMPL(ctrl
)) {
198 * This controller semms to notify of command completed
199 * event even though it supports none of power
200 * controller, attention led, power led and EMI.
202 ctrl_dbg(ctrl
, "Unexpected CMD_COMPLETED. Need to "
203 "wait for command completed event.\n");
204 ctrl
->no_cmd_complete
= 0;
206 ctrl_dbg(ctrl
, "Unexpected CMD_COMPLETED. Maybe "
207 "the controller is broken.\n");
211 retval
= pciehp_readw(ctrl
, PCI_EXP_SLTCTL
, &slot_ctrl
);
213 ctrl_err(ctrl
, "%s: Cannot read SLOTCTRL register\n", __func__
);
218 slot_ctrl
|= (cmd
& mask
);
221 retval
= pciehp_writew(ctrl
, PCI_EXP_SLTCTL
, slot_ctrl
);
223 ctrl_err(ctrl
, "Cannot write to SLOTCTRL register\n");
226 * Wait for command completion.
228 if (!retval
&& !ctrl
->no_cmd_complete
) {
231 * if hotplug interrupt is not enabled or command
232 * completed interrupt is not enabled, we need to poll
233 * command completed event.
235 if (!(slot_ctrl
& PCI_EXP_SLTCTL_HPIE
) ||
236 !(slot_ctrl
& PCI_EXP_SLTCTL_CCIE
))
238 pcie_wait_cmd(ctrl
, poll
);
241 mutex_unlock(&ctrl
->ctrl_lock
);
245 static inline int check_link_active(struct controller
*ctrl
)
249 if (pciehp_readw(ctrl
, PCI_EXP_LNKSTA
, &link_status
))
251 return !!(link_status
& PCI_EXP_LNKSTA_DLLLA
);
254 static void pcie_wait_link_active(struct controller
*ctrl
)
258 if (check_link_active(ctrl
))
260 while (timeout
> 0) {
263 if (check_link_active(ctrl
))
266 ctrl_dbg(ctrl
, "Data Link Layer Link Active not set in 1000 msec\n");
269 int pciehp_check_link_status(struct controller
*ctrl
)
275 * Data Link Layer Link Active Reporting must be capable for
276 * hot-plug capable downstream port. But old controller might
277 * not implement it. In this case, we wait for 1000 ms.
279 if (ctrl
->link_active_reporting
){
280 /* Wait for Data Link Layer Link Active bit to be set */
281 pcie_wait_link_active(ctrl
);
283 * We must wait for 100 ms after the Data Link Layer
284 * Link Active bit reads 1b before initiating a
285 * configuration access to the hot added device.
291 retval
= pciehp_readw(ctrl
, PCI_EXP_LNKSTA
, &lnk_status
);
293 ctrl_err(ctrl
, "Cannot read LNKSTATUS register\n");
297 ctrl_dbg(ctrl
, "%s: lnk_status = %x\n", __func__
, lnk_status
);
298 if ((lnk_status
& PCI_EXP_LNKSTA_LT
) ||
299 !(lnk_status
& PCI_EXP_LNKSTA_NLW
)) {
300 ctrl_err(ctrl
, "Link Training Error occurs \n");
308 int pciehp_get_attention_status(struct slot
*slot
, u8
*status
)
310 struct controller
*ctrl
= slot
->ctrl
;
315 retval
= pciehp_readw(ctrl
, PCI_EXP_SLTCTL
, &slot_ctrl
);
317 ctrl_err(ctrl
, "%s: Cannot read SLOTCTRL register\n", __func__
);
321 ctrl_dbg(ctrl
, "%s: SLOTCTRL %x, value read %x\n", __func__
,
322 pci_pcie_cap(ctrl
->pcie
->port
) + PCI_EXP_SLTCTL
, slot_ctrl
);
324 atten_led_state
= (slot_ctrl
& PCI_EXP_SLTCTL_AIC
) >> 6;
326 switch (atten_led_state
) {
328 *status
= 0xFF; /* Reserved */
331 *status
= 1; /* On */
334 *status
= 2; /* Blink */
337 *status
= 0; /* Off */
347 int pciehp_get_power_status(struct slot
*slot
, u8
*status
)
349 struct controller
*ctrl
= slot
->ctrl
;
354 retval
= pciehp_readw(ctrl
, PCI_EXP_SLTCTL
, &slot_ctrl
);
356 ctrl_err(ctrl
, "%s: Cannot read SLOTCTRL register\n", __func__
);
359 ctrl_dbg(ctrl
, "%s: SLOTCTRL %x value read %x\n", __func__
,
360 pci_pcie_cap(ctrl
->pcie
->port
) + PCI_EXP_SLTCTL
, slot_ctrl
);
362 pwr_state
= (slot_ctrl
& PCI_EXP_SLTCTL_PCC
) >> 10;
379 int pciehp_get_latch_status(struct slot
*slot
, u8
*status
)
381 struct controller
*ctrl
= slot
->ctrl
;
385 retval
= pciehp_readw(ctrl
, PCI_EXP_SLTSTA
, &slot_status
);
387 ctrl_err(ctrl
, "%s: Cannot read SLOTSTATUS register\n",
391 *status
= !!(slot_status
& PCI_EXP_SLTSTA_MRLSS
);
395 int pciehp_get_adapter_status(struct slot
*slot
, u8
*status
)
397 struct controller
*ctrl
= slot
->ctrl
;
401 retval
= pciehp_readw(ctrl
, PCI_EXP_SLTSTA
, &slot_status
);
403 ctrl_err(ctrl
, "%s: Cannot read SLOTSTATUS register\n",
407 *status
= !!(slot_status
& PCI_EXP_SLTSTA_PDS
);
411 int pciehp_query_power_fault(struct slot
*slot
)
413 struct controller
*ctrl
= slot
->ctrl
;
417 retval
= pciehp_readw(ctrl
, PCI_EXP_SLTSTA
, &slot_status
);
419 ctrl_err(ctrl
, "Cannot check for power fault\n");
422 return !!(slot_status
& PCI_EXP_SLTSTA_PFD
);
425 int pciehp_set_attention_status(struct slot
*slot
, u8 value
)
427 struct controller
*ctrl
= slot
->ctrl
;
431 cmd_mask
= PCI_EXP_SLTCTL_AIC
;
433 case 0 : /* turn off */
436 case 1: /* turn on */
439 case 2: /* turn blink */
445 ctrl_dbg(ctrl
, "%s: SLOTCTRL %x write cmd %x\n", __func__
,
446 pci_pcie_cap(ctrl
->pcie
->port
) + PCI_EXP_SLTCTL
, slot_cmd
);
447 return pcie_write_cmd(ctrl
, slot_cmd
, cmd_mask
);
450 void pciehp_green_led_on(struct slot
*slot
)
452 struct controller
*ctrl
= slot
->ctrl
;
457 cmd_mask
= PCI_EXP_SLTCTL_PIC
;
458 pcie_write_cmd(ctrl
, slot_cmd
, cmd_mask
);
459 ctrl_dbg(ctrl
, "%s: SLOTCTRL %x write cmd %x\n", __func__
,
460 pci_pcie_cap(ctrl
->pcie
->port
) + PCI_EXP_SLTCTL
, slot_cmd
);
463 void pciehp_green_led_off(struct slot
*slot
)
465 struct controller
*ctrl
= slot
->ctrl
;
470 cmd_mask
= PCI_EXP_SLTCTL_PIC
;
471 pcie_write_cmd(ctrl
, slot_cmd
, cmd_mask
);
472 ctrl_dbg(ctrl
, "%s: SLOTCTRL %x write cmd %x\n", __func__
,
473 pci_pcie_cap(ctrl
->pcie
->port
) + PCI_EXP_SLTCTL
, slot_cmd
);
476 void pciehp_green_led_blink(struct slot
*slot
)
478 struct controller
*ctrl
= slot
->ctrl
;
483 cmd_mask
= PCI_EXP_SLTCTL_PIC
;
484 pcie_write_cmd(ctrl
, slot_cmd
, cmd_mask
);
485 ctrl_dbg(ctrl
, "%s: SLOTCTRL %x write cmd %x\n", __func__
,
486 pci_pcie_cap(ctrl
->pcie
->port
) + PCI_EXP_SLTCTL
, slot_cmd
);
489 int pciehp_power_on_slot(struct slot
* slot
)
491 struct controller
*ctrl
= slot
->ctrl
;
498 /* Clear sticky power-fault bit from previous power failures */
499 retval
= pciehp_readw(ctrl
, PCI_EXP_SLTSTA
, &slot_status
);
501 ctrl_err(ctrl
, "%s: Cannot read SLOTSTATUS register\n",
505 slot_status
&= PCI_EXP_SLTSTA_PFD
;
507 retval
= pciehp_writew(ctrl
, PCI_EXP_SLTSTA
, slot_status
);
510 "%s: Cannot write to SLOTSTATUS register\n",
515 ctrl
->power_fault_detected
= 0;
518 cmd_mask
= PCI_EXP_SLTCTL_PCC
;
519 retval
= pcie_write_cmd(ctrl
, slot_cmd
, cmd_mask
);
521 ctrl_err(ctrl
, "Write %x command failed!\n", slot_cmd
);
524 ctrl_dbg(ctrl
, "%s: SLOTCTRL %x write cmd %x\n", __func__
,
525 pci_pcie_cap(ctrl
->pcie
->port
) + PCI_EXP_SLTCTL
, slot_cmd
);
527 retval
= pciehp_readw(ctrl
, PCI_EXP_LNKSTA
, &lnk_status
);
529 ctrl_err(ctrl
, "%s: Cannot read LNKSTA register\n",
533 pcie_update_link_speed(ctrl
->pcie
->port
->subordinate
, lnk_status
);
538 int pciehp_power_off_slot(struct slot
* slot
)
540 struct controller
*ctrl
= slot
->ctrl
;
545 slot_cmd
= POWER_OFF
;
546 cmd_mask
= PCI_EXP_SLTCTL_PCC
;
547 retval
= pcie_write_cmd(ctrl
, slot_cmd
, cmd_mask
);
549 ctrl_err(ctrl
, "Write command failed!\n");
552 ctrl_dbg(ctrl
, "%s: SLOTCTRL %x write cmd %x\n", __func__
,
553 pci_pcie_cap(ctrl
->pcie
->port
) + PCI_EXP_SLTCTL
, slot_cmd
);
557 static irqreturn_t
pcie_isr(int irq
, void *dev_id
)
559 struct controller
*ctrl
= (struct controller
*)dev_id
;
560 struct slot
*slot
= ctrl
->slot
;
561 u16 detected
, intr_loc
;
564 * In order to guarantee that all interrupt events are
565 * serviced, we need to re-inspect Slot Status register after
566 * clearing what is presumed to be the last pending interrupt.
570 if (pciehp_readw(ctrl
, PCI_EXP_SLTSTA
, &detected
)) {
571 ctrl_err(ctrl
, "%s: Cannot read SLOTSTATUS\n",
576 detected
&= (PCI_EXP_SLTSTA_ABP
| PCI_EXP_SLTSTA_PFD
|
577 PCI_EXP_SLTSTA_MRLSC
| PCI_EXP_SLTSTA_PDC
|
579 detected
&= ~intr_loc
;
580 intr_loc
|= detected
;
583 if (detected
&& pciehp_writew(ctrl
, PCI_EXP_SLTSTA
, intr_loc
)) {
584 ctrl_err(ctrl
, "%s: Cannot write to SLOTSTATUS\n",
590 ctrl_dbg(ctrl
, "%s: intr_loc %x\n", __func__
, intr_loc
);
592 /* Check Command Complete Interrupt Pending */
593 if (intr_loc
& PCI_EXP_SLTSTA_CC
) {
596 wake_up(&ctrl
->queue
);
599 if (!(intr_loc
& ~PCI_EXP_SLTSTA_CC
))
602 /* Check MRL Sensor Changed */
603 if (intr_loc
& PCI_EXP_SLTSTA_MRLSC
)
604 pciehp_handle_switch_change(slot
);
606 /* Check Attention Button Pressed */
607 if (intr_loc
& PCI_EXP_SLTSTA_ABP
)
608 pciehp_handle_attention_button(slot
);
610 /* Check Presence Detect Changed */
611 if (intr_loc
& PCI_EXP_SLTSTA_PDC
)
612 pciehp_handle_presence_change(slot
);
614 /* Check Power Fault Detected */
615 if ((intr_loc
& PCI_EXP_SLTSTA_PFD
) && !ctrl
->power_fault_detected
) {
616 ctrl
->power_fault_detected
= 1;
617 pciehp_handle_power_fault(slot
);
622 int pciehp_get_max_lnk_width(struct slot
*slot
,
623 enum pcie_link_width
*value
)
625 struct controller
*ctrl
= slot
->ctrl
;
626 enum pcie_link_width lnk_wdth
;
630 retval
= pciehp_readl(ctrl
, PCI_EXP_LNKCAP
, &lnk_cap
);
632 ctrl_err(ctrl
, "%s: Cannot read LNKCAP register\n", __func__
);
636 switch ((lnk_cap
& PCI_EXP_LNKSTA_NLW
) >> 4){
638 lnk_wdth
= PCIE_LNK_WIDTH_RESRV
;
641 lnk_wdth
= PCIE_LNK_X1
;
644 lnk_wdth
= PCIE_LNK_X2
;
647 lnk_wdth
= PCIE_LNK_X4
;
650 lnk_wdth
= PCIE_LNK_X8
;
653 lnk_wdth
= PCIE_LNK_X12
;
656 lnk_wdth
= PCIE_LNK_X16
;
659 lnk_wdth
= PCIE_LNK_X32
;
662 lnk_wdth
= PCIE_LNK_WIDTH_UNKNOWN
;
667 ctrl_dbg(ctrl
, "Max link width = %d\n", lnk_wdth
);
672 int pciehp_get_cur_lnk_width(struct slot
*slot
,
673 enum pcie_link_width
*value
)
675 struct controller
*ctrl
= slot
->ctrl
;
676 enum pcie_link_width lnk_wdth
= PCIE_LNK_WIDTH_UNKNOWN
;
680 retval
= pciehp_readw(ctrl
, PCI_EXP_LNKSTA
, &lnk_status
);
682 ctrl_err(ctrl
, "%s: Cannot read LNKSTATUS register\n",
687 switch ((lnk_status
& PCI_EXP_LNKSTA_NLW
) >> 4){
689 lnk_wdth
= PCIE_LNK_WIDTH_RESRV
;
692 lnk_wdth
= PCIE_LNK_X1
;
695 lnk_wdth
= PCIE_LNK_X2
;
698 lnk_wdth
= PCIE_LNK_X4
;
701 lnk_wdth
= PCIE_LNK_X8
;
704 lnk_wdth
= PCIE_LNK_X12
;
707 lnk_wdth
= PCIE_LNK_X16
;
710 lnk_wdth
= PCIE_LNK_X32
;
713 lnk_wdth
= PCIE_LNK_WIDTH_UNKNOWN
;
718 ctrl_dbg(ctrl
, "Current link width = %d\n", lnk_wdth
);
723 int pcie_enable_notification(struct controller
*ctrl
)
728 * TBD: Power fault detected software notification support.
730 * Power fault detected software notification is not enabled
731 * now, because it caused power fault detected interrupt storm
732 * on some machines. On those machines, power fault detected
733 * bit in the slot status register was set again immediately
734 * when it is cleared in the interrupt service routine, and
735 * next power fault detected interrupt was notified again.
737 cmd
= PCI_EXP_SLTCTL_PDCE
;
738 if (ATTN_BUTTN(ctrl
))
739 cmd
|= PCI_EXP_SLTCTL_ABPE
;
741 cmd
|= PCI_EXP_SLTCTL_MRLSCE
;
742 if (!pciehp_poll_mode
)
743 cmd
|= PCI_EXP_SLTCTL_HPIE
| PCI_EXP_SLTCTL_CCIE
;
745 mask
= (PCI_EXP_SLTCTL_PDCE
| PCI_EXP_SLTCTL_ABPE
|
746 PCI_EXP_SLTCTL_MRLSCE
| PCI_EXP_SLTCTL_PFDE
|
747 PCI_EXP_SLTCTL_HPIE
| PCI_EXP_SLTCTL_CCIE
);
749 if (pcie_write_cmd(ctrl
, cmd
, mask
)) {
750 ctrl_err(ctrl
, "Cannot enable software notification\n");
756 static void pcie_disable_notification(struct controller
*ctrl
)
759 mask
= (PCI_EXP_SLTCTL_PDCE
| PCI_EXP_SLTCTL_ABPE
|
760 PCI_EXP_SLTCTL_MRLSCE
| PCI_EXP_SLTCTL_PFDE
|
761 PCI_EXP_SLTCTL_HPIE
| PCI_EXP_SLTCTL_CCIE
|
762 PCI_EXP_SLTCTL_DLLSCE
);
763 if (pcie_write_cmd(ctrl
, 0, mask
))
764 ctrl_warn(ctrl
, "Cannot disable software notification\n");
767 int pcie_init_notification(struct controller
*ctrl
)
769 if (pciehp_request_irq(ctrl
))
771 if (pcie_enable_notification(ctrl
)) {
772 pciehp_free_irq(ctrl
);
775 ctrl
->notification_enabled
= 1;
779 static void pcie_shutdown_notification(struct controller
*ctrl
)
781 if (ctrl
->notification_enabled
) {
782 pcie_disable_notification(ctrl
);
783 pciehp_free_irq(ctrl
);
784 ctrl
->notification_enabled
= 0;
788 static int pcie_init_slot(struct controller
*ctrl
)
792 slot
= kzalloc(sizeof(*slot
), GFP_KERNEL
);
797 mutex_init(&slot
->lock
);
798 INIT_DELAYED_WORK(&slot
->work
, pciehp_queue_pushbutton_work
);
803 static void pcie_cleanup_slot(struct controller
*ctrl
)
805 struct slot
*slot
= ctrl
->slot
;
806 cancel_delayed_work(&slot
->work
);
807 flush_scheduled_work();
808 flush_workqueue(pciehp_wq
);
812 static inline void dbg_ctrl(struct controller
*ctrl
)
816 struct pci_dev
*pdev
= ctrl
->pcie
->port
;
821 ctrl_info(ctrl
, "Hotplug Controller:\n");
822 ctrl_info(ctrl
, " Seg/Bus/Dev/Func/IRQ : %s IRQ %d\n",
823 pci_name(pdev
), pdev
->irq
);
824 ctrl_info(ctrl
, " Vendor ID : 0x%04x\n", pdev
->vendor
);
825 ctrl_info(ctrl
, " Device ID : 0x%04x\n", pdev
->device
);
826 ctrl_info(ctrl
, " Subsystem ID : 0x%04x\n",
827 pdev
->subsystem_device
);
828 ctrl_info(ctrl
, " Subsystem Vendor ID : 0x%04x\n",
829 pdev
->subsystem_vendor
);
830 ctrl_info(ctrl
, " PCIe Cap offset : 0x%02x\n",
832 for (i
= 0; i
< DEVICE_COUNT_RESOURCE
; i
++) {
833 if (!pci_resource_len(pdev
, i
))
835 ctrl_info(ctrl
, " PCI resource [%d] : %pR\n",
836 i
, &pdev
->resource
[i
]);
838 ctrl_info(ctrl
, "Slot Capabilities : 0x%08x\n", ctrl
->slot_cap
);
839 ctrl_info(ctrl
, " Physical Slot Number : %d\n", PSN(ctrl
));
840 ctrl_info(ctrl
, " Attention Button : %3s\n",
841 ATTN_BUTTN(ctrl
) ? "yes" : "no");
842 ctrl_info(ctrl
, " Power Controller : %3s\n",
843 POWER_CTRL(ctrl
) ? "yes" : "no");
844 ctrl_info(ctrl
, " MRL Sensor : %3s\n",
845 MRL_SENS(ctrl
) ? "yes" : "no");
846 ctrl_info(ctrl
, " Attention Indicator : %3s\n",
847 ATTN_LED(ctrl
) ? "yes" : "no");
848 ctrl_info(ctrl
, " Power Indicator : %3s\n",
849 PWR_LED(ctrl
) ? "yes" : "no");
850 ctrl_info(ctrl
, " Hot-Plug Surprise : %3s\n",
851 HP_SUPR_RM(ctrl
) ? "yes" : "no");
852 ctrl_info(ctrl
, " EMI Present : %3s\n",
853 EMI(ctrl
) ? "yes" : "no");
854 ctrl_info(ctrl
, " Command Completed : %3s\n",
855 NO_CMD_CMPL(ctrl
) ? "no" : "yes");
856 pciehp_readw(ctrl
, PCI_EXP_SLTSTA
, ®16
);
857 ctrl_info(ctrl
, "Slot Status : 0x%04x\n", reg16
);
858 pciehp_readw(ctrl
, PCI_EXP_SLTCTL
, ®16
);
859 ctrl_info(ctrl
, "Slot Control : 0x%04x\n", reg16
);
862 struct controller
*pcie_init(struct pcie_device
*dev
)
864 struct controller
*ctrl
;
865 u32 slot_cap
, link_cap
;
866 struct pci_dev
*pdev
= dev
->port
;
868 ctrl
= kzalloc(sizeof(*ctrl
), GFP_KERNEL
);
870 dev_err(&dev
->device
, "%s: Out of memory\n", __func__
);
874 if (!pci_pcie_cap(pdev
)) {
875 ctrl_err(ctrl
, "Cannot find PCI Express capability\n");
878 if (pciehp_readl(ctrl
, PCI_EXP_SLTCAP
, &slot_cap
)) {
879 ctrl_err(ctrl
, "Cannot read SLOTCAP register\n");
883 ctrl
->slot_cap
= slot_cap
;
884 mutex_init(&ctrl
->ctrl_lock
);
885 init_waitqueue_head(&ctrl
->queue
);
888 * Controller doesn't notify of command completion if the "No
889 * Command Completed Support" bit is set in Slot Capability
890 * register or the controller supports none of power
891 * controller, attention led, power led and EMI.
893 if (NO_CMD_CMPL(ctrl
) ||
894 !(POWER_CTRL(ctrl
) | ATTN_LED(ctrl
) | PWR_LED(ctrl
) | EMI(ctrl
)))
895 ctrl
->no_cmd_complete
= 1;
897 /* Check if Data Link Layer Link Active Reporting is implemented */
898 if (pciehp_readl(ctrl
, PCI_EXP_LNKCAP
, &link_cap
)) {
899 ctrl_err(ctrl
, "%s: Cannot read LNKCAP register\n", __func__
);
902 if (link_cap
& PCI_EXP_LNKCAP_DLLLARC
) {
903 ctrl_dbg(ctrl
, "Link Active Reporting supported\n");
904 ctrl
->link_active_reporting
= 1;
907 /* Clear all remaining event bits in Slot Status register */
908 if (pciehp_writew(ctrl
, PCI_EXP_SLTSTA
, 0x1f))
911 /* Disable sotfware notification */
912 pcie_disable_notification(ctrl
);
915 * If this is the first controller to be initialized,
916 * initialize the pciehp work queue
918 if (atomic_add_return(1, &pciehp_num_controllers
) == 1) {
919 pciehp_wq
= create_singlethread_workqueue("pciehpd");
924 ctrl_info(ctrl
, "HPC vendor_id %x device_id %x ss_vid %x ss_did %x\n",
925 pdev
->vendor
, pdev
->device
, pdev
->subsystem_vendor
,
926 pdev
->subsystem_device
);
928 if (pcie_init_slot(ctrl
))
939 void pciehp_release_ctrl(struct controller
*ctrl
)
941 pcie_shutdown_notification(ctrl
);
942 pcie_cleanup_slot(ctrl
);
944 * If this is the last controller to be released, destroy the
947 if (atomic_dec_and_test(&pciehp_num_controllers
))
948 destroy_workqueue(pciehp_wq
);