2 * linux/arch/arm/mm/cache-v7.S
4 * Copyright (C) 2001 Deep Blue Solutions Ltd.
5 * Copyright (C) 2005 ARM Ltd.
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
11 * This is the "shell" of the ARMv7 processor support.
13 #include <linux/linkage.h>
14 #include <linux/init.h>
15 #include <asm/assembler.h>
16 #include <asm/unwind.h>
18 #include "proc-macros.S"
21 * v7_flush_icache_all()
23 * Flush the whole I-cache.
28 ENTRY(v7_flush_icache_all)
30 ALT_SMP(mcr p15, 0, r0, c7, c1, 0) @ invalidate I-cache inner shareable
31 ALT_UP(mcr p15, 0, r0, c7, c5, 0) @ I+BTB cache invalidate
33 ENDPROC(v7_flush_icache_all)
36 * v7_flush_dcache_all()
38 * Flush the whole D-cache.
40 * Corrupted registers: r0-r7, r9-r11 (r6 only in Thumb mode)
42 * - mm - mm_struct describing address space
44 ENTRY(v7_flush_dcache_all)
45 dmb @ ensure ordering with previous memory accesses
46 mrc p15, 1, r0, c0, c0, 1 @ read clidr
47 ands r3, r0, #0x7000000 @ extract loc from clidr
48 mov r3, r3, lsr #23 @ left align loc bit field
49 beq finished @ if loc is 0, then no need to clean
50 mov r10, #0 @ start clean at cache level 0
52 add r2, r10, r10, lsr #1 @ work out 3x current cache level
53 mov r1, r0, lsr r2 @ extract cache type bits from clidr
54 and r1, r1, #7 @ mask of the bits for current cache only
55 cmp r1, #2 @ see what cache we have at this level
56 blt skip @ skip if no cache, or just i-cache
58 save_and_disable_irqs_notrace r9 @ make cssr&csidr read atomic
60 mcr p15, 2, r10, c0, c0, 0 @ select current cache level in cssr
61 isb @ isb to sych the new cssr&csidr
62 mrc p15, 1, r1, c0, c0, 0 @ read the new csidr
64 restore_irqs_notrace r9
66 and r2, r1, #7 @ extract the length of the cache lines
67 add r2, r2, #4 @ add 4 (line length offset)
69 ands r4, r4, r1, lsr #3 @ find maximum number on the way size
70 clz r5, r4 @ find bit position of way size increment
72 ands r7, r7, r1, lsr #13 @ extract max number of the index size
74 mov r9, r4 @ create working copy of max way size
76 ARM( orr r11, r10, r9, lsl r5 ) @ factor way and cache number into r11
77 THUMB( lsl r6, r9, r5 )
78 THUMB( orr r11, r10, r6 ) @ factor way and cache number into r11
79 ARM( orr r11, r11, r7, lsl r2 ) @ factor index number into r11
80 THUMB( lsl r6, r7, r2 )
81 THUMB( orr r11, r11, r6 ) @ factor index number into r11
82 mcr p15, 0, r11, c7, c14, 2 @ clean & invalidate by set/way
83 subs r9, r9, #1 @ decrement the way
85 subs r7, r7, #1 @ decrement the index
88 add r10, r10, #2 @ increment cache number
92 mov r10, #0 @ swith back to cache level 0
93 mcr p15, 2, r10, c0, c0, 0 @ select current cache level in cssr
97 ENDPROC(v7_flush_dcache_all)
100 * v7_flush_cache_all()
102 * Flush the entire cache system.
103 * The data cache flush is now achieved using atomic clean / invalidates
104 * working outwards from L1 cache. This is done using Set/Way based cache
105 * maintenance instructions.
106 * The instruction cache can still be invalidated back to the point of
107 * unification in a single instruction.
110 ENTRY(v7_flush_kern_cache_all)
111 ARM( stmfd sp!, {r4-r5, r7, r9-r11, lr} )
112 THUMB( stmfd sp!, {r4-r7, r9-r11, lr} )
113 bl v7_flush_dcache_all
115 ALT_SMP(mcr p15, 0, r0, c7, c1, 0) @ invalidate I-cache inner shareable
116 ALT_UP(mcr p15, 0, r0, c7, c5, 0) @ I+BTB cache invalidate
117 ARM( ldmfd sp!, {r4-r5, r7, r9-r11, lr} )
118 THUMB( ldmfd sp!, {r4-r7, r9-r11, lr} )
120 ENDPROC(v7_flush_kern_cache_all)
123 * v7_flush_cache_all()
125 * Flush all TLB entries in a particular address space
127 * - mm - mm_struct describing address space
129 ENTRY(v7_flush_user_cache_all)
133 * v7_flush_cache_range(start, end, flags)
135 * Flush a range of TLB entries in the specified address space.
137 * - start - start address (may not be aligned)
138 * - end - end address (exclusive, may not be aligned)
139 * - flags - vm_area_struct flags describing address space
141 * It is assumed that:
142 * - we have a VIPT cache.
144 ENTRY(v7_flush_user_cache_range)
146 ENDPROC(v7_flush_user_cache_all)
147 ENDPROC(v7_flush_user_cache_range)
150 * v7_coherent_kern_range(start,end)
152 * Ensure that the I and D caches are coherent within specified
153 * region. This is typically used when code has been written to
154 * a memory region, and will be executed.
156 * - start - virtual start address of region
157 * - end - virtual end address of region
159 * It is assumed that:
160 * - the Icache does not read data from the write buffer
162 ENTRY(v7_coherent_kern_range)
166 * v7_coherent_user_range(start,end)
168 * Ensure that the I and D caches are coherent within specified
169 * region. This is typically used when code has been written to
170 * a memory region, and will be executed.
172 * - start - virtual start address of region
173 * - end - virtual end address of region
175 * It is assumed that:
176 * - the Icache does not read data from the write buffer
178 ENTRY(v7_coherent_user_range)
180 dcache_line_size r2, r3
183 #ifdef CONFIG_ARM_ERRATA_764369
188 USER( mcr p15, 0, r12, c7, c11, 1 ) @ clean D line to the point of unification
193 icache_line_size r2, r3
197 USER( mcr p15, 0, r12, c7, c5, 1 ) @ invalidate I line
203 ALT_SMP(mcr p15, 0, r0, c7, c1, 6) @ invalidate BTB Inner Shareable
204 ALT_UP(mcr p15, 0, r0, c7, c5, 6) @ invalidate BTB
210 * Fault handling for the cache operation above. If the virtual address in r0
211 * isn't mapped, just try the next page.
214 mov r12, r12, lsr #12
215 mov r12, r12, lsl #12
219 ENDPROC(v7_coherent_kern_range)
220 ENDPROC(v7_coherent_user_range)
223 * v7_flush_kern_dcache_area(void *addr, size_t size)
225 * Ensure that the data held in the page kaddr is written back
226 * to the page in question.
228 * - addr - kernel address
229 * - size - region size
231 ENTRY(v7_flush_kern_dcache_area)
232 dcache_line_size r2, r3
236 #ifdef CONFIG_ARM_ERRATA_764369
241 mcr p15, 0, r0, c7, c14, 1 @ clean & invalidate D line / unified line
247 ENDPROC(v7_flush_kern_dcache_area)
250 * v7_dma_inv_range(start,end)
252 * Invalidate the data cache within the specified region; we will
253 * be performing a DMA operation in this region and we want to
254 * purge old data in the cache.
256 * - start - virtual start address of region
257 * - end - virtual end address of region
260 dcache_line_size r2, r3
264 #ifdef CONFIG_ARM_ERRATA_764369
268 mcrne p15, 0, r0, c7, c14, 1 @ clean & invalidate D / U line
272 mcrne p15, 0, r1, c7, c14, 1 @ clean & invalidate D / U line
274 mcr p15, 0, r0, c7, c6, 1 @ invalidate D / U line
280 ENDPROC(v7_dma_inv_range)
283 * v7_dma_clean_range(start,end)
284 * - start - virtual start address of region
285 * - end - virtual end address of region
288 dcache_line_size r2, r3
291 #ifdef CONFIG_ARM_ERRATA_764369
296 mcr p15, 0, r0, c7, c10, 1 @ clean D / U line
302 ENDPROC(v7_dma_clean_range)
305 * v7_dma_flush_range(start,end)
306 * - start - virtual start address of region
307 * - end - virtual end address of region
309 ENTRY(v7_dma_flush_range)
310 dcache_line_size r2, r3
313 #ifdef CONFIG_ARM_ERRATA_764369
318 mcr p15, 0, r0, c7, c14, 1 @ clean & invalidate D / U line
324 ENDPROC(v7_dma_flush_range)
327 * dma_map_area(start, size, dir)
328 * - start - kernel virtual start address
329 * - size - size of region
330 * - dir - DMA direction
332 ENTRY(v7_dma_map_area)
334 teq r2, #DMA_FROM_DEVICE
337 ENDPROC(v7_dma_map_area)
340 * dma_unmap_area(start, size, dir)
341 * - start - kernel virtual start address
342 * - size - size of region
343 * - dir - DMA direction
345 ENTRY(v7_dma_unmap_area)
347 teq r2, #DMA_TO_DEVICE
350 ENDPROC(v7_dma_unmap_area)
354 @ define struct cpu_cache_fns (see <asm/cacheflush.h> and proc-macros.S)
355 define_cache_functions v7