2 * linux/arch/arm/mm/arm946.S: utility functions for ARM946E-S
4 * Copyright (C) 2004-2006 Hyok S. Choi (hyok.choi@samsung.com)
6 * (Many of cache codes are from proc-arm926.S)
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
13 #include <linux/linkage.h>
14 #include <linux/init.h>
15 #include <asm/assembler.h>
16 #include <asm/hwcap.h>
17 #include <asm/pgtable-hwdef.h>
18 #include <asm/pgtable.h>
19 #include <asm/ptrace.h>
20 #include "proc-macros.S"
23 * ARM946E-S is synthesizable to have 0KB to 1MB sized D-Cache,
24 * comprising 256 lines of 32 bytes (8 words).
26 #define CACHE_DSIZE (CONFIG_CPU_DCACHE_SIZE) /* typically 8KB. */
27 #define CACHE_DLINESIZE 32 /* fixed */
28 #define CACHE_DSEGMENTS 4 /* fixed */
29 #define CACHE_DENTRIES (CACHE_DSIZE / CACHE_DSEGMENTS / CACHE_DLINESIZE)
30 #define CACHE_DLIMIT (CACHE_DSIZE * 4) /* benchmark needed */
34 * cpu_arm946_proc_init()
35 * cpu_arm946_switch_mm()
37 * These are not required.
39 ENTRY(cpu_arm946_proc_init)
40 ENTRY(cpu_arm946_switch_mm)
44 * cpu_arm946_proc_fin()
46 ENTRY(cpu_arm946_proc_fin)
47 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
48 bic r0, r0, #0x00001000 @ i-cache
49 bic r0, r0, #0x00000004 @ d-cache
50 mcr p15, 0, r0, c1, c0, 0 @ disable caches
54 * cpu_arm946_reset(loc)
55 * Params : r0 = address to jump to
56 * Notes : This sets up everything for a reset
58 .pushsection .idmap.text, "ax"
59 ENTRY(cpu_arm946_reset)
61 mcr p15, 0, ip, c7, c5, 0 @ flush I cache
62 mcr p15, 0, ip, c7, c6, 0 @ flush D cache
63 mcr p15, 0, ip, c7, c10, 4 @ drain WB
64 mrc p15, 0, ip, c1, c0, 0 @ ctrl register
65 bic ip, ip, #0x00000005 @ .............c.p
66 bic ip, ip, #0x00001000 @ i-cache
67 mcr p15, 0, ip, c1, c0, 0 @ ctrl register
69 ENDPROC(cpu_arm946_reset)
73 * cpu_arm946_do_idle()
76 ENTRY(cpu_arm946_do_idle)
77 mcr p15, 0, r0, c7, c0, 4 @ Wait for interrupt
83 * Unconditionally clean and invalidate the entire icache.
85 ENTRY(arm946_flush_icache_all)
87 mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
89 ENDPROC(arm946_flush_icache_all)
92 * flush_user_cache_all()
94 ENTRY(arm946_flush_user_cache_all)
98 * flush_kern_cache_all()
100 * Clean and invalidate the entire cache.
102 ENTRY(arm946_flush_kern_cache_all)
106 #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
107 mcr p15, 0, ip, c7, c6, 0 @ flush D cache
109 mov r1, #(CACHE_DSEGMENTS - 1) << 29 @ 4 segments
110 1: orr r3, r1, #(CACHE_DENTRIES - 1) << 4 @ n entries
111 2: mcr p15, 0, r3, c7, c14, 2 @ clean/flush D index
113 bcs 2b @ entries n to 0
114 subs r1, r1, #1 << 29
115 bcs 1b @ segments 3 to 0
118 mcrne p15, 0, ip, c7, c5, 0 @ flush I cache
119 mcrne p15, 0, ip, c7, c10, 4 @ drain WB
123 * flush_user_cache_range(start, end, flags)
125 * Clean and invalidate a range of cache entries in the
126 * specified address range.
128 * - start - start address (inclusive)
129 * - end - end address (exclusive)
130 * - flags - vm_flags describing address space
133 ENTRY(arm946_flush_user_cache_range)
135 sub r3, r1, r0 @ calculate total size
136 cmp r3, #CACHE_DLIMIT
137 bhs __flush_whole_cache
140 #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
141 mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
142 mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
143 add r0, r0, #CACHE_DLINESIZE
144 mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
145 mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
146 add r0, r0, #CACHE_DLINESIZE
148 mcr p15, 0, r0, c7, c14, 1 @ clean and invalidate D entry
149 mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
150 add r0, r0, #CACHE_DLINESIZE
151 mcr p15, 0, r0, c7, c14, 1 @ clean and invalidate D entry
152 mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
153 add r0, r0, #CACHE_DLINESIZE
158 mcrne p15, 0, ip, c7, c10, 4 @ drain WB
162 * coherent_kern_range(start, end)
164 * Ensure coherency between the Icache and the Dcache in the
165 * region described by start, end. If you have non-snooping
166 * Harvard caches, you need to implement this function.
168 * - start - virtual start address
169 * - end - virtual end address
171 ENTRY(arm946_coherent_kern_range)
175 * coherent_user_range(start, end)
177 * Ensure coherency between the Icache and the Dcache in the
178 * region described by start, end. If you have non-snooping
179 * Harvard caches, you need to implement this function.
181 * - start - virtual start address
182 * - end - virtual end address
185 ENTRY(arm946_coherent_user_range)
186 bic r0, r0, #CACHE_DLINESIZE - 1
187 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
188 mcr p15, 0, r0, c7, c5, 1 @ invalidate I entry
189 add r0, r0, #CACHE_DLINESIZE
192 mcr p15, 0, r0, c7, c10, 4 @ drain WB
196 * flush_kern_dcache_area(void *addr, size_t size)
198 * Ensure no D cache aliasing occurs, either with itself or
201 * - addr - kernel address
202 * - size - region size
205 ENTRY(arm946_flush_kern_dcache_area)
207 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
208 add r0, r0, #CACHE_DLINESIZE
212 mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
213 mcr p15, 0, r0, c7, c10, 4 @ drain WB
217 * dma_inv_range(start, end)
219 * Invalidate (discard) the specified virtual address range.
220 * May not write back any entries. If 'start' or 'end'
221 * are not cache line aligned, those lines must be written
224 * - start - virtual start address
225 * - end - virtual end address
228 arm946_dma_inv_range:
229 #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
230 tst r0, #CACHE_DLINESIZE - 1
231 mcrne p15, 0, r0, c7, c10, 1 @ clean D entry
232 tst r1, #CACHE_DLINESIZE - 1
233 mcrne p15, 0, r1, c7, c10, 1 @ clean D entry
235 bic r0, r0, #CACHE_DLINESIZE - 1
236 1: mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
237 add r0, r0, #CACHE_DLINESIZE
240 mcr p15, 0, r0, c7, c10, 4 @ drain WB
244 * dma_clean_range(start, end)
246 * Clean the specified virtual address range.
248 * - start - virtual start address
249 * - end - virtual end address
253 arm946_dma_clean_range:
254 #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
255 bic r0, r0, #CACHE_DLINESIZE - 1
256 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
257 add r0, r0, #CACHE_DLINESIZE
261 mcr p15, 0, r0, c7, c10, 4 @ drain WB
265 * dma_flush_range(start, end)
267 * Clean and invalidate the specified virtual address range.
269 * - start - virtual start address
270 * - end - virtual end address
274 ENTRY(arm946_dma_flush_range)
275 bic r0, r0, #CACHE_DLINESIZE - 1
277 #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
278 mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
280 mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
282 add r0, r0, #CACHE_DLINESIZE
285 mcr p15, 0, r0, c7, c10, 4 @ drain WB
289 * dma_map_area(start, size, dir)
290 * - start - kernel virtual start address
291 * - size - size of region
292 * - dir - DMA direction
294 ENTRY(arm946_dma_map_area)
296 cmp r2, #DMA_TO_DEVICE
297 beq arm946_dma_clean_range
298 bcs arm946_dma_inv_range
299 b arm946_dma_flush_range
300 ENDPROC(arm946_dma_map_area)
303 * dma_unmap_area(start, size, dir)
304 * - start - kernel virtual start address
305 * - size - size of region
306 * - dir - DMA direction
308 ENTRY(arm946_dma_unmap_area)
310 ENDPROC(arm946_dma_unmap_area)
312 @ define struct cpu_cache_fns (see <asm/cacheflush.h> and proc-macros.S)
313 define_cache_functions arm946
315 ENTRY(cpu_arm946_dcache_clean_area)
316 #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
317 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
318 add r0, r0, #CACHE_DLINESIZE
319 subs r1, r1, #CACHE_DLINESIZE
322 mcr p15, 0, r0, c7, c10, 4 @ drain WB
327 .type __arm946_setup, #function
330 mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
331 mcr p15, 0, r0, c7, c6, 0 @ invalidate D cache
332 mcr p15, 0, r0, c7, c10, 4 @ drain WB
334 mcr p15, 0, r0, c6, c3, 0 @ disable memory region 3~7
335 mcr p15, 0, r0, c6, c4, 0
336 mcr p15, 0, r0, c6, c5, 0
337 mcr p15, 0, r0, c6, c6, 0
338 mcr p15, 0, r0, c6, c7, 0
340 mov r0, #0x0000003F @ base = 0, size = 4GB
341 mcr p15, 0, r0, c6, c0, 0 @ set region 0, default
343 ldr r0, =(CONFIG_DRAM_BASE & 0xFFFFF000) @ base[31:12] of RAM
344 ldr r1, =(CONFIG_DRAM_SIZE >> 12) @ size of RAM (must be >= 4KB)
345 mov r2, #10 @ 11 is the minimum (4KB)
346 1: add r2, r2, #1 @ area size *= 2
348 bne 1b @ count not zero r-shift
349 orr r0, r0, r2, lsl #1 @ the region register value
350 orr r0, r0, #1 @ set enable bit
351 mcr p15, 0, r0, c6, c1, 0 @ set region 1, RAM
353 ldr r0, =(CONFIG_FLASH_MEM_BASE & 0xFFFFF000) @ base[31:12] of FLASH
354 ldr r1, =(CONFIG_FLASH_SIZE >> 12) @ size of FLASH (must be >= 4KB)
355 mov r2, #10 @ 11 is the minimum (4KB)
356 1: add r2, r2, #1 @ area size *= 2
358 bne 1b @ count not zero r-shift
359 orr r0, r0, r2, lsl #1 @ the region register value
360 orr r0, r0, #1 @ set enable bit
361 mcr p15, 0, r0, c6, c2, 0 @ set region 2, ROM/FLASH
364 mcr p15, 0, r0, c2, c0, 0 @ region 1,2 d-cacheable
365 mcr p15, 0, r0, c2, c0, 1 @ region 1,2 i-cacheable
366 #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
367 mov r0, #0x00 @ disable whole write buffer
369 mov r0, #0x02 @ region 1 write bufferred
371 mcr p15, 0, r0, c3, c0, 0
374 * Access Permission Settings for future permission control by PU.
377 * region 0 (whole) rw -- : b0001
378 * region 1 (RAM) rw rw : b0011
379 * region 2 (FLASH) rw r- : b0010
380 * region 3~7 (none) -- -- : b0000
383 orr r0, r0, #0x00000200
384 mcr p15, 0, r0, c5, c0, 2 @ set data access permission
385 mcr p15, 0, r0, c5, c0, 3 @ set inst. access permission
387 mrc p15, 0, r0, c1, c0 @ get control register
388 orr r0, r0, #0x00001000 @ I-cache
389 orr r0, r0, #0x00000005 @ MPU/D-cache
390 #ifdef CONFIG_CPU_CACHE_ROUND_ROBIN
391 orr r0, r0, #0x00004000 @ .1.. .... .... ....
395 .size __arm946_setup, . - __arm946_setup
399 @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
400 define_processor_functions arm946, dabort=nommu_early_abort, pabort=legacy_pabort, nommu=1
404 string cpu_arch_name, "armv5te"
405 string cpu_elf_name, "v5t"
406 string cpu_arm946_name, "ARM946E-S"
410 .section ".proc.info.init", #alloc, #execinstr
411 .type __arm946_proc_info,#object
420 .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB
421 .long cpu_arm946_name
422 .long arm946_processor_functions
425 .long arm946_cache_fns
426 .size __arm946_proc_info, . - __arm946_proc_info