2 * linux/drivers/video/omap2/dss/venc.c
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
7 * VENC settings from TI's DSS driver
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License version 2 as published by
11 * the Free Software Foundation.
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 * You should have received a copy of the GNU General Public License along with
19 * this program. If not, see <http://www.gnu.org/licenses/>.
22 #define DSS_SUBSYS_NAME "VENC"
24 #include <linux/kernel.h>
25 #include <linux/module.h>
26 #include <linux/clk.h>
27 #include <linux/err.h>
29 #include <linux/mutex.h>
30 #include <linux/completion.h>
31 #include <linux/delay.h>
32 #include <linux/string.h>
33 #include <linux/seq_file.h>
34 #include <linux/platform_device.h>
35 #include <linux/regulator/consumer.h>
36 #include <linux/pm_runtime.h>
38 #include <video/omapdss.h>
42 #include "dss_features.h"
45 #define VENC_REV_ID 0x00
46 #define VENC_STATUS 0x04
47 #define VENC_F_CONTROL 0x08
48 #define VENC_VIDOUT_CTRL 0x10
49 #define VENC_SYNC_CTRL 0x14
50 #define VENC_LLEN 0x1C
51 #define VENC_FLENS 0x20
52 #define VENC_HFLTR_CTRL 0x24
53 #define VENC_CC_CARR_WSS_CARR 0x28
54 #define VENC_C_PHASE 0x2C
55 #define VENC_GAIN_U 0x30
56 #define VENC_GAIN_V 0x34
57 #define VENC_GAIN_Y 0x38
58 #define VENC_BLACK_LEVEL 0x3C
59 #define VENC_BLANK_LEVEL 0x40
60 #define VENC_X_COLOR 0x44
61 #define VENC_M_CONTROL 0x48
62 #define VENC_BSTAMP_WSS_DATA 0x4C
63 #define VENC_S_CARR 0x50
64 #define VENC_LINE21 0x54
65 #define VENC_LN_SEL 0x58
66 #define VENC_L21__WC_CTL 0x5C
67 #define VENC_HTRIGGER_VTRIGGER 0x60
68 #define VENC_SAVID__EAVID 0x64
69 #define VENC_FLEN__FAL 0x68
70 #define VENC_LAL__PHASE_RESET 0x6C
71 #define VENC_HS_INT_START_STOP_X 0x70
72 #define VENC_HS_EXT_START_STOP_X 0x74
73 #define VENC_VS_INT_START_X 0x78
74 #define VENC_VS_INT_STOP_X__VS_INT_START_Y 0x7C
75 #define VENC_VS_INT_STOP_Y__VS_EXT_START_X 0x80
76 #define VENC_VS_EXT_STOP_X__VS_EXT_START_Y 0x84
77 #define VENC_VS_EXT_STOP_Y 0x88
78 #define VENC_AVID_START_STOP_X 0x90
79 #define VENC_AVID_START_STOP_Y 0x94
80 #define VENC_FID_INT_START_X__FID_INT_START_Y 0xA0
81 #define VENC_FID_INT_OFFSET_Y__FID_EXT_START_X 0xA4
82 #define VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y 0xA8
83 #define VENC_TVDETGP_INT_START_STOP_X 0xB0
84 #define VENC_TVDETGP_INT_START_STOP_Y 0xB4
85 #define VENC_GEN_CTRL 0xB8
86 #define VENC_OUTPUT_CONTROL 0xC4
87 #define VENC_OUTPUT_TEST 0xC8
88 #define VENC_DAC_B__DAC_C 0xC8
111 u32 htrigger_vtrigger
;
114 u32 lal__phase_reset
;
115 u32 hs_int_start_stop_x
;
116 u32 hs_ext_start_stop_x
;
118 u32 vs_int_stop_x__vs_int_start_y
;
119 u32 vs_int_stop_y__vs_ext_start_x
;
120 u32 vs_ext_stop_x__vs_ext_start_y
;
122 u32 avid_start_stop_x
;
123 u32 avid_start_stop_y
;
124 u32 fid_int_start_x__fid_int_start_y
;
125 u32 fid_int_offset_y__fid_ext_start_x
;
126 u32 fid_ext_start_y__fid_ext_offset_y
;
127 u32 tvdetgp_int_start_stop_x
;
128 u32 tvdetgp_int_start_stop_y
;
133 static const struct venc_config venc_config_pal_trm
= {
137 .llen
= 0x35F, /* 863 */
138 .flens
= 0x270, /* 624 */
140 .cc_carr_wss_carr
= 0x2F7225ED,
149 .bstamp_wss_data
= 0x3F,
150 .s_carr
= 0x2A098ACB,
152 .ln_sel
= 0x01290015,
153 .l21__wc_ctl
= 0x0000F603,
154 .htrigger_vtrigger
= 0,
156 .savid__eavid
= 0x06A70108,
157 .flen__fal
= 0x00180270,
158 .lal__phase_reset
= 0x00040135,
159 .hs_int_start_stop_x
= 0x00880358,
160 .hs_ext_start_stop_x
= 0x000F035F,
161 .vs_int_start_x
= 0x01A70000,
162 .vs_int_stop_x__vs_int_start_y
= 0x000001A7,
163 .vs_int_stop_y__vs_ext_start_x
= 0x01AF0000,
164 .vs_ext_stop_x__vs_ext_start_y
= 0x000101AF,
165 .vs_ext_stop_y
= 0x00000025,
166 .avid_start_stop_x
= 0x03530083,
167 .avid_start_stop_y
= 0x026C002E,
168 .fid_int_start_x__fid_int_start_y
= 0x0001008A,
169 .fid_int_offset_y__fid_ext_start_x
= 0x002E0138,
170 .fid_ext_start_y__fid_ext_offset_y
= 0x01380001,
172 .tvdetgp_int_start_stop_x
= 0x00140001,
173 .tvdetgp_int_start_stop_y
= 0x00010001,
174 .gen_ctrl
= 0x00FF0000,
178 static const struct venc_config venc_config_ntsc_trm
= {
185 .cc_carr_wss_carr
= 0x043F2631,
194 .bstamp_wss_data
= 0x38,
195 .s_carr
= 0x21F07C1F,
197 .ln_sel
= 0x01310011,
198 .l21__wc_ctl
= 0x0000F003,
199 .htrigger_vtrigger
= 0,
201 .savid__eavid
= 0x069300F4,
202 .flen__fal
= 0x0016020C,
203 .lal__phase_reset
= 0x00060107,
204 .hs_int_start_stop_x
= 0x008E0350,
205 .hs_ext_start_stop_x
= 0x000F0359,
206 .vs_int_start_x
= 0x01A00000,
207 .vs_int_stop_x__vs_int_start_y
= 0x020701A0,
208 .vs_int_stop_y__vs_ext_start_x
= 0x01AC0024,
209 .vs_ext_stop_x__vs_ext_start_y
= 0x020D01AC,
210 .vs_ext_stop_y
= 0x00000006,
211 .avid_start_stop_x
= 0x03480078,
212 .avid_start_stop_y
= 0x02060024,
213 .fid_int_start_x__fid_int_start_y
= 0x0001008A,
214 .fid_int_offset_y__fid_ext_start_x
= 0x01AC0106,
215 .fid_ext_start_y__fid_ext_offset_y
= 0x01060006,
217 .tvdetgp_int_start_stop_x
= 0x00140001,
218 .tvdetgp_int_start_stop_y
= 0x00010001,
219 .gen_ctrl
= 0x00F90000,
222 static const struct venc_config venc_config_pal_bdghi
= {
230 .htrigger_vtrigger
= 0,
231 .tvdetgp_int_start_stop_x
= 0x00140001,
232 .tvdetgp_int_start_stop_y
= 0x00010001,
233 .gen_ctrl
= 0x00FB0000,
237 .cc_carr_wss_carr
= 0x2F7625ED,
244 .m_control
= 0<<2 | 1<<1,
245 .bstamp_wss_data
= 0x42,
246 .s_carr
= 0x2a098acb,
247 .l21__wc_ctl
= 0<<13 | 0x16<<8 | 0<<0,
248 .savid__eavid
= 0x06A70108,
249 .flen__fal
= 23<<16 | 624<<0,
250 .lal__phase_reset
= 2<<17 | 310<<0,
251 .hs_int_start_stop_x
= 0x00920358,
252 .hs_ext_start_stop_x
= 0x000F035F,
253 .vs_int_start_x
= 0x1a7<<16,
254 .vs_int_stop_x__vs_int_start_y
= 0x000601A7,
255 .vs_int_stop_y__vs_ext_start_x
= 0x01AF0036,
256 .vs_ext_stop_x__vs_ext_start_y
= 0x27101af,
257 .vs_ext_stop_y
= 0x05,
258 .avid_start_stop_x
= 0x03530082,
259 .avid_start_stop_y
= 0x0270002E,
260 .fid_int_start_x__fid_int_start_y
= 0x0005008A,
261 .fid_int_offset_y__fid_ext_start_x
= 0x002E0138,
262 .fid_ext_start_y__fid_ext_offset_y
= 0x01380005,
265 const struct omap_video_timings omap_dss_pal_timings
= {
268 .pixel_clock
= 13500,
276 EXPORT_SYMBOL(omap_dss_pal_timings
);
278 const struct omap_video_timings omap_dss_ntsc_timings
= {
281 .pixel_clock
= 13500,
289 EXPORT_SYMBOL(omap_dss_ntsc_timings
);
292 struct platform_device
*pdev
;
294 struct mutex venc_lock
;
296 struct regulator
*vdda_dac_reg
;
298 struct clk
*tv_dac_clk
;
301 static inline void venc_write_reg(int idx
, u32 val
)
303 __raw_writel(val
, venc
.base
+ idx
);
306 static inline u32
venc_read_reg(int idx
)
308 u32 l
= __raw_readl(venc
.base
+ idx
);
312 static void venc_write_config(const struct venc_config
*config
)
314 DSSDBG("write venc conf\n");
316 venc_write_reg(VENC_LLEN
, config
->llen
);
317 venc_write_reg(VENC_FLENS
, config
->flens
);
318 venc_write_reg(VENC_CC_CARR_WSS_CARR
, config
->cc_carr_wss_carr
);
319 venc_write_reg(VENC_C_PHASE
, config
->c_phase
);
320 venc_write_reg(VENC_GAIN_U
, config
->gain_u
);
321 venc_write_reg(VENC_GAIN_V
, config
->gain_v
);
322 venc_write_reg(VENC_GAIN_Y
, config
->gain_y
);
323 venc_write_reg(VENC_BLACK_LEVEL
, config
->black_level
);
324 venc_write_reg(VENC_BLANK_LEVEL
, config
->blank_level
);
325 venc_write_reg(VENC_M_CONTROL
, config
->m_control
);
326 venc_write_reg(VENC_BSTAMP_WSS_DATA
, config
->bstamp_wss_data
|
328 venc_write_reg(VENC_S_CARR
, config
->s_carr
);
329 venc_write_reg(VENC_L21__WC_CTL
, config
->l21__wc_ctl
);
330 venc_write_reg(VENC_SAVID__EAVID
, config
->savid__eavid
);
331 venc_write_reg(VENC_FLEN__FAL
, config
->flen__fal
);
332 venc_write_reg(VENC_LAL__PHASE_RESET
, config
->lal__phase_reset
);
333 venc_write_reg(VENC_HS_INT_START_STOP_X
, config
->hs_int_start_stop_x
);
334 venc_write_reg(VENC_HS_EXT_START_STOP_X
, config
->hs_ext_start_stop_x
);
335 venc_write_reg(VENC_VS_INT_START_X
, config
->vs_int_start_x
);
336 venc_write_reg(VENC_VS_INT_STOP_X__VS_INT_START_Y
,
337 config
->vs_int_stop_x__vs_int_start_y
);
338 venc_write_reg(VENC_VS_INT_STOP_Y__VS_EXT_START_X
,
339 config
->vs_int_stop_y__vs_ext_start_x
);
340 venc_write_reg(VENC_VS_EXT_STOP_X__VS_EXT_START_Y
,
341 config
->vs_ext_stop_x__vs_ext_start_y
);
342 venc_write_reg(VENC_VS_EXT_STOP_Y
, config
->vs_ext_stop_y
);
343 venc_write_reg(VENC_AVID_START_STOP_X
, config
->avid_start_stop_x
);
344 venc_write_reg(VENC_AVID_START_STOP_Y
, config
->avid_start_stop_y
);
345 venc_write_reg(VENC_FID_INT_START_X__FID_INT_START_Y
,
346 config
->fid_int_start_x__fid_int_start_y
);
347 venc_write_reg(VENC_FID_INT_OFFSET_Y__FID_EXT_START_X
,
348 config
->fid_int_offset_y__fid_ext_start_x
);
349 venc_write_reg(VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y
,
350 config
->fid_ext_start_y__fid_ext_offset_y
);
352 venc_write_reg(VENC_DAC_B__DAC_C
, venc_read_reg(VENC_DAC_B__DAC_C
));
353 venc_write_reg(VENC_VIDOUT_CTRL
, config
->vidout_ctrl
);
354 venc_write_reg(VENC_HFLTR_CTRL
, config
->hfltr_ctrl
);
355 venc_write_reg(VENC_X_COLOR
, config
->x_color
);
356 venc_write_reg(VENC_LINE21
, config
->line21
);
357 venc_write_reg(VENC_LN_SEL
, config
->ln_sel
);
358 venc_write_reg(VENC_HTRIGGER_VTRIGGER
, config
->htrigger_vtrigger
);
359 venc_write_reg(VENC_TVDETGP_INT_START_STOP_X
,
360 config
->tvdetgp_int_start_stop_x
);
361 venc_write_reg(VENC_TVDETGP_INT_START_STOP_Y
,
362 config
->tvdetgp_int_start_stop_y
);
363 venc_write_reg(VENC_GEN_CTRL
, config
->gen_ctrl
);
364 venc_write_reg(VENC_F_CONTROL
, config
->f_control
);
365 venc_write_reg(VENC_SYNC_CTRL
, config
->sync_ctrl
);
368 static void venc_reset(void)
372 venc_write_reg(VENC_F_CONTROL
, 1<<8);
373 while (venc_read_reg(VENC_F_CONTROL
) & (1<<8)) {
375 DSSERR("Failed to reset venc\n");
380 #ifdef CONFIG_OMAP2_DSS_SLEEP_AFTER_VENC_RESET
381 /* the magical sleep that makes things work */
382 /* XXX more info? What bug this circumvents? */
387 static int venc_runtime_get(void)
391 DSSDBG("venc_runtime_get\n");
393 r
= pm_runtime_get_sync(&venc
.pdev
->dev
);
395 return r
< 0 ? r
: 0;
398 static void venc_runtime_put(void)
402 DSSDBG("venc_runtime_put\n");
404 r
= pm_runtime_put_sync(&venc
.pdev
->dev
);
408 static const struct venc_config
*venc_timings_to_config(
409 struct omap_video_timings
*timings
)
411 if (memcmp(&omap_dss_pal_timings
, timings
, sizeof(*timings
)) == 0)
412 return &venc_config_pal_trm
;
414 if (memcmp(&omap_dss_ntsc_timings
, timings
, sizeof(*timings
)) == 0)
415 return &venc_config_ntsc_trm
;
420 static int venc_power_on(struct omap_dss_device
*dssdev
)
426 venc_write_config(venc_timings_to_config(&dssdev
->panel
.timings
));
428 dss_set_venc_output(dssdev
->phy
.venc
.type
);
429 dss_set_dac_pwrdn_bgz(1);
433 if (dssdev
->phy
.venc
.type
== OMAP_DSS_VENC_TYPE_COMPOSITE
)
436 l
|= (1 << 0) | (1 << 2);
438 if (dssdev
->phy
.venc
.invert_polarity
== false)
441 venc_write_reg(VENC_OUTPUT_CONTROL
, l
);
443 dispc_set_digit_size(dssdev
->panel
.timings
.x_res
,
444 dssdev
->panel
.timings
.y_res
/2);
446 regulator_enable(venc
.vdda_dac_reg
);
448 if (dssdev
->platform_enable
)
449 dssdev
->platform_enable(dssdev
);
451 r
= dss_mgr_enable(dssdev
->manager
);
458 venc_write_reg(VENC_OUTPUT_CONTROL
, 0);
459 dss_set_dac_pwrdn_bgz(0);
461 if (dssdev
->platform_disable
)
462 dssdev
->platform_disable(dssdev
);
464 regulator_disable(venc
.vdda_dac_reg
);
469 static void venc_power_off(struct omap_dss_device
*dssdev
)
471 venc_write_reg(VENC_OUTPUT_CONTROL
, 0);
472 dss_set_dac_pwrdn_bgz(0);
474 dss_mgr_disable(dssdev
->manager
);
476 if (dssdev
->platform_disable
)
477 dssdev
->platform_disable(dssdev
);
479 regulator_disable(venc
.vdda_dac_reg
);
482 unsigned long venc_get_pixel_clock(void)
484 /* VENC Pixel Clock in Mhz */
489 static int venc_panel_probe(struct omap_dss_device
*dssdev
)
491 dssdev
->panel
.timings
= omap_dss_pal_timings
;
496 static void venc_panel_remove(struct omap_dss_device
*dssdev
)
500 static int venc_panel_enable(struct omap_dss_device
*dssdev
)
504 DSSDBG("venc_enable_display\n");
506 mutex_lock(&venc
.venc_lock
);
508 r
= omap_dss_start_device(dssdev
);
510 DSSERR("failed to start device\n");
514 if (dssdev
->state
!= OMAP_DSS_DISPLAY_DISABLED
) {
519 r
= venc_runtime_get();
523 r
= venc_power_on(dssdev
);
529 dssdev
->state
= OMAP_DSS_DISPLAY_ACTIVE
;
531 mutex_unlock(&venc
.venc_lock
);
536 omap_dss_stop_device(dssdev
);
538 mutex_unlock(&venc
.venc_lock
);
543 static void venc_panel_disable(struct omap_dss_device
*dssdev
)
545 DSSDBG("venc_disable_display\n");
547 mutex_lock(&venc
.venc_lock
);
549 if (dssdev
->state
== OMAP_DSS_DISPLAY_DISABLED
)
552 if (dssdev
->state
== OMAP_DSS_DISPLAY_SUSPENDED
) {
553 /* suspended is the same as disabled with venc */
554 dssdev
->state
= OMAP_DSS_DISPLAY_DISABLED
;
558 venc_power_off(dssdev
);
562 dssdev
->state
= OMAP_DSS_DISPLAY_DISABLED
;
564 omap_dss_stop_device(dssdev
);
566 mutex_unlock(&venc
.venc_lock
);
569 static int venc_panel_suspend(struct omap_dss_device
*dssdev
)
571 venc_panel_disable(dssdev
);
575 static int venc_panel_resume(struct omap_dss_device
*dssdev
)
577 return venc_panel_enable(dssdev
);
580 static void venc_get_timings(struct omap_dss_device
*dssdev
,
581 struct omap_video_timings
*timings
)
583 *timings
= dssdev
->panel
.timings
;
586 static void venc_set_timings(struct omap_dss_device
*dssdev
,
587 struct omap_video_timings
*timings
)
589 DSSDBG("venc_set_timings\n");
591 /* Reset WSS data when the TV standard changes. */
592 if (memcmp(&dssdev
->panel
.timings
, timings
, sizeof(*timings
)))
595 dssdev
->panel
.timings
= *timings
;
596 if (dssdev
->state
== OMAP_DSS_DISPLAY_ACTIVE
) {
597 /* turn the venc off and on to get new timings to use */
598 venc_panel_disable(dssdev
);
599 venc_panel_enable(dssdev
);
603 static int venc_check_timings(struct omap_dss_device
*dssdev
,
604 struct omap_video_timings
*timings
)
606 DSSDBG("venc_check_timings\n");
608 if (memcmp(&omap_dss_pal_timings
, timings
, sizeof(*timings
)) == 0)
611 if (memcmp(&omap_dss_ntsc_timings
, timings
, sizeof(*timings
)) == 0)
617 static u32
venc_get_wss(struct omap_dss_device
*dssdev
)
619 /* Invert due to VENC_L21_WC_CTL:INV=1 */
620 return (venc
.wss_data
>> 8) ^ 0xfffff;
623 static int venc_set_wss(struct omap_dss_device
*dssdev
, u32 wss
)
625 const struct venc_config
*config
;
628 DSSDBG("venc_set_wss\n");
630 mutex_lock(&venc
.venc_lock
);
632 config
= venc_timings_to_config(&dssdev
->panel
.timings
);
634 /* Invert due to VENC_L21_WC_CTL:INV=1 */
635 venc
.wss_data
= (wss
^ 0xfffff) << 8;
637 r
= venc_runtime_get();
641 venc_write_reg(VENC_BSTAMP_WSS_DATA
, config
->bstamp_wss_data
|
647 mutex_unlock(&venc
.venc_lock
);
652 static struct omap_dss_driver venc_driver
= {
653 .probe
= venc_panel_probe
,
654 .remove
= venc_panel_remove
,
656 .enable
= venc_panel_enable
,
657 .disable
= venc_panel_disable
,
658 .suspend
= venc_panel_suspend
,
659 .resume
= venc_panel_resume
,
661 .get_resolution
= omapdss_default_get_resolution
,
662 .get_recommended_bpp
= omapdss_default_get_recommended_bpp
,
664 .get_timings
= venc_get_timings
,
665 .set_timings
= venc_set_timings
,
666 .check_timings
= venc_check_timings
,
668 .get_wss
= venc_get_wss
,
669 .set_wss
= venc_set_wss
,
673 .owner
= THIS_MODULE
,
678 int venc_init_display(struct omap_dss_device
*dssdev
)
680 DSSDBG("init_display\n");
682 if (venc
.vdda_dac_reg
== NULL
) {
683 struct regulator
*vdda_dac
;
685 vdda_dac
= regulator_get(&venc
.pdev
->dev
, "vdda_dac");
687 if (IS_ERR(vdda_dac
)) {
688 DSSERR("can't get VDDA_DAC regulator\n");
689 return PTR_ERR(vdda_dac
);
692 venc
.vdda_dac_reg
= vdda_dac
;
698 void venc_dump_regs(struct seq_file
*s
)
700 #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, venc_read_reg(r))
702 if (venc_runtime_get())
705 DUMPREG(VENC_F_CONTROL
);
706 DUMPREG(VENC_VIDOUT_CTRL
);
707 DUMPREG(VENC_SYNC_CTRL
);
710 DUMPREG(VENC_HFLTR_CTRL
);
711 DUMPREG(VENC_CC_CARR_WSS_CARR
);
712 DUMPREG(VENC_C_PHASE
);
713 DUMPREG(VENC_GAIN_U
);
714 DUMPREG(VENC_GAIN_V
);
715 DUMPREG(VENC_GAIN_Y
);
716 DUMPREG(VENC_BLACK_LEVEL
);
717 DUMPREG(VENC_BLANK_LEVEL
);
718 DUMPREG(VENC_X_COLOR
);
719 DUMPREG(VENC_M_CONTROL
);
720 DUMPREG(VENC_BSTAMP_WSS_DATA
);
721 DUMPREG(VENC_S_CARR
);
722 DUMPREG(VENC_LINE21
);
723 DUMPREG(VENC_LN_SEL
);
724 DUMPREG(VENC_L21__WC_CTL
);
725 DUMPREG(VENC_HTRIGGER_VTRIGGER
);
726 DUMPREG(VENC_SAVID__EAVID
);
727 DUMPREG(VENC_FLEN__FAL
);
728 DUMPREG(VENC_LAL__PHASE_RESET
);
729 DUMPREG(VENC_HS_INT_START_STOP_X
);
730 DUMPREG(VENC_HS_EXT_START_STOP_X
);
731 DUMPREG(VENC_VS_INT_START_X
);
732 DUMPREG(VENC_VS_INT_STOP_X__VS_INT_START_Y
);
733 DUMPREG(VENC_VS_INT_STOP_Y__VS_EXT_START_X
);
734 DUMPREG(VENC_VS_EXT_STOP_X__VS_EXT_START_Y
);
735 DUMPREG(VENC_VS_EXT_STOP_Y
);
736 DUMPREG(VENC_AVID_START_STOP_X
);
737 DUMPREG(VENC_AVID_START_STOP_Y
);
738 DUMPREG(VENC_FID_INT_START_X__FID_INT_START_Y
);
739 DUMPREG(VENC_FID_INT_OFFSET_Y__FID_EXT_START_X
);
740 DUMPREG(VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y
);
741 DUMPREG(VENC_TVDETGP_INT_START_STOP_X
);
742 DUMPREG(VENC_TVDETGP_INT_START_STOP_Y
);
743 DUMPREG(VENC_GEN_CTRL
);
744 DUMPREG(VENC_OUTPUT_CONTROL
);
745 DUMPREG(VENC_OUTPUT_TEST
);
752 static int venc_get_clocks(struct platform_device
*pdev
)
756 if (dss_has_feature(FEAT_VENC_REQUIRES_TV_DAC_CLK
)) {
757 clk
= clk_get(&pdev
->dev
, "tv_dac_clk");
759 DSSERR("can't get tv_dac_clk\n");
766 venc
.tv_dac_clk
= clk
;
771 static void venc_put_clocks(void)
774 clk_put(venc
.tv_dac_clk
);
777 /* VENC HW IP initialisation */
778 static int omap_venchw_probe(struct platform_device
*pdev
)
781 struct resource
*venc_mem
;
786 mutex_init(&venc
.venc_lock
);
790 venc_mem
= platform_get_resource(venc
.pdev
, IORESOURCE_MEM
, 0);
792 DSSERR("can't get IORESOURCE_MEM VENC\n");
796 venc
.base
= ioremap(venc_mem
->start
, resource_size(venc_mem
));
798 DSSERR("can't ioremap VENC\n");
803 r
= venc_get_clocks(pdev
);
807 pm_runtime_enable(&pdev
->dev
);
809 r
= venc_runtime_get();
813 rev_id
= (u8
)(venc_read_reg(VENC_REV_ID
) & 0xff);
814 dev_dbg(&pdev
->dev
, "OMAP VENC rev %d\n", rev_id
);
818 return omap_dss_register_driver(&venc_driver
);
821 pm_runtime_disable(&pdev
->dev
);
829 static int omap_venchw_remove(struct platform_device
*pdev
)
831 if (venc
.vdda_dac_reg
!= NULL
) {
832 regulator_put(venc
.vdda_dac_reg
);
833 venc
.vdda_dac_reg
= NULL
;
835 omap_dss_unregister_driver(&venc_driver
);
837 pm_runtime_disable(&pdev
->dev
);
844 static int venc_runtime_suspend(struct device
*dev
)
847 clk_disable(venc
.tv_dac_clk
);
855 static int venc_runtime_resume(struct device
*dev
)
859 r
= dss_runtime_get();
863 r
= dispc_runtime_get();
868 clk_enable(venc
.tv_dac_clk
);
878 static const struct dev_pm_ops venc_pm_ops
= {
879 .runtime_suspend
= venc_runtime_suspend
,
880 .runtime_resume
= venc_runtime_resume
,
883 static struct platform_driver omap_venchw_driver
= {
884 .probe
= omap_venchw_probe
,
885 .remove
= omap_venchw_remove
,
887 .name
= "omapdss_venc",
888 .owner
= THIS_MODULE
,
893 int venc_init_platform_driver(void)
895 if (cpu_is_omap44xx())
898 return platform_driver_register(&omap_venchw_driver
);
901 void venc_uninit_platform_driver(void)
903 if (cpu_is_omap44xx())
906 return platform_driver_unregister(&omap_venchw_driver
);