1 #ifndef __LINUX_SERIAL_SCI_H
2 #define __LINUX_SERIAL_SCI_H
4 #include <linux/serial_core.h>
5 #include <linux/sh_dma.h>
8 * Generic header for SuperH SCI(F) (used by sh/sh64/h8300 and related parts)
11 #define SCIx_NOT_SUPPORTED (-1)
14 SCBRR_ALGO_1
, /* ((clk + 16 * bps) / (16 * bps) - 1) */
15 SCBRR_ALGO_2
, /* ((clk + 16 * bps) / (32 * bps) - 1) */
16 SCBRR_ALGO_3
, /* (((clk * 2) + 16 * bps) / (16 * bps) - 1) */
17 SCBRR_ALGO_4
, /* (((clk * 2) + 16 * bps) / (32 * bps) - 1) */
18 SCBRR_ALGO_5
, /* (((clk * 1000 / 32) / bps) - 1) */
21 #define SCSCR_TIE (1 << 7)
22 #define SCSCR_RIE (1 << 6)
23 #define SCSCR_TE (1 << 5)
24 #define SCSCR_RE (1 << 4)
25 #define SCSCR_REIE (1 << 3) /* not supported by all parts */
26 #define SCSCR_TOIE (1 << 2) /* not supported by all parts */
27 #define SCSCR_CKE1 (1 << 1)
28 #define SCSCR_CKE0 (1 << 0)
38 #define SCI_DEFAULT_ERROR_MASK (SCI_PER | SCI_FER)
41 #define SCIF_ER 0x0080
42 #define SCIF_TEND 0x0040
43 #define SCIF_TDFE 0x0020
44 #define SCIF_BRK 0x0010
45 #define SCIF_FER 0x0008
46 #define SCIF_PER 0x0004
47 #define SCIF_RDF 0x0002
48 #define SCIF_DR 0x0001
50 #define SCIF_DEFAULT_ERROR_MASK (SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK)
52 /* SCSPTR, optional */
53 #define SCSPTR_RTSIO (1 << 7)
54 #define SCSPTR_CTSIO (1 << 5)
56 /* Offsets into the sci_port->irqs array */
64 SCIx_MUX_IRQ
= SCIx_NR_IRQS
, /* special case */
67 /* Offsets into the sci_port->gpios array */
85 SCIx_SH2_SCIF_FIFODATA_REGTYPE
,
86 SCIx_SH3_SCIF_REGTYPE
,
87 SCIx_SH4_SCIF_REGTYPE
,
88 SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE
,
89 SCIx_SH4_SCIF_FIFODATA_REGTYPE
,
90 SCIx_SH7705_SCIF_REGTYPE
,
95 #define SCIx_IRQ_MUXED(irq) \
97 [SCIx_ERI_IRQ] = (irq), \
98 [SCIx_RXI_IRQ] = (irq), \
99 [SCIx_TXI_IRQ] = (irq), \
100 [SCIx_BRI_IRQ] = (irq), \
103 #define SCIx_IRQ_IS_MUXED(port) \
104 ((port)->cfg->irqs[SCIx_ERI_IRQ] == \
105 (port)->cfg->irqs[SCIx_RXI_IRQ]) || \
106 ((port)->cfg->irqs[SCIx_ERI_IRQ] && \
107 !(port)->cfg->irqs[SCIx_RXI_IRQ])
109 * SCI register subset common for all port types.
110 * Not all registers will exist on all parts.
113 SCSMR
, SCBRR
, SCSCR
, SCxSR
,
114 SCFCR
, SCFDR
, SCxTDR
, SCxRDR
,
115 SCLSR
, SCTFDR
, SCRFDR
, SCSPTR
,
122 struct plat_sci_port_ops
{
123 void (*init_pins
)(struct uart_port
*, unsigned int cflag
);
127 * Port-specific capabilities
129 #define SCIx_HAVE_RTSCTS (1 << 0)
132 * Platform device specific platform_data struct
134 struct plat_sci_port
{
135 unsigned long mapbase
; /* resource base */
136 unsigned int irqs
[SCIx_NR_IRQS
]; /* ERI, RXI, TXI, BRI */
137 unsigned int gpios
[SCIx_NR_FNS
]; /* SCK, RXD, TXD, CTS, RTS */
138 unsigned int type
; /* SCI / SCIF / IRDA */
139 upf_t flags
; /* UPF_* flags */
140 unsigned long capabilities
; /* Port features/capabilities */
142 unsigned int scbrr_algo_id
; /* SCBRR calculation algo */
143 unsigned int scscr
; /* SCSCR initialization */
146 * Platform overrides if necessary, defaults otherwise.
149 unsigned int error_mask
;
152 unsigned char regshift
;
153 unsigned char regtype
;
155 struct plat_sci_port_ops
*ops
;
157 unsigned int dma_slave_tx
;
158 unsigned int dma_slave_rx
;
161 #endif /* __LINUX_SERIAL_SCI_H */