1 #ifndef __ASM_MACH_APIC_H
2 #define __ASM_MACH_APIC_H
5 #define SEQUENTIAL_APICID
6 #ifdef SEQUENTIAL_APICID
7 #define xapic_phys_to_log_apicid(phys_apic) ( (1ul << ((phys_apic) & 0x3)) |\
8 ((phys_apic<<2) & (~0xf)) )
10 #define xapic_phys_to_log_apicid(phys_apic) ( (1ul << ((phys_apic) & 0x3)) |\
11 ((phys_apic) & (~0xf)) )
14 #define NO_BALANCE_IRQ (1)
15 #define esr_disable (1)
17 static inline int apic_id_registered(void)
22 #define APIC_DFR_VALUE (APIC_DFR_CLUSTER)
23 /* Round robin the irqs amoung the online cpus */
24 static inline cpumask_t
target_cpus(void)
26 static unsigned long cpu
= NR_CPUS
;
29 cpu
= first_cpu(cpu_online_map
);
31 cpu
= next_cpu(cpu
, cpu_online_map
);
32 } while (cpu
>= NR_CPUS
);
33 return cpumask_of_cpu(cpu
);
35 #define TARGET_CPUS (target_cpus())
37 #define INT_DELIVERY_MODE dest_Fixed
38 #define INT_DEST_MODE 1 /* logical delivery broadcast to all procs */
40 static inline unsigned long check_apicid_used(physid_mask_t bitmap
, int apicid
)
45 /* we don't use the phys_cpu_present_map to indicate apicid presence */
46 static inline unsigned long check_apicid_present(int bit
)
51 #define apicid_cluster(apicid) (apicid & 0xF0)
53 static inline unsigned long calculate_ldr(unsigned long old
)
56 id
= xapic_phys_to_log_apicid(hard_smp_processor_id());
57 return ((old
& ~APIC_LDR_MASK
) | SET_APIC_LOGICAL_ID(id
));
61 * Set up the logical destination ID.
63 * Intel recommends to set DFR, LDR and TPR before enabling
64 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
65 * document number 292116). So here it goes...
67 static inline void init_apic_ldr(void)
71 apic_write_around(APIC_DFR
, APIC_DFR_VALUE
);
72 val
= apic_read(APIC_LDR
) & ~APIC_LDR_MASK
;
73 val
= calculate_ldr(val
);
74 apic_write_around(APIC_LDR
, val
);
77 static inline void clustered_apic_check(void)
79 printk("Enabling APIC mode: %s. Using %d I/O APICs\n",
80 "Cluster", nr_ioapics
);
83 static inline int multi_timer_check(int apic
, int irq
)
88 static inline int apicid_to_node(int logical_apicid
)
93 extern u8 bios_cpu_apicid
[];
95 static inline int cpu_present_to_apicid(int mps_cpu
)
97 if (mps_cpu
< NR_CPUS
)
98 return (int)bios_cpu_apicid
[mps_cpu
];
103 static inline physid_mask_t
apicid_to_cpu_present(int phys_apicid
)
105 return physid_mask_of_physid(phys_apicid
);
108 extern u8 cpu_2_logical_apicid
[];
109 /* Mapping from cpu number to logical apicid */
110 static inline int cpu_to_logical_apicid(int cpu
)
114 return (int)cpu_2_logical_apicid
[cpu
];
117 static inline int mpc_apic_id(struct mpc_config_processor
*m
,
118 struct mpc_config_translation
*translation_record
)
120 printk("Processor #%d %ld:%ld APIC version %d\n",
122 (m
->mpc_cpufeature
& CPU_FAMILY_MASK
) >> 8,
123 (m
->mpc_cpufeature
& CPU_MODEL_MASK
) >> 4,
125 return m
->mpc_apicid
;
128 static inline physid_mask_t
ioapic_phys_id_map(physid_mask_t phys_map
)
130 /* For clustered we don't have a good way to do this yet - hack */
131 return physids_promote(0xFUL
);
134 #define WAKE_SECONDARY_VIA_INIT
136 static inline void setup_portio_remap(void)
140 static inline void enable_apic_mode(void)
144 static inline int check_phys_apicid_present(int boot_cpu_physical_apicid
)
149 /* As we are using single CPU as destination, pick only one CPU here */
150 static inline unsigned int cpu_mask_to_apicid(cpumask_t cpumask
)
155 cpu
= first_cpu(cpumask
);
156 apicid
= cpu_to_logical_apicid(cpu
);
160 static inline u32
phys_pkg_id(u32 cpuid_apic
, int index_msb
)
162 return cpuid_apic
>> index_msb
;
165 #endif /* __ASM_MACH_APIC_H */