2 * Author: Armin Kuster <akuster@mvista.com>
4 * 2002 (c) MontaVista, Software, Inc. This file is licensed under
5 * the terms of the GNU General Public License version 2. This program
6 * is licensed "as is" without any warranty of any kind, whether express
10 #include <linux/init.h>
11 #include <linux/smp.h>
12 #include <linux/threads.h>
13 #include <linux/param.h>
14 #include <linux/string.h>
15 #include <platforms/4xx/ibm405gpr.h>
16 #include <asm/ibm4xx.h>
18 #include <asm/ppc4xx_pic.h>
20 static struct ocp_func_emac_data ibm405gpr_emac0_def
= {
21 .rgmii_idx
= -1, /* No RGMII */
22 .rgmii_mux
= -1, /* No RGMII */
23 .zmii_idx
= -1, /* ZMII device index */
24 .zmii_mux
= 0, /* ZMII input of this EMAC */
25 .mal_idx
= 0, /* MAL device index */
26 .mal_rx_chan
= 0, /* MAL rx channel number */
27 .mal_tx_chan
= 0, /* MAL tx channel number */
28 .wol_irq
= 9, /* WOL interrupt number */
29 .mdio_idx
= -1, /* No shared MDIO */
30 .tah_idx
= -1, /* No TAH */
34 static struct ocp_func_mal_data ibm405gpr_mal0_def
= {
35 .num_tx_chans
= 1, /* Number of TX channels */
36 .num_rx_chans
= 1, /* Number of RX channels */
37 .txeob_irq
= 11, /* TX End Of Buffer IRQ */
38 .rxeob_irq
= 12, /* RX End Of Buffer IRQ */
39 .txde_irq
= 13, /* TX Descriptor Error IRQ */
40 .rxde_irq
= 14, /* RX Descriptor Error IRQ */
41 .serr_irq
= 10, /* MAL System Error IRQ */
42 .dcr_base
= DCRN_MAL_BASE
/* MAL0_CFG DCR number */
46 static struct ocp_func_iic_data ibm405gpr_iic0_def
= {
47 .fast_mode
= 0, /* Use standad mode (100Khz) */
52 struct ocp_def core_ocp
[] = {
53 { .vendor
= OCP_VENDOR_IBM
,
54 .function
= OCP_FUNC_OPB
,
60 { .vendor
= OCP_VENDOR_IBM
,
61 .function
= OCP_FUNC_16550
,
63 .paddr
= UART0_IO_BASE
,
67 { .vendor
= OCP_VENDOR_IBM
,
68 .function
= OCP_FUNC_16550
,
70 .paddr
= UART1_IO_BASE
,
74 { .vendor
= OCP_VENDOR_IBM
,
75 .function
= OCP_FUNC_IIC
,
79 .additions
= &ibm405gpr_iic0_def
,
80 .show
= &ocp_show_iic_data
,
82 { .vendor
= OCP_VENDOR_IBM
,
83 .function
= OCP_FUNC_GPIO
,
88 { .vendor
= OCP_VENDOR_IBM
,
89 .function
= OCP_FUNC_MAL
,
90 .paddr
= OCP_PADDR_NA
,
93 .additions
= &ibm405gpr_mal0_def
,
94 .show
= &ocp_show_mal_data
,
96 { .vendor
= OCP_VENDOR_IBM
,
97 .function
= OCP_FUNC_EMAC
,
102 .additions
= &ibm405gpr_emac0_def
,
103 .show
= &ocp_show_emac_data
,
105 { .vendor
= OCP_VENDOR_INVALID
109 /* Polarity and triggering settings for internal interrupt sources */
110 struct ppc4xx_uic_settings ppc4xx_core_uic_cfg
[] __initdata
= {
111 { .polarity
= 0xffffe000,
112 .triggering
= 0x10000000,
113 .ext_irq_mask
= 0x00001fff, /* IRQ7 - IRQ12, IRQ0 - IRQ6 */