2 * QEMU internal VGA defines.
4 * Copyright (c) 2003-2004 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24 #define MSR_COLOR_EMULATION 0x01
25 #define MSR_PAGE_SELECT 0x20
27 #define ST01_V_RETRACE 0x08
28 #define ST01_DISP_ENABLE 0x01
30 /* bochs VBE support */
31 #define CONFIG_BOCHS_VBE
33 #define VBE_DISPI_MAX_XRES 2560
34 #define VBE_DISPI_MAX_YRES 1600
35 #define VBE_DISPI_MAX_BPP 32
37 #define VBE_DISPI_INDEX_ID 0x0
38 #define VBE_DISPI_INDEX_XRES 0x1
39 #define VBE_DISPI_INDEX_YRES 0x2
40 #define VBE_DISPI_INDEX_BPP 0x3
41 #define VBE_DISPI_INDEX_ENABLE 0x4
42 #define VBE_DISPI_INDEX_BANK 0x5
43 #define VBE_DISPI_INDEX_VIRT_WIDTH 0x6
44 #define VBE_DISPI_INDEX_VIRT_HEIGHT 0x7
45 #define VBE_DISPI_INDEX_X_OFFSET 0x8
46 #define VBE_DISPI_INDEX_Y_OFFSET 0x9
47 #define VBE_DISPI_INDEX_NB 0xa
49 #define VBE_DISPI_ID0 0xB0C0
50 #define VBE_DISPI_ID1 0xB0C1
51 #define VBE_DISPI_ID2 0xB0C2
52 #define VBE_DISPI_ID3 0xB0C3
53 #define VBE_DISPI_ID4 0xB0C4
55 #define VBE_DISPI_DISABLED 0x00
56 #define VBE_DISPI_ENABLED 0x01
57 #define VBE_DISPI_GETCAPS 0x02
58 #define VBE_DISPI_8BIT_DAC 0x20
59 #define VBE_DISPI_LFB_ENABLED 0x40
60 #define VBE_DISPI_NOCLEARMEM 0x80
62 #define VBE_DISPI_LFB_PHYSICAL_ADDRESS 0xE0000000
64 #ifdef CONFIG_BOCHS_VBE
66 #define VGA_STATE_COMMON_BOCHS_VBE \
68 uint16_t vbe_regs[VBE_DISPI_INDEX_NB]; \
69 uint32_t vbe_start_addr; \
70 uint32_t vbe_line_offset; \
71 uint32_t vbe_bank_mask;
75 #define VGA_STATE_COMMON_BOCHS_VBE
77 #endif /* !CONFIG_BOCHS_VBE */
79 #define CH_ATTR_SIZE (160 * 100)
80 #define VGA_MAX_HEIGHT 2048
82 #define VGA_STATE_COMMON \
84 unsigned long vram_offset; \
85 unsigned int vram_size; \
86 unsigned long bios_offset; \
87 unsigned int bios_size; \
88 target_phys_addr_t base_ctrl; \
100 uint8_t cr[256]; /* CRT registers */ \
101 uint8_t msr; /* Misc Output Register */ \
102 uint8_t fcr; /* Feature Control Register */ \
103 uint8_t st00; /* status 0 */ \
104 uint8_t st01; /* status 1 */ \
106 uint8_t dac_sub_index; \
107 uint8_t dac_read_index; \
108 uint8_t dac_write_index; \
109 uint8_t dac_cache[3]; /* used when writing */ \
111 uint8_t palette[768]; \
112 int32_t bank_offset; \
113 int (*get_bpp)(struct VGAState *s); \
114 void (*get_offsets)(struct VGAState *s, \
115 uint32_t *pline_offset, \
116 uint32_t *pstart_addr, \
117 uint32_t *pline_compare); \
118 void (*get_resolution)(struct VGAState *s, \
121 VGA_STATE_COMMON_BOCHS_VBE \
122 /* display refresh support */ \
124 QEMUConsole *console; \
125 uint32_t font_offsets[2]; \
127 uint8_t shift_control; \
128 uint8_t double_scan; \
129 uint32_t line_offset; \
130 uint32_t line_compare; \
131 uint32_t start_addr; \
132 uint32_t plane_updated; \
133 uint8_t last_cw, last_ch; \
134 uint32_t last_width, last_height; /* in chars or pixels */ \
135 uint32_t last_scr_width, last_scr_height; /* in pixels */ \
136 uint8_t cursor_start, cursor_end; \
137 uint32_t cursor_offset; \
138 unsigned int (*rgb_to_pixel)(unsigned int r, \
139 unsigned int g, unsigned b); \
140 vga_hw_update_ptr update; \
141 vga_hw_invalidate_ptr invalidate; \
142 vga_hw_screen_dump_ptr screen_dump; \
143 vga_hw_text_update_ptr text_update; \
144 /* hardware mouse cursor support */ \
145 uint32_t invalidated_y_table[VGA_MAX_HEIGHT / 32]; \
146 void (*cursor_invalidate)(struct VGAState *s); \
147 void (*cursor_draw_line)(struct VGAState *s, uint8_t *d, int y); \
148 /* tell for each page if it has been updated since the last time */ \
149 uint32_t last_palette[256]; \
150 uint32_t last_ch_attr[CH_ATTR_SIZE]; /* XXX: make it dynamic */ \
151 unsigned long map_addr; \
152 unsigned long map_end; \
153 int32_t aliases_enabled; \
155 uint32_t aliased_bank_base[2]; \
156 uint32_t aliased_bank_limit[2];
159 typedef struct VGAState
{
163 static inline int c6_to_8(int v
)
168 return (v
<< 2) | (b
<< 1) | b
;
171 void vga_common_init(VGAState
*s
, DisplayState
*ds
, uint8_t *vga_ram_base
,
172 unsigned long vga_ram_offset
, int vga_ram_size
);
173 void vga_init(VGAState
*s
);
174 uint32_t vga_mem_readb(void *opaque
, target_phys_addr_t addr
);
175 void vga_mem_writeb(void *opaque
, target_phys_addr_t addr
, uint32_t val
);
176 void vga_invalidate_scanlines(VGAState
*s
, int y1
, int y2
);
177 int ppm_save(const char *filename
, uint8_t *data
,
178 int w
, int h
, int linesize
);
180 void vga_draw_cursor_line_8(uint8_t *d1
, const uint8_t *src1
,
182 unsigned int color0
, unsigned int color1
,
183 unsigned int color_xor
);
184 void vga_draw_cursor_line_16(uint8_t *d1
, const uint8_t *src1
,
186 unsigned int color0
, unsigned int color1
,
187 unsigned int color_xor
);
188 void vga_draw_cursor_line_32(uint8_t *d1
, const uint8_t *src1
,
190 unsigned int color0
, unsigned int color1
,
191 unsigned int color_xor
);
193 /* let kvm create vga memory */
194 void *set_vram_mapping(unsigned long begin
, unsigned long end
);
195 int unset_vram_mapping(unsigned long begin
, unsigned long end
);
197 void *vga_update_vram(VGAState
*s
, void *vga_ram_base
, int vga_ram_size
);
198 void vga_update_vram_mapping(VGAState
*s
, unsigned long vga_ram_begin
,
199 unsigned long vga_ram_end
);
200 extern const uint8_t sr_mask
[8];
201 extern const uint8_t gr_mask
[16];