2 * Motorola ColdFire MCF5208 SoC emulation.
4 * Copyright (c) 2007 CodeSourcery.
6 * This code is licensed under the GPL
10 #include "qemu/timer.h"
11 #include "hw/ptimer.h"
12 #include "sysemu/sysemu.h"
14 #include "hw/boards.h"
15 #include "hw/loader.h"
17 #include "exec/address-spaces.h"
19 #define SYS_FREQ 66000000
21 #define PCSR_EN 0x0001
22 #define PCSR_RLD 0x0002
23 #define PCSR_PIF 0x0004
24 #define PCSR_PIE 0x0008
25 #define PCSR_OVW 0x0010
26 #define PCSR_DBG 0x0020
27 #define PCSR_DOZE 0x0040
28 #define PCSR_PRE_SHIFT 8
29 #define PCSR_PRE_MASK 0x0f00
40 static void m5208_timer_update(m5208_timer_state
*s
)
42 if ((s
->pcsr
& (PCSR_PIE
| PCSR_PIF
)) == (PCSR_PIE
| PCSR_PIF
))
43 qemu_irq_raise(s
->irq
);
45 qemu_irq_lower(s
->irq
);
48 static void m5208_timer_write(void *opaque
, hwaddr offset
,
49 uint64_t value
, unsigned size
)
51 m5208_timer_state
*s
= (m5208_timer_state
*)opaque
;
56 /* The PIF bit is set-to-clear. */
57 if (value
& PCSR_PIF
) {
61 /* Avoid frobbing the timer if we're just twiddling IRQ bits. */
62 if (((s
->pcsr
^ value
) & ~PCSR_PIE
) == 0) {
64 m5208_timer_update(s
);
68 if (s
->pcsr
& PCSR_EN
)
69 ptimer_stop(s
->timer
);
73 prescale
= 1 << ((s
->pcsr
& PCSR_PRE_MASK
) >> PCSR_PRE_SHIFT
);
74 ptimer_set_freq(s
->timer
, (SYS_FREQ
/ 2) / prescale
);
75 if (s
->pcsr
& PCSR_RLD
)
79 ptimer_set_limit(s
->timer
, limit
, 0);
81 if (s
->pcsr
& PCSR_EN
)
82 ptimer_run(s
->timer
, 0);
87 if ((s
->pcsr
& PCSR_RLD
) == 0) {
88 if (s
->pcsr
& PCSR_OVW
)
89 ptimer_set_count(s
->timer
, value
);
91 ptimer_set_limit(s
->timer
, value
, s
->pcsr
& PCSR_OVW
);
97 hw_error("m5208_timer_write: Bad offset 0x%x\n", (int)offset
);
100 m5208_timer_update(s
);
103 static void m5208_timer_trigger(void *opaque
)
105 m5208_timer_state
*s
= (m5208_timer_state
*)opaque
;
107 m5208_timer_update(s
);
110 static uint64_t m5208_timer_read(void *opaque
, hwaddr addr
,
113 m5208_timer_state
*s
= (m5208_timer_state
*)opaque
;
120 return ptimer_get_count(s
->timer
);
122 hw_error("m5208_timer_read: Bad offset 0x%x\n", (int)addr
);
127 static const MemoryRegionOps m5208_timer_ops
= {
128 .read
= m5208_timer_read
,
129 .write
= m5208_timer_write
,
130 .endianness
= DEVICE_NATIVE_ENDIAN
,
133 static uint64_t m5208_sys_read(void *opaque
, hwaddr addr
,
137 case 0x110: /* SDCS0 */
140 for (n
= 0; n
< 32; n
++) {
141 if (ram_size
< (2u << n
))
144 return (n
- 1) | 0x40000000;
146 case 0x114: /* SDCS1 */
150 hw_error("m5208_sys_read: Bad offset 0x%x\n", (int)addr
);
155 static void m5208_sys_write(void *opaque
, hwaddr addr
,
156 uint64_t value
, unsigned size
)
158 hw_error("m5208_sys_write: Bad offset 0x%x\n", (int)addr
);
161 static const MemoryRegionOps m5208_sys_ops
= {
162 .read
= m5208_sys_read
,
163 .write
= m5208_sys_write
,
164 .endianness
= DEVICE_NATIVE_ENDIAN
,
167 static void mcf5208_sys_init(MemoryRegion
*address_space
, qemu_irq
*pic
)
169 MemoryRegion
*iomem
= g_new(MemoryRegion
, 1);
170 m5208_timer_state
*s
;
175 memory_region_init_io(iomem
, &m5208_sys_ops
, NULL
, "m5208-sys", 0x00004000);
176 memory_region_add_subregion(address_space
, 0xfc0a8000, iomem
);
178 for (i
= 0; i
< 2; i
++) {
179 s
= (m5208_timer_state
*)g_malloc0(sizeof(m5208_timer_state
));
180 bh
= qemu_bh_new(m5208_timer_trigger
, s
);
181 s
->timer
= ptimer_init(bh
);
182 memory_region_init_io(&s
->iomem
, &m5208_timer_ops
, s
,
183 "m5208-timer", 0x00004000);
184 memory_region_add_subregion(address_space
, 0xfc080000 + 0x4000 * i
,
190 static void mcf5208evb_init(QEMUMachineInitArgs
*args
)
192 ram_addr_t ram_size
= args
->ram_size
;
193 const char *cpu_model
= args
->cpu_model
;
194 const char *kernel_filename
= args
->kernel_filename
;
201 MemoryRegion
*address_space_mem
= get_system_memory();
202 MemoryRegion
*ram
= g_new(MemoryRegion
, 1);
203 MemoryRegion
*sram
= g_new(MemoryRegion
, 1);
208 cpu
= cpu_m68k_init(cpu_model
);
210 fprintf(stderr
, "Unable to find m68k CPU definition\n");
215 /* Initialize CPU registers. */
217 /* TODO: Configure BARs. */
219 /* DRAM at 0x40000000 */
220 memory_region_init_ram(ram
, "mcf5208.ram", ram_size
);
221 vmstate_register_ram_global(ram
);
222 memory_region_add_subregion(address_space_mem
, 0x40000000, ram
);
225 memory_region_init_ram(sram
, "mcf5208.sram", 16384);
226 vmstate_register_ram_global(sram
);
227 memory_region_add_subregion(address_space_mem
, 0x80000000, sram
);
229 /* Internal peripherals. */
230 pic
= mcf_intc_init(address_space_mem
, 0xfc048000, cpu
);
232 mcf_uart_mm_init(address_space_mem
, 0xfc060000, pic
[26], serial_hds
[0]);
233 mcf_uart_mm_init(address_space_mem
, 0xfc064000, pic
[27], serial_hds
[1]);
234 mcf_uart_mm_init(address_space_mem
, 0xfc068000, pic
[28], serial_hds
[2]);
236 mcf5208_sys_init(address_space_mem
, pic
);
239 fprintf(stderr
, "Too many NICs\n");
242 if (nd_table
[0].used
)
243 mcf_fec_init(address_space_mem
, &nd_table
[0],
244 0xfc030000, pic
+ 36);
246 /* 0xfc000000 SCM. */
247 /* 0xfc004000 XBS. */
248 /* 0xfc008000 FlexBus CS. */
249 /* 0xfc030000 FEC. */
250 /* 0xfc040000 SCM + Power management. */
251 /* 0xfc044000 eDMA. */
252 /* 0xfc048000 INTC. */
253 /* 0xfc058000 I2C. */
254 /* 0xfc05c000 QSPI. */
255 /* 0xfc060000 UART0. */
256 /* 0xfc064000 UART0. */
257 /* 0xfc068000 UART0. */
258 /* 0xfc070000 DMA timers. */
259 /* 0xfc080000 PIT0. */
260 /* 0xfc084000 PIT1. */
261 /* 0xfc088000 EPORT. */
262 /* 0xfc08c000 Watchdog. */
263 /* 0xfc090000 clock module. */
264 /* 0xfc0a0000 CCM + reset. */
265 /* 0xfc0a4000 GPIO. */
266 /* 0xfc0a8000 SDRAM controller. */
269 if (!kernel_filename
) {
270 fprintf(stderr
, "Kernel image must be specified\n");
274 kernel_size
= load_elf(kernel_filename
, NULL
, NULL
, &elf_entry
,
275 NULL
, NULL
, 1, ELF_MACHINE
, 0);
277 if (kernel_size
< 0) {
278 kernel_size
= load_uimage(kernel_filename
, &entry
, NULL
, NULL
);
280 if (kernel_size
< 0) {
281 kernel_size
= load_image_targphys(kernel_filename
, 0x40000000,
285 if (kernel_size
< 0) {
286 fprintf(stderr
, "qemu: could not load kernel '%s'\n", kernel_filename
);
293 static QEMUMachine mcf5208evb_machine
= {
294 .name
= "mcf5208evb",
295 .desc
= "MCF5206EVB",
296 .init
= mcf5208evb_init
,
298 DEFAULT_MACHINE_OPTIONS
,
301 static void mcf5208evb_machine_init(void)
303 qemu_register_machine(&mcf5208evb_machine
);
306 machine_init(mcf5208evb_machine_init
);