2 * Cortex-A15MPCore internal peripheral emulation.
4 * Copyright (c) 2012 Linaro Limited.
5 * Written by Peter Maydell.
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License along
18 * with this program; if not, see <http://www.gnu.org/licenses/>.
21 #include "qemu/osdep.h"
22 #include "qapi/error.h"
23 #include "qemu/module.h"
24 #include "hw/cpu/a15mpcore.h"
26 #include "hw/qdev-properties.h"
27 #include "sysemu/kvm.h"
30 static void a15mp_priv_set_irq(void *opaque
, int irq
, int level
)
32 A15MPPrivState
*s
= (A15MPPrivState
*)opaque
;
34 qemu_set_irq(qdev_get_gpio_in(DEVICE(&s
->gic
), irq
), level
);
37 static void a15mp_priv_initfn(Object
*obj
)
39 SysBusDevice
*sbd
= SYS_BUS_DEVICE(obj
);
40 A15MPPrivState
*s
= A15MPCORE_PRIV(obj
);
42 memory_region_init(&s
->container
, obj
, "a15mp-priv-container", 0x8000);
43 sysbus_init_mmio(sbd
, &s
->container
);
45 object_initialize_child(obj
, "gic", &s
->gic
, gic_class_name());
46 qdev_prop_set_uint32(DEVICE(&s
->gic
), "revision", 2);
49 static void a15mp_priv_realize(DeviceState
*dev
, Error
**errp
)
51 SysBusDevice
*sbd
= SYS_BUS_DEVICE(dev
);
52 A15MPPrivState
*s
= A15MPCORE_PRIV(dev
);
60 gicdev
= DEVICE(&s
->gic
);
61 qdev_prop_set_uint32(gicdev
, "num-cpu", s
->num_cpu
);
62 qdev_prop_set_uint32(gicdev
, "num-irq", s
->num_irq
);
64 if (!kvm_irqchip_in_kernel()) {
65 /* Make the GIC's TZ support match the CPUs. We assume that
66 * either all the CPUs have TZ, or none do.
68 cpuobj
= OBJECT(qemu_get_cpu(0));
69 has_el3
= object_property_find(cpuobj
, "has_el3", NULL
) &&
70 object_property_get_bool(cpuobj
, "has_el3", &error_abort
);
71 qdev_prop_set_bit(gicdev
, "has-security-extensions", has_el3
);
72 /* Similarly for virtualization support */
73 has_el2
= object_property_find(cpuobj
, "has_el2", NULL
) &&
74 object_property_get_bool(cpuobj
, "has_el2", &error_abort
);
75 qdev_prop_set_bit(gicdev
, "has-virtualization-extensions", has_el2
);
78 if (!sysbus_realize(SYS_BUS_DEVICE(&s
->gic
), errp
)) {
81 busdev
= SYS_BUS_DEVICE(&s
->gic
);
83 /* Pass through outbound IRQ lines from the GIC */
84 sysbus_pass_irq(sbd
, busdev
);
86 /* Pass through inbound GPIO lines to the GIC */
87 qdev_init_gpio_in(dev
, a15mp_priv_set_irq
, s
->num_irq
- 32);
89 /* Wire the outputs from each CPU's generic timer to the
90 * appropriate GIC PPI inputs
92 for (i
= 0; i
< s
->num_cpu
; i
++) {
93 DeviceState
*cpudev
= DEVICE(qemu_get_cpu(i
));
94 int ppibase
= s
->num_irq
- 32 + i
* 32;
96 /* Mapping from the output timer irq lines from the CPU to the
97 * GIC PPI inputs used on the A15:
99 const int timer_irq
[] = {
105 for (irq
= 0; irq
< ARRAY_SIZE(timer_irq
); irq
++) {
106 qdev_connect_gpio_out(cpudev
, irq
,
107 qdev_get_gpio_in(gicdev
,
108 ppibase
+ timer_irq
[irq
]));
111 /* Connect the GIC maintenance interrupt to PPI ID 25 */
112 sysbus_connect_irq(SYS_BUS_DEVICE(gicdev
), i
+ 4 * s
->num_cpu
,
113 qdev_get_gpio_in(gicdev
, ppibase
+ 25));
117 /* Memory map (addresses are offsets from PERIPHBASE):
118 * 0x0000-0x0fff -- reserved
119 * 0x1000-0x1fff -- GIC Distributor
120 * 0x2000-0x3fff -- GIC CPU interface
121 * 0x4000-0x4fff -- GIC virtual interface control for this CPU
122 * 0x5000-0x51ff -- GIC virtual interface control for CPU 0
123 * 0x5200-0x53ff -- GIC virtual interface control for CPU 1
124 * 0x5400-0x55ff -- GIC virtual interface control for CPU 2
125 * 0x5600-0x57ff -- GIC virtual interface control for CPU 3
126 * 0x6000-0x7fff -- GIC virtual CPU interface
128 memory_region_add_subregion(&s
->container
, 0x1000,
129 sysbus_mmio_get_region(busdev
, 0));
130 memory_region_add_subregion(&s
->container
, 0x2000,
131 sysbus_mmio_get_region(busdev
, 1));
133 memory_region_add_subregion(&s
->container
, 0x4000,
134 sysbus_mmio_get_region(busdev
, 2));
135 memory_region_add_subregion(&s
->container
, 0x6000,
136 sysbus_mmio_get_region(busdev
, 3));
137 for (i
= 0; i
< s
->num_cpu
; i
++) {
138 hwaddr base
= 0x5000 + i
* 0x200;
139 MemoryRegion
*mr
= sysbus_mmio_get_region(busdev
,
141 memory_region_add_subregion(&s
->container
, base
, mr
);
146 static Property a15mp_priv_properties
[] = {
147 DEFINE_PROP_UINT32("num-cpu", A15MPPrivState
, num_cpu
, 1),
148 /* The Cortex-A15MP may have anything from 0 to 224 external interrupt
149 * IRQ lines (with another 32 internal). We default to 128+32, which
150 * is the number provided by the Cortex-A15MP test chip in the
151 * Versatile Express A15 development board.
152 * Other boards may differ and should set this property appropriately.
154 DEFINE_PROP_UINT32("num-irq", A15MPPrivState
, num_irq
, 160),
155 DEFINE_PROP_END_OF_LIST(),
158 static void a15mp_priv_class_init(ObjectClass
*klass
, void *data
)
160 DeviceClass
*dc
= DEVICE_CLASS(klass
);
162 dc
->realize
= a15mp_priv_realize
;
163 device_class_set_props(dc
, a15mp_priv_properties
);
164 /* We currently have no savable state */
167 static const TypeInfo a15mp_priv_info
= {
168 .name
= TYPE_A15MPCORE_PRIV
,
169 .parent
= TYPE_SYS_BUS_DEVICE
,
170 .instance_size
= sizeof(A15MPPrivState
),
171 .instance_init
= a15mp_priv_initfn
,
172 .class_init
= a15mp_priv_class_init
,
175 static void a15mp_register_types(void)
177 type_register_static(&a15mp_priv_info
);
180 type_init(a15mp_register_types
)