2 * bonito north bridge support
4 * Copyright (c) 2008 yajin (yajin@vm-kernel.org)
5 * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com)
7 * This code is licensed under the GNU GPL v2.
9 * Contributions after 2012-01-13 are licensed under the terms of the
10 * GNU GPL, version 2 or (at your option) any later version.
14 * fuloong 2e mini pc has a bonito north bridge.
18 * what is the meaning of devfn in qemu and IDSEL in bonito northbridge?
20 * devfn pci_slot<<3 + funno
21 * one pci bus can have 32 devices and each device can have 8 functions.
23 * In bonito north bridge, pci slot = IDSEL bit - 12.
24 * For example, PCI_IDSEL_VIA686B = 17,
28 * VT686B_FUN0's devfn = (5<<3)+0
29 * VT686B_FUN1's devfn = (5<<3)+1
31 * qemu also uses pci address for north bridge to access pci config register.
37 * so function bonito_sbridge_pciaddr for the translation from
38 * north bridge address to pci address.
41 #include "qemu/osdep.h"
42 #include "qemu/units.h"
43 #include "qapi/error.h"
44 #include "qemu/error-report.h"
45 #include "hw/pci/pci_device.h"
47 #include "hw/mips/mips.h"
48 #include "hw/pci-host/bonito.h"
49 #include "hw/pci/pci_host.h"
50 #include "migration/vmstate.h"
51 #include "sysemu/runstate.h"
52 #include "hw/misc/unimp.h"
53 #include "hw/registerfields.h"
54 #include "qom/object.h"
57 /* #define DEBUG_BONITO */
60 #define DPRINTF(fmt, ...) fprintf(stderr, "%s: " fmt, __func__, ##__VA_ARGS__)
62 #define DPRINTF(fmt, ...)
65 /* from linux soure code. include/asm-mips/mips-boards/bonito64.h*/
66 #define BONITO_BOOT_BASE 0x1fc00000
67 #define BONITO_BOOT_SIZE 0x00100000
68 #define BONITO_BOOT_TOP (BONITO_BOOT_BASE + BONITO_BOOT_SIZE - 1)
69 #define BONITO_FLASH_BASE 0x1c000000
70 #define BONITO_FLASH_SIZE 0x03000000
71 #define BONITO_FLASH_TOP (BONITO_FLASH_BASE + BONITO_FLASH_SIZE - 1)
72 #define BONITO_SOCKET_BASE 0x1f800000
73 #define BONITO_SOCKET_SIZE 0x00400000
74 #define BONITO_SOCKET_TOP (BONITO_SOCKET_BASE + BONITO_SOCKET_SIZE - 1)
75 #define BONITO_REG_BASE 0x1fe00000
76 #define BONITO_REG_SIZE 0x00040000
77 #define BONITO_REG_TOP (BONITO_REG_BASE + BONITO_REG_SIZE - 1)
78 #define BONITO_DEV_BASE 0x1ff00000
79 #define BONITO_DEV_SIZE 0x00100000
80 #define BONITO_DEV_TOP (BONITO_DEV_BASE + BONITO_DEV_SIZE - 1)
81 #define BONITO_PCILO_BASE 0x10000000
82 #define BONITO_PCILO_BASE_VA 0xb0000000
83 #define BONITO_PCILO_SIZE 0x0c000000
84 #define BONITO_PCILO_TOP (BONITO_PCILO_BASE + BONITO_PCILO_SIZE - 1)
85 #define BONITO_PCILO0_BASE 0x10000000
86 #define BONITO_PCILO1_BASE 0x14000000
87 #define BONITO_PCILO2_BASE 0x18000000
88 #define BONITO_PCIHI_BASE 0x20000000
89 #define BONITO_PCIHI_SIZE 0x60000000
90 #define BONITO_PCIHI_TOP (BONITO_PCIHI_BASE + BONITO_PCIHI_SIZE - 1)
91 #define BONITO_PCIIO_BASE 0x1fd00000
92 #define BONITO_PCIIO_BASE_VA 0xbfd00000
93 #define BONITO_PCIIO_SIZE 0x00010000
94 #define BONITO_PCIIO_TOP (BONITO_PCIIO_BASE + BONITO_PCIIO_SIZE - 1)
95 #define BONITO_PCICFG_BASE 0x1fe80000
96 #define BONITO_PCICFG_SIZE 0x00080000
97 #define BONITO_PCICFG_TOP (BONITO_PCICFG_BASE + BONITO_PCICFG_SIZE - 1)
100 #define BONITO_PCICONFIGBASE 0x00
101 #define BONITO_REGBASE 0x100
103 #define BONITO_PCICONFIG_BASE (BONITO_PCICONFIGBASE + BONITO_REG_BASE)
104 #define BONITO_PCICONFIG_SIZE (0x100)
106 #define BONITO_INTERNAL_REG_BASE (BONITO_REGBASE + BONITO_REG_BASE)
107 #define BONITO_INTERNAL_REG_SIZE (0x70)
109 #define BONITO_SPCICONFIG_BASE (BONITO_PCICFG_BASE)
110 #define BONITO_SPCICONFIG_SIZE (BONITO_PCICFG_SIZE)
114 /* 1. Bonito h/w Configuration */
115 /* Power on register */
117 #define BONITO_BONPONCFG (0x00 >> 2) /* 0x100 */
119 /* PCI configuration register */
120 #define BONITO_BONGENCFG_OFFSET 0x4
121 #define BONITO_BONGENCFG (BONITO_BONGENCFG_OFFSET >> 2) /*0x104 */
122 REG32(BONGENCFG
, 0x104)
123 FIELD(BONGENCFG
, DEBUGMODE
, 0, 1)
124 FIELD(BONGENCFG
, SNOOP
, 1, 1)
125 FIELD(BONGENCFG
, CPUSELFRESET
, 2, 1)
126 FIELD(BONGENCFG
, BYTESWAP
, 6, 1)
127 FIELD(BONGENCFG
, UNCACHED
, 7, 1)
128 FIELD(BONGENCFG
, PREFETCH
, 8, 1)
129 FIELD(BONGENCFG
, WRITEBEHIND
, 9, 1)
130 FIELD(BONGENCFG
, PCIQUEUE
, 12, 1)
132 /* 2. IO & IDE configuration */
133 #define BONITO_IODEVCFG (0x08 >> 2) /* 0x108 */
135 /* 3. IO & IDE configuration */
136 #define BONITO_SDCFG (0x0c >> 2) /* 0x10c */
138 /* 4. PCI address map control */
139 #define BONITO_PCIMAP (0x10 >> 2) /* 0x110 */
140 #define BONITO_PCIMEMBASECFG (0x14 >> 2) /* 0x114 */
141 #define BONITO_PCIMAP_CFG (0x18 >> 2) /* 0x118 */
143 /* 5. ICU & GPIO regs */
144 /* GPIO Regs - r/w */
145 #define BONITO_GPIODATA_OFFSET 0x1c
146 #define BONITO_GPIODATA (BONITO_GPIODATA_OFFSET >> 2) /* 0x11c */
147 #define BONITO_GPIOIE (0x20 >> 2) /* 0x120 */
149 /* ICU Configuration Regs - r/w */
150 #define BONITO_INTEDGE (0x24 >> 2) /* 0x124 */
151 #define BONITO_INTSTEER (0x28 >> 2) /* 0x128 */
152 #define BONITO_INTPOL (0x2c >> 2) /* 0x12c */
154 /* ICU Enable Regs - IntEn & IntISR are r/o. */
155 #define BONITO_INTENSET (0x30 >> 2) /* 0x130 */
156 #define BONITO_INTENCLR (0x34 >> 2) /* 0x134 */
157 #define BONITO_INTEN (0x38 >> 2) /* 0x138 */
158 #define BONITO_INTISR (0x3c >> 2) /* 0x13c */
161 #define BONITO_PCIMAIL0_OFFSET 0x40
162 #define BONITO_PCIMAIL1_OFFSET 0x44
163 #define BONITO_PCIMAIL2_OFFSET 0x48
164 #define BONITO_PCIMAIL3_OFFSET 0x4c
165 #define BONITO_PCIMAIL0 (0x40 >> 2) /* 0x140 */
166 #define BONITO_PCIMAIL1 (0x44 >> 2) /* 0x144 */
167 #define BONITO_PCIMAIL2 (0x48 >> 2) /* 0x148 */
168 #define BONITO_PCIMAIL3 (0x4c >> 2) /* 0x14c */
171 #define BONITO_PCICACHECTRL (0x50 >> 2) /* 0x150 */
172 #define BONITO_PCICACHETAG (0x54 >> 2) /* 0x154 */
173 #define BONITO_PCIBADADDR (0x58 >> 2) /* 0x158 */
174 #define BONITO_PCIMSTAT (0x5c >> 2) /* 0x15c */
177 #define BONITO_TIMECFG (0x60 >> 2) /* 0x160 */
178 #define BONITO_CPUCFG (0x64 >> 2) /* 0x164 */
179 #define BONITO_DQCFG (0x68 >> 2) /* 0x168 */
180 #define BONITO_MEMSIZE (0x6C >> 2) /* 0x16c */
182 #define BONITO_REGS (0x70 >> 2)
184 /* PCI config for south bridge. type 0 */
185 #define BONITO_PCICONF_IDSEL_MASK 0xfffff800 /* [31:11] */
186 #define BONITO_PCICONF_IDSEL_OFFSET 11
187 #define BONITO_PCICONF_FUN_MASK 0x700 /* [10:8] */
188 #define BONITO_PCICONF_FUN_OFFSET 8
189 #define BONITO_PCICONF_REG_MASK_DS (~3) /* Per datasheet */
190 #define BONITO_PCICONF_REG_MASK_HW 0xff /* As seen running PMON */
191 #define BONITO_PCICONF_REG_OFFSET 0
194 /* idsel BIT = pci slot number +12 */
195 #define PCI_SLOT_BASE 12
196 #define PCI_IDSEL_VIA686B_BIT (17)
197 #define PCI_IDSEL_VIA686B (1 << PCI_IDSEL_VIA686B_BIT)
199 #define PCI_ADDR(busno , devno , funno , regno) \
200 ((PCI_BUILD_BDF(busno, PCI_DEVFN(devno , funno)) << 8) + (regno))
202 typedef struct BonitoState BonitoState
;
204 struct PCIBonitoState
{
207 BonitoState
*pcihost
;
208 uint32_t regs
[BONITO_REGS
];
217 /* Based at 1fe00300, bonito Copier */
225 /* Bonito registers */
227 MemoryRegion iomem_ldma
;
228 MemoryRegion iomem_cop
;
229 MemoryRegion bonito_pciio
;
230 MemoryRegion bonito_localio
;
233 typedef struct PCIBonitoState PCIBonitoState
;
236 PCIHostState parent_obj
;
238 PCIBonitoState
*pci_dev
;
239 MemoryRegion pci_mem
;
242 #define TYPE_PCI_BONITO "Bonito"
243 OBJECT_DECLARE_SIMPLE_TYPE(PCIBonitoState
, PCI_BONITO
)
245 static void bonito_writel(void *opaque
, hwaddr addr
,
246 uint64_t val
, unsigned size
)
248 PCIBonitoState
*s
= opaque
;
254 DPRINTF("bonito_writel "HWADDR_FMT_plx
" val %lx saddr %x\n",
257 case BONITO_BONPONCFG
:
258 case BONITO_IODEVCFG
:
261 case BONITO_PCIMEMBASECFG
:
262 case BONITO_PCIMAP_CFG
:
263 case BONITO_GPIODATA
:
266 case BONITO_INTSTEER
:
268 case BONITO_PCIMAIL0
:
269 case BONITO_PCIMAIL1
:
270 case BONITO_PCIMAIL2
:
271 case BONITO_PCIMAIL3
:
272 case BONITO_PCICACHECTRL
:
273 case BONITO_PCICACHETAG
:
274 case BONITO_PCIBADADDR
:
275 case BONITO_PCIMSTAT
:
280 s
->regs
[saddr
] = val
;
282 case BONITO_BONGENCFG
:
283 if (!(s
->regs
[saddr
] & 0x04) && (val
& 0x04)) {
284 reset
= 1; /* bit 2 jump from 0 to 1 cause reset */
286 s
->regs
[saddr
] = val
;
288 qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET
);
291 case BONITO_INTENSET
:
292 s
->regs
[BONITO_INTENSET
] = val
;
293 s
->regs
[BONITO_INTEN
] |= val
;
295 case BONITO_INTENCLR
:
296 s
->regs
[BONITO_INTENCLR
] = val
;
297 s
->regs
[BONITO_INTEN
] &= ~val
;
301 DPRINTF("write to readonly bonito register %x\n", saddr
);
304 DPRINTF("write to unknown bonito register %x\n", saddr
);
309 static uint64_t bonito_readl(void *opaque
, hwaddr addr
,
312 PCIBonitoState
*s
= opaque
;
317 DPRINTF("bonito_readl "HWADDR_FMT_plx
"\n", addr
);
320 return s
->regs
[saddr
];
322 return s
->regs
[saddr
];
326 static const MemoryRegionOps bonito_ops
= {
327 .read
= bonito_readl
,
328 .write
= bonito_writel
,
329 .endianness
= DEVICE_NATIVE_ENDIAN
,
331 .min_access_size
= 4,
332 .max_access_size
= 4,
336 static void bonito_pciconf_writel(void *opaque
, hwaddr addr
,
337 uint64_t val
, unsigned size
)
339 PCIBonitoState
*s
= opaque
;
340 PCIDevice
*d
= PCI_DEVICE(s
);
342 DPRINTF("bonito_pciconf_writel "HWADDR_FMT_plx
" val %lx\n", addr
, val
);
343 d
->config_write(d
, addr
, val
, 4);
346 static uint64_t bonito_pciconf_readl(void *opaque
, hwaddr addr
,
350 PCIBonitoState
*s
= opaque
;
351 PCIDevice
*d
= PCI_DEVICE(s
);
353 DPRINTF("bonito_pciconf_readl "HWADDR_FMT_plx
"\n", addr
);
354 return d
->config_read(d
, addr
, 4);
357 /* north bridge PCI configure space. 0x1fe0 0000 - 0x1fe0 00ff */
359 static const MemoryRegionOps bonito_pciconf_ops
= {
360 .read
= bonito_pciconf_readl
,
361 .write
= bonito_pciconf_writel
,
362 .endianness
= DEVICE_NATIVE_ENDIAN
,
364 .min_access_size
= 4,
365 .max_access_size
= 4,
369 static uint64_t bonito_ldma_readl(void *opaque
, hwaddr addr
,
373 PCIBonitoState
*s
= opaque
;
375 if (addr
>= sizeof(s
->bonldma
)) {
379 val
= ((uint32_t *)(&s
->bonldma
))[addr
/ sizeof(uint32_t)];
384 static void bonito_ldma_writel(void *opaque
, hwaddr addr
,
385 uint64_t val
, unsigned size
)
387 PCIBonitoState
*s
= opaque
;
389 if (addr
>= sizeof(s
->bonldma
)) {
393 ((uint32_t *)(&s
->bonldma
))[addr
/ sizeof(uint32_t)] = val
& 0xffffffff;
396 static const MemoryRegionOps bonito_ldma_ops
= {
397 .read
= bonito_ldma_readl
,
398 .write
= bonito_ldma_writel
,
399 .endianness
= DEVICE_NATIVE_ENDIAN
,
401 .min_access_size
= 4,
402 .max_access_size
= 4,
406 static uint64_t bonito_cop_readl(void *opaque
, hwaddr addr
,
410 PCIBonitoState
*s
= opaque
;
412 if (addr
>= sizeof(s
->boncop
)) {
416 val
= ((uint32_t *)(&s
->boncop
))[addr
/ sizeof(uint32_t)];
421 static void bonito_cop_writel(void *opaque
, hwaddr addr
,
422 uint64_t val
, unsigned size
)
424 PCIBonitoState
*s
= opaque
;
426 if (addr
>= sizeof(s
->boncop
)) {
430 ((uint32_t *)(&s
->boncop
))[addr
/ sizeof(uint32_t)] = val
& 0xffffffff;
433 static const MemoryRegionOps bonito_cop_ops
= {
434 .read
= bonito_cop_readl
,
435 .write
= bonito_cop_writel
,
436 .endianness
= DEVICE_NATIVE_ENDIAN
,
438 .min_access_size
= 4,
439 .max_access_size
= 4,
443 static uint32_t bonito_sbridge_pciaddr(void *opaque
, hwaddr addr
)
445 PCIBonitoState
*s
= opaque
;
446 PCIHostState
*phb
= PCI_HOST_BRIDGE(s
->pcihost
);
454 /* support type0 pci config */
455 if ((s
->regs
[BONITO_PCIMAP_CFG
] & 0x10000) != 0x0) {
459 cfgaddr
= addr
& 0xffff;
460 cfgaddr
|= (s
->regs
[BONITO_PCIMAP_CFG
] & 0xffff) << 16;
462 idsel
= (cfgaddr
& BONITO_PCICONF_IDSEL_MASK
) >>
463 BONITO_PCICONF_IDSEL_OFFSET
;
464 devno
= ctz32(idsel
);
465 funno
= (cfgaddr
& BONITO_PCICONF_FUN_MASK
) >> BONITO_PCICONF_FUN_OFFSET
;
466 regno
= (cfgaddr
& BONITO_PCICONF_REG_MASK_HW
) >> BONITO_PCICONF_REG_OFFSET
;
469 error_report("error in bonito pci config address 0x" HWADDR_FMT_plx
470 ",pcimap_cfg=0x%x", addr
, s
->regs
[BONITO_PCIMAP_CFG
]);
473 pciaddr
= PCI_ADDR(pci_bus_num(phb
->bus
), devno
, funno
, regno
);
474 DPRINTF("cfgaddr %x pciaddr %x busno %x devno %d funno %d regno %d\n",
475 cfgaddr
, pciaddr
, pci_bus_num(phb
->bus
), devno
, funno
, regno
);
480 static void bonito_spciconf_write(void *opaque
, hwaddr addr
, uint64_t val
,
483 PCIBonitoState
*s
= opaque
;
484 PCIDevice
*d
= PCI_DEVICE(s
);
485 PCIHostState
*phb
= PCI_HOST_BRIDGE(s
->pcihost
);
489 DPRINTF("bonito_spciconf_write "HWADDR_FMT_plx
" size %d val %lx\n",
492 pciaddr
= bonito_sbridge_pciaddr(s
, addr
);
494 if (pciaddr
== 0xffffffff) {
497 if (addr
& ~BONITO_PCICONF_REG_MASK_DS
) {
498 trace_bonito_spciconf_small_access(addr
, size
);
501 /* set the pci address in s->config_reg */
502 phb
->config_reg
= (pciaddr
) | (1u << 31);
503 pci_data_write(phb
->bus
, phb
->config_reg
, val
, size
);
505 /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */
506 status
= pci_get_word(d
->config
+ PCI_STATUS
);
507 status
&= ~(PCI_STATUS_REC_MASTER_ABORT
| PCI_STATUS_REC_TARGET_ABORT
);
508 pci_set_word(d
->config
+ PCI_STATUS
, status
);
511 static uint64_t bonito_spciconf_read(void *opaque
, hwaddr addr
, unsigned size
)
513 PCIBonitoState
*s
= opaque
;
514 PCIDevice
*d
= PCI_DEVICE(s
);
515 PCIHostState
*phb
= PCI_HOST_BRIDGE(s
->pcihost
);
519 DPRINTF("bonito_spciconf_read "HWADDR_FMT_plx
" size %d\n", addr
, size
);
521 pciaddr
= bonito_sbridge_pciaddr(s
, addr
);
523 if (pciaddr
== 0xffffffff) {
524 return MAKE_64BIT_MASK(0, size
* 8);
526 if (addr
& ~BONITO_PCICONF_REG_MASK_DS
) {
527 trace_bonito_spciconf_small_access(addr
, size
);
530 /* set the pci address in s->config_reg */
531 phb
->config_reg
= (pciaddr
) | (1u << 31);
533 /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */
534 status
= pci_get_word(d
->config
+ PCI_STATUS
);
535 status
&= ~(PCI_STATUS_REC_MASTER_ABORT
| PCI_STATUS_REC_TARGET_ABORT
);
536 pci_set_word(d
->config
+ PCI_STATUS
, status
);
538 return pci_data_read(phb
->bus
, phb
->config_reg
, size
);
541 /* south bridge PCI configure space. 0x1fe8 0000 - 0x1fef ffff */
542 static const MemoryRegionOps bonito_spciconf_ops
= {
543 .read
= bonito_spciconf_read
,
544 .write
= bonito_spciconf_write
,
545 .valid
.min_access_size
= 1,
546 .valid
.max_access_size
= 4,
547 .impl
.min_access_size
= 1,
548 .impl
.max_access_size
= 4,
549 .endianness
= DEVICE_NATIVE_ENDIAN
,
552 #define BONITO_IRQ_BASE 32
554 static void pci_bonito_set_irq(void *opaque
, int irq_num
, int level
)
556 BonitoState
*s
= opaque
;
557 qemu_irq
*pic
= s
->pic
;
558 PCIBonitoState
*bonito_state
= s
->pci_dev
;
559 int internal_irq
= irq_num
- BONITO_IRQ_BASE
;
561 if (bonito_state
->regs
[BONITO_INTEDGE
] & (1 << internal_irq
)) {
562 qemu_irq_pulse(*pic
);
563 } else { /* level triggered */
564 if (bonito_state
->regs
[BONITO_INTPOL
] & (1 << internal_irq
)) {
565 qemu_irq_raise(*pic
);
567 qemu_irq_lower(*pic
);
572 /* map the original irq (0~3) to bonito irq (16~47, but 16~31 are unused) */
573 static int pci_bonito_map_irq(PCIDevice
*pci_dev
, int irq_num
)
577 slot
= PCI_SLOT(pci_dev
->devfn
);
580 case 5: /* FULOONG2E_VIA_SLOT, SouthBridge, IDE, USB, ACPI, AC97, MC97 */
581 return irq_num
% 4 + BONITO_IRQ_BASE
;
582 case 6: /* FULOONG2E_ATI_SLOT, VGA */
583 return 4 + BONITO_IRQ_BASE
;
584 case 7: /* FULOONG2E_RTL_SLOT, RTL8139 */
585 return 5 + BONITO_IRQ_BASE
;
586 case 8 ... 12: /* PCI slot 1 to 4 */
587 return (slot
- 8 + irq_num
) + 6 + BONITO_IRQ_BASE
;
588 default: /* Unknown device, don't do any translation */
593 static void bonito_reset_hold(Object
*obj
)
595 PCIBonitoState
*s
= PCI_BONITO(obj
);
598 /* set the default value of north bridge registers */
600 s
->regs
[BONITO_BONPONCFG
] = 0xc40;
601 val
= FIELD_DP32(val
, BONGENCFG
, PCIQUEUE
, 1);
602 val
= FIELD_DP32(val
, BONGENCFG
, WRITEBEHIND
, 1);
603 val
= FIELD_DP32(val
, BONGENCFG
, PREFETCH
, 1);
604 val
= FIELD_DP32(val
, BONGENCFG
, UNCACHED
, 1);
605 val
= FIELD_DP32(val
, BONGENCFG
, CPUSELFRESET
, 1);
606 s
->regs
[BONITO_BONGENCFG
] = val
;
608 s
->regs
[BONITO_IODEVCFG
] = 0x2bff8010;
609 s
->regs
[BONITO_SDCFG
] = 0x255e0091;
611 s
->regs
[BONITO_GPIODATA
] = 0x1ff;
612 s
->regs
[BONITO_GPIOIE
] = 0x1ff;
613 s
->regs
[BONITO_DQCFG
] = 0x8;
614 s
->regs
[BONITO_MEMSIZE
] = 0x10000000;
615 s
->regs
[BONITO_PCIMAP
] = 0x6140;
618 static const VMStateDescription vmstate_bonito
= {
621 .minimum_version_id
= 1,
622 .fields
= (VMStateField
[]) {
623 VMSTATE_PCI_DEVICE(dev
, PCIBonitoState
),
624 VMSTATE_END_OF_LIST()
628 static void bonito_host_realize(DeviceState
*dev
, Error
**errp
)
630 PCIHostState
*phb
= PCI_HOST_BRIDGE(dev
);
631 BonitoState
*bs
= BONITO_PCI_HOST_BRIDGE(dev
);
632 MemoryRegion
*pcimem_lo_alias
= g_new(MemoryRegion
, 3);
634 memory_region_init(&bs
->pci_mem
, OBJECT(dev
), "pci.mem", BONITO_PCIHI_SIZE
);
635 phb
->bus
= pci_register_root_bus(dev
, "pci",
636 pci_bonito_set_irq
, pci_bonito_map_irq
,
637 dev
, &bs
->pci_mem
, get_system_io(),
638 PCI_DEVFN(5, 0), 32, TYPE_PCI_BUS
);
640 for (size_t i
= 0; i
< 3; i
++) {
641 char *name
= g_strdup_printf("pci.lomem%zu", i
);
643 memory_region_init_alias(&pcimem_lo_alias
[i
], NULL
, name
,
644 &bs
->pci_mem
, i
* 64 * MiB
, 64 * MiB
);
645 memory_region_add_subregion(get_system_memory(),
646 BONITO_PCILO_BASE
+ i
* 64 * MiB
,
647 &pcimem_lo_alias
[i
]);
651 create_unimplemented_device("pci.io", BONITO_PCIIO_BASE
, 1 * MiB
);
654 static void bonito_pci_realize(PCIDevice
*dev
, Error
**errp
)
656 PCIBonitoState
*s
= PCI_BONITO(dev
);
657 SysBusDevice
*sysbus
= SYS_BUS_DEVICE(s
->pcihost
);
658 PCIHostState
*phb
= PCI_HOST_BRIDGE(s
->pcihost
);
659 BonitoState
*bs
= BONITO_PCI_HOST_BRIDGE(s
->pcihost
);
660 MemoryRegion
*pcimem_alias
= g_new(MemoryRegion
, 1);
663 * Bonito North Bridge, built on FPGA,
664 * VENDOR_ID/DEVICE_ID are "undefined"
666 pci_config_set_prog_interface(dev
->config
, 0x00);
668 /* set the north bridge register mapping */
669 memory_region_init_io(&s
->iomem
, OBJECT(s
), &bonito_ops
, s
,
670 "north-bridge-register", BONITO_INTERNAL_REG_SIZE
);
671 sysbus_init_mmio(sysbus
, &s
->iomem
);
672 sysbus_mmio_map(sysbus
, 0, BONITO_INTERNAL_REG_BASE
);
674 /* set the north bridge pci configure mapping */
675 memory_region_init_io(&phb
->conf_mem
, OBJECT(s
), &bonito_pciconf_ops
, s
,
676 "north-bridge-pci-config", BONITO_PCICONFIG_SIZE
);
677 sysbus_init_mmio(sysbus
, &phb
->conf_mem
);
678 sysbus_mmio_map(sysbus
, 1, BONITO_PCICONFIG_BASE
);
680 /* set the south bridge pci configure mapping */
681 memory_region_init_io(&phb
->data_mem
, OBJECT(s
), &bonito_spciconf_ops
, s
,
682 "south-bridge-pci-config", BONITO_SPCICONFIG_SIZE
);
683 sysbus_init_mmio(sysbus
, &phb
->data_mem
);
684 sysbus_mmio_map(sysbus
, 2, BONITO_SPCICONFIG_BASE
);
686 create_unimplemented_device("bonito", BONITO_REG_BASE
, BONITO_REG_SIZE
);
688 memory_region_init_io(&s
->iomem_ldma
, OBJECT(s
), &bonito_ldma_ops
, s
,
690 sysbus_init_mmio(sysbus
, &s
->iomem_ldma
);
691 sysbus_mmio_map(sysbus
, 3, 0x1fe00200);
694 memory_region_init_io(&s
->iomem_cop
, OBJECT(s
), &bonito_cop_ops
, s
,
696 sysbus_init_mmio(sysbus
, &s
->iomem_cop
);
697 sysbus_mmio_map(sysbus
, 4, 0x1fe00300);
699 create_unimplemented_device("ROMCS", BONITO_FLASH_BASE
, 60 * MiB
);
701 /* Map PCI IO Space 0x1fd0 0000 - 0x1fd1 0000 */
702 memory_region_init_alias(&s
->bonito_pciio
, OBJECT(s
), "isa_mmio",
703 get_system_io(), 0, BONITO_PCIIO_SIZE
);
704 sysbus_init_mmio(sysbus
, &s
->bonito_pciio
);
705 sysbus_mmio_map(sysbus
, 5, BONITO_PCIIO_BASE
);
707 /* add pci local io mapping */
709 memory_region_init_alias(&s
->bonito_localio
, OBJECT(s
), "IOCS[0]",
710 get_system_io(), 0, 256 * KiB
);
711 sysbus_init_mmio(sysbus
, &s
->bonito_localio
);
712 sysbus_mmio_map(sysbus
, 6, BONITO_DEV_BASE
);
713 create_unimplemented_device("IOCS[1]", BONITO_DEV_BASE
+ 1 * 256 * KiB
,
715 create_unimplemented_device("IOCS[2]", BONITO_DEV_BASE
+ 2 * 256 * KiB
,
717 create_unimplemented_device("IOCS[3]", BONITO_DEV_BASE
+ 3 * 256 * KiB
,
720 memory_region_init_alias(pcimem_alias
, NULL
, "pci.mem.alias",
721 &bs
->pci_mem
, 0, BONITO_PCIHI_SIZE
);
722 memory_region_add_subregion(get_system_memory(),
723 BONITO_PCIHI_BASE
, pcimem_alias
);
724 create_unimplemented_device("PCI_2",
725 (hwaddr
)BONITO_PCIHI_BASE
+ BONITO_PCIHI_SIZE
,
728 /* set the default value of north bridge pci config */
729 pci_set_word(dev
->config
+ PCI_COMMAND
, 0x0000);
730 pci_set_word(dev
->config
+ PCI_STATUS
, 0x0000);
731 pci_set_word(dev
->config
+ PCI_SUBSYSTEM_VENDOR_ID
, 0x0000);
732 pci_set_word(dev
->config
+ PCI_SUBSYSTEM_ID
, 0x0000);
734 pci_set_byte(dev
->config
+ PCI_INTERRUPT_LINE
, 0x00);
735 pci_config_set_interrupt_pin(dev
->config
, 0x01); /* interrupt pin A */
737 pci_set_byte(dev
->config
+ PCI_MIN_GNT
, 0x3c);
738 pci_set_byte(dev
->config
+ PCI_MAX_LAT
, 0x00);
741 PCIBus
*bonito_init(qemu_irq
*pic
)
744 BonitoState
*pcihost
;
749 dev
= qdev_new(TYPE_BONITO_PCI_HOST_BRIDGE
);
750 phb
= PCI_HOST_BRIDGE(dev
);
751 pcihost
= BONITO_PCI_HOST_BRIDGE(dev
);
753 sysbus_realize_and_unref(SYS_BUS_DEVICE(dev
), &error_fatal
);
755 d
= pci_new(PCI_DEVFN(0, 0), TYPE_PCI_BONITO
);
757 s
->pcihost
= pcihost
;
758 pcihost
->pci_dev
= s
;
759 pci_realize_and_unref(d
, phb
->bus
, &error_fatal
);
764 static void bonito_pci_class_init(ObjectClass
*klass
, void *data
)
766 DeviceClass
*dc
= DEVICE_CLASS(klass
);
767 PCIDeviceClass
*k
= PCI_DEVICE_CLASS(klass
);
768 ResettableClass
*rc
= RESETTABLE_CLASS(klass
);
770 rc
->phases
.hold
= bonito_reset_hold
;
771 k
->realize
= bonito_pci_realize
;
772 k
->vendor_id
= 0xdf53;
773 k
->device_id
= 0x00d5;
775 k
->class_id
= PCI_CLASS_BRIDGE_HOST
;
776 dc
->desc
= "Host bridge";
777 dc
->vmsd
= &vmstate_bonito
;
779 * PCI-facing part of the host bridge, not usable without the
780 * host-facing part, which can't be device_add'ed, yet.
782 dc
->user_creatable
= false;
785 static const TypeInfo bonito_pci_info
= {
786 .name
= TYPE_PCI_BONITO
,
787 .parent
= TYPE_PCI_DEVICE
,
788 .instance_size
= sizeof(PCIBonitoState
),
789 .class_init
= bonito_pci_class_init
,
790 .interfaces
= (InterfaceInfo
[]) {
791 { INTERFACE_CONVENTIONAL_PCI_DEVICE
},
796 static void bonito_host_class_init(ObjectClass
*klass
, void *data
)
798 DeviceClass
*dc
= DEVICE_CLASS(klass
);
800 dc
->realize
= bonito_host_realize
;
803 static const TypeInfo bonito_host_info
= {
804 .name
= TYPE_BONITO_PCI_HOST_BRIDGE
,
805 .parent
= TYPE_PCI_HOST_BRIDGE
,
806 .instance_size
= sizeof(BonitoState
),
807 .class_init
= bonito_host_class_init
,
810 static void bonito_register_types(void)
812 type_register_static(&bonito_host_info
);
813 type_register_static(&bonito_pci_info
);
816 type_init(bonito_register_types
)