2 * Copyright (C) 2014 - Linaro
3 * Author: Rob Herring <rob.herring@linaro.org>
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, see <http://www.gnu.org/licenses/>.
19 #include "qemu/osdep.h"
21 #include "exec/helper-proto.h"
22 #include "kvm-consts.h"
23 #include "qemu/main-loop.h"
24 #include "sysemu/runstate.h"
25 #include "internals.h"
26 #include "arm-powerctl.h"
27 #include "target/arm/multiprocessing.h"
29 bool arm_is_psci_call(ARMCPU
*cpu
, int excp_type
)
32 * Return true if the exception type matches the configured PSCI conduit.
33 * This is called before the SMC/HVC instruction is executed, to decide
34 * whether we should treat it as a PSCI call or with the architecturally
35 * defined behaviour for an SMC or HVC (which might be UNDEF or trap
41 if (cpu
->psci_conduit
!= QEMU_PSCI_CONDUIT_HVC
) {
46 if (cpu
->psci_conduit
!= QEMU_PSCI_CONDUIT_SMC
) {
57 void arm_handle_psci_call(ARMCPU
*cpu
)
60 * This function partially implements the logic for dispatching Power State
61 * Coordination Interface (PSCI) calls (as described in ARM DEN 0022D.b),
62 * to the extent required for bringing up and taking down secondary cores,
63 * and for handling reset and poweroff requests.
64 * Additional information about the calling convention used is available in
65 * the document 'SMC Calling Convention' (ARM DEN 0028)
67 CPUARMState
*env
= &cpu
->env
;
69 uint64_t context_id
, mpidr
;
74 for (i
= 0; i
< 4; i
++) {
76 * All PSCI functions take explicit 32-bit or native int sized
77 * arguments so we can simply zero-extend all arguments regardless
78 * of which exact function we are about to call.
80 param
[i
] = is_a64(env
) ? env
->xregs
[i
] : env
->regs
[i
];
83 if ((param
[0] & QEMU_PSCI_0_2_64BIT
) && !is_a64(env
)) {
84 ret
= QEMU_PSCI_RET_NOT_SUPPORTED
;
89 CPUState
*target_cpu_state
;
92 case QEMU_PSCI_0_2_FN_PSCI_VERSION
:
93 ret
= QEMU_PSCI_VERSION_1_1
;
95 case QEMU_PSCI_0_2_FN_MIGRATE_INFO_TYPE
:
96 ret
= QEMU_PSCI_0_2_RET_TOS_MIGRATION_NOT_REQUIRED
; /* No trusted OS */
98 case QEMU_PSCI_0_2_FN_AFFINITY_INFO
:
99 case QEMU_PSCI_0_2_FN64_AFFINITY_INFO
:
104 target_cpu_state
= arm_get_cpu_by_id(mpidr
);
105 if (!target_cpu_state
) {
106 ret
= QEMU_PSCI_RET_INVALID_PARAMS
;
109 target_cpu
= ARM_CPU(target_cpu_state
);
111 g_assert(bql_locked());
112 ret
= target_cpu
->power_state
;
115 /* Everything above affinity level 0 is always on. */
119 case QEMU_PSCI_0_2_FN_SYSTEM_RESET
:
120 qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET
);
121 /* QEMU reset and shutdown are async requests, but PSCI
122 * mandates that we never return from the reset/shutdown
123 * call, so power the CPU off now so it doesn't execute
127 case QEMU_PSCI_0_2_FN_SYSTEM_OFF
:
128 qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN
);
130 case QEMU_PSCI_0_1_FN_CPU_ON
:
131 case QEMU_PSCI_0_2_FN_CPU_ON
:
132 case QEMU_PSCI_0_2_FN64_CPU_ON
:
134 /* The PSCI spec mandates that newly brought up CPUs start
135 * in the highest exception level which exists and is enabled
136 * on the calling CPU. Since the QEMU PSCI implementation is
137 * acting as a "fake EL3" or "fake EL2" firmware, this for us
138 * means that we want to start at the highest NS exception level
139 * that we are providing to the guest.
140 * The execution mode should be that which is currently in use
141 * by the same exception level on the calling CPU.
142 * The CPU should be started with the context_id value
143 * in x0 (if AArch64) or r0 (if AArch32).
145 int target_el
= arm_feature(env
, ARM_FEATURE_EL2
) ? 2 : 1;
146 bool target_aarch64
= arm_el_is_aa64(env
, target_el
);
150 context_id
= param
[3];
151 ret
= arm_set_cpu_on(mpidr
, entry
, context_id
,
152 target_el
, target_aarch64
);
155 case QEMU_PSCI_0_1_FN_CPU_OFF
:
156 case QEMU_PSCI_0_2_FN_CPU_OFF
:
158 case QEMU_PSCI_0_1_FN_CPU_SUSPEND
:
159 case QEMU_PSCI_0_2_FN_CPU_SUSPEND
:
160 case QEMU_PSCI_0_2_FN64_CPU_SUSPEND
:
161 /* Affinity levels are not supported in QEMU */
162 if (param
[1] & 0xfffe0000) {
163 ret
= QEMU_PSCI_RET_INVALID_PARAMS
;
166 /* Powerdown is not supported, we always go into WFI */
174 case QEMU_PSCI_1_0_FN_PSCI_FEATURES
:
176 case QEMU_PSCI_0_2_FN_PSCI_VERSION
:
177 case QEMU_PSCI_0_2_FN_MIGRATE_INFO_TYPE
:
178 case QEMU_PSCI_0_2_FN_AFFINITY_INFO
:
179 case QEMU_PSCI_0_2_FN64_AFFINITY_INFO
:
180 case QEMU_PSCI_0_2_FN_SYSTEM_RESET
:
181 case QEMU_PSCI_0_2_FN_SYSTEM_OFF
:
182 case QEMU_PSCI_0_1_FN_CPU_ON
:
183 case QEMU_PSCI_0_2_FN_CPU_ON
:
184 case QEMU_PSCI_0_2_FN64_CPU_ON
:
185 case QEMU_PSCI_0_1_FN_CPU_OFF
:
186 case QEMU_PSCI_0_2_FN_CPU_OFF
:
187 case QEMU_PSCI_0_1_FN_CPU_SUSPEND
:
188 case QEMU_PSCI_0_2_FN_CPU_SUSPEND
:
189 case QEMU_PSCI_0_2_FN64_CPU_SUSPEND
:
190 case QEMU_PSCI_1_0_FN_PSCI_FEATURES
:
191 if (!(param
[1] & QEMU_PSCI_0_2_64BIT
) || is_a64(env
)) {
196 case QEMU_PSCI_0_1_FN_MIGRATE
:
197 case QEMU_PSCI_0_2_FN_MIGRATE
:
199 ret
= QEMU_PSCI_RET_NOT_SUPPORTED
;
203 case QEMU_PSCI_0_1_FN_MIGRATE
:
204 case QEMU_PSCI_0_2_FN_MIGRATE
:
206 ret
= QEMU_PSCI_RET_NOT_SUPPORTED
;
219 ret
= arm_set_cpu_off(arm_cpu_mp_affinity(cpu
));
221 /* sanity check in case something failed */
222 assert(ret
== QEMU_ARM_POWERCTL_RET_SUCCESS
);