2 * QEMU IDE Emulation: PCI cmd646 support.
4 * Copyright (c) 2003 Fabrice Bellard
5 * Copyright (c) 2006 Openedhand Ltd.
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
30 #include "block_int.h"
34 #include <hw/ide/pci.h>
38 #define MRDMODE_INTR_CH0 0x04
39 #define MRDMODE_INTR_CH1 0x08
40 #define MRDMODE_BLK_CH0 0x10
41 #define MRDMODE_BLK_CH1 0x20
42 #define UDIDETCR0 0x73
43 #define UDIDETCR1 0x7B
45 static void cmd646_update_irq(PCIIDEState
*d
);
47 static uint64_t cmd646_cmd_read(void *opaque
, target_phys_addr_t addr
,
50 CMD646BAR
*cmd646bar
= opaque
;
52 if (addr
!= 2 || size
!= 1) {
53 return ((uint64_t)1 << (size
* 8)) - 1;
55 return ide_status_read(cmd646bar
->bus
, addr
+ 2);
58 static void cmd646_cmd_write(void *opaque
, target_phys_addr_t addr
,
59 uint64_t data
, unsigned size
)
61 CMD646BAR
*cmd646bar
= opaque
;
63 if (addr
!= 2 || size
!= 1) {
66 ide_cmd_write(cmd646bar
->bus
, addr
+ 2, data
);
69 static MemoryRegionOps cmd646_cmd_ops
= {
70 .read
= cmd646_cmd_read
,
71 .write
= cmd646_cmd_write
,
72 .endianness
= DEVICE_LITTLE_ENDIAN
,
75 static uint64_t cmd646_data_read(void *opaque
, target_phys_addr_t addr
,
78 CMD646BAR
*cmd646bar
= opaque
;
81 return ide_ioport_read(cmd646bar
->bus
, addr
);
82 } else if (addr
== 0) {
84 return ide_data_readw(cmd646bar
->bus
, addr
);
86 return ide_data_readl(cmd646bar
->bus
, addr
);
89 return ((uint64_t)1 << (size
* 8)) - 1;
92 static void cmd646_data_write(void *opaque
, target_phys_addr_t addr
,
93 uint64_t data
, unsigned size
)
95 CMD646BAR
*cmd646bar
= opaque
;
98 return ide_ioport_write(cmd646bar
->bus
, addr
, data
);
99 } else if (addr
== 0) {
101 return ide_data_writew(cmd646bar
->bus
, addr
, data
);
103 return ide_data_writel(cmd646bar
->bus
, addr
, data
);
108 static MemoryRegionOps cmd646_data_ops
= {
109 .read
= cmd646_data_read
,
110 .write
= cmd646_data_write
,
111 .endianness
= DEVICE_LITTLE_ENDIAN
,
114 static void setup_cmd646_bar(PCIIDEState
*d
, int bus_num
)
116 IDEBus
*bus
= &d
->bus
[bus_num
];
117 CMD646BAR
*bar
= &d
->cmd646_bar
[bus_num
];
121 memory_region_init_io(&bar
->cmd
, &cmd646_cmd_ops
, bar
, "cmd646-cmd", 4);
122 memory_region_init_io(&bar
->data
, &cmd646_data_ops
, bar
, "cmd646-data", 8);
125 static uint64_t bmdma_read(void *opaque
, target_phys_addr_t addr
,
128 BMDMAState
*bm
= opaque
;
129 PCIIDEState
*pci_dev
= bm
->pci_dev
;
133 return ((uint64_t)1 << (size
* 8)) - 1;
141 val
= pci_dev
->dev
.config
[MRDMODE
];
147 if (bm
== &pci_dev
->bmdma
[0]) {
148 val
= pci_dev
->dev
.config
[UDIDETCR0
];
150 val
= pci_dev
->dev
.config
[UDIDETCR1
];
158 printf("bmdma: readb 0x%02x : 0x%02x\n", addr
, val
);
163 static void bmdma_write(void *opaque
, target_phys_addr_t addr
,
164 uint64_t val
, unsigned size
)
166 BMDMAState
*bm
= opaque
;
167 PCIIDEState
*pci_dev
= bm
->pci_dev
;
174 printf("bmdma: writeb 0x%02x : 0x%02x\n", addr
, val
);
178 bmdma_cmd_writeb(bm
, val
);
181 pci_dev
->dev
.config
[MRDMODE
] =
182 (pci_dev
->dev
.config
[MRDMODE
] & ~0x30) | (val
& 0x30);
183 cmd646_update_irq(pci_dev
);
186 bm
->status
= (val
& 0x60) | (bm
->status
& 1) | (bm
->status
& ~val
& 0x06);
189 if (bm
== &pci_dev
->bmdma
[0])
190 pci_dev
->dev
.config
[UDIDETCR0
] = val
;
192 pci_dev
->dev
.config
[UDIDETCR1
] = val
;
197 static MemoryRegionOps cmd646_bmdma_ops
= {
199 .write
= bmdma_write
,
202 static void bmdma_setup_bar(PCIIDEState
*d
)
207 memory_region_init(&d
->bmdma_bar
, "cmd646-bmdma", 16);
208 for(i
= 0;i
< 2; i
++) {
210 memory_region_init_io(&bm
->extra_io
, &cmd646_bmdma_ops
, bm
,
211 "cmd646-bmdma-bus", 4);
212 memory_region_add_subregion(&d
->bmdma_bar
, i
* 8, &bm
->extra_io
);
213 memory_region_init_io(&bm
->addr_ioport
, &bmdma_addr_ioport_ops
, bm
,
214 "cmd646-bmdma-ioport", 4);
215 memory_region_add_subregion(&d
->bmdma_bar
, i
* 8 + 4, &bm
->addr_ioport
);
219 /* XXX: call it also when the MRDMODE is changed from the PCI config
221 static void cmd646_update_irq(PCIIDEState
*d
)
224 pci_level
= ((d
->dev
.config
[MRDMODE
] & MRDMODE_INTR_CH0
) &&
225 !(d
->dev
.config
[MRDMODE
] & MRDMODE_BLK_CH0
)) ||
226 ((d
->dev
.config
[MRDMODE
] & MRDMODE_INTR_CH1
) &&
227 !(d
->dev
.config
[MRDMODE
] & MRDMODE_BLK_CH1
));
228 qemu_set_irq(d
->dev
.irq
[0], pci_level
);
231 /* the PCI irq level is the logical OR of the two channels */
232 static void cmd646_set_irq(void *opaque
, int channel
, int level
)
234 PCIIDEState
*d
= opaque
;
237 irq_mask
= MRDMODE_INTR_CH0
<< channel
;
239 d
->dev
.config
[MRDMODE
] |= irq_mask
;
241 d
->dev
.config
[MRDMODE
] &= ~irq_mask
;
242 cmd646_update_irq(d
);
245 static void cmd646_reset(void *opaque
)
247 PCIIDEState
*d
= opaque
;
250 for (i
= 0; i
< 2; i
++) {
251 ide_bus_reset(&d
->bus
[i
]);
255 /* CMD646 PCI IDE controller */
256 static int pci_cmd646_ide_initfn(PCIDevice
*dev
)
258 PCIIDEState
*d
= DO_UPCAST(PCIIDEState
, dev
, dev
);
259 uint8_t *pci_conf
= d
->dev
.config
;
263 pci_conf
[PCI_CLASS_PROG
] = 0x8f;
265 pci_conf
[0x51] = 0x04; // enable IDE0
267 /* XXX: if not enabled, really disable the seconday IDE controller */
268 pci_conf
[0x51] |= 0x08; /* enable IDE1 */
271 setup_cmd646_bar(d
, 0);
272 setup_cmd646_bar(d
, 1);
273 pci_register_bar(dev
, 0, PCI_BASE_ADDRESS_SPACE_IO
, &d
->cmd646_bar
[0].data
);
274 pci_register_bar(dev
, 1, PCI_BASE_ADDRESS_SPACE_IO
, &d
->cmd646_bar
[0].cmd
);
275 pci_register_bar(dev
, 2, PCI_BASE_ADDRESS_SPACE_IO
, &d
->cmd646_bar
[1].data
);
276 pci_register_bar(dev
, 3, PCI_BASE_ADDRESS_SPACE_IO
, &d
->cmd646_bar
[1].cmd
);
278 pci_register_bar(dev
, 4, PCI_BASE_ADDRESS_SPACE_IO
, &d
->bmdma_bar
);
280 /* TODO: RST# value should be 0 */
281 pci_conf
[PCI_INTERRUPT_PIN
] = 0x01; // interrupt on pin 1
283 irq
= qemu_allocate_irqs(cmd646_set_irq
, d
, 2);
284 for (i
= 0; i
< 2; i
++) {
285 ide_bus_new(&d
->bus
[i
], &d
->dev
.qdev
, i
);
286 ide_init2(&d
->bus
[i
], irq
[i
]);
288 bmdma_init(&d
->bus
[i
], &d
->bmdma
[i
], d
);
289 d
->bmdma
[i
].bus
= &d
->bus
[i
];
290 qemu_add_vm_change_state_handler(d
->bus
[i
].dma
->ops
->restart_cb
,
294 vmstate_register(&dev
->qdev
, 0, &vmstate_ide_pci
, d
);
295 qemu_register_reset(cmd646_reset
, d
);
299 static int pci_cmd646_ide_exitfn(PCIDevice
*dev
)
301 PCIIDEState
*d
= DO_UPCAST(PCIIDEState
, dev
, dev
);
304 for (i
= 0; i
< 2; ++i
) {
305 memory_region_del_subregion(&d
->bmdma_bar
, &d
->bmdma
[i
].extra_io
);
306 memory_region_destroy(&d
->bmdma
[i
].extra_io
);
307 memory_region_del_subregion(&d
->bmdma_bar
, &d
->bmdma
[i
].addr_ioport
);
308 memory_region_destroy(&d
->bmdma
[i
].addr_ioport
);
309 memory_region_destroy(&d
->cmd646_bar
[i
].cmd
);
310 memory_region_destroy(&d
->cmd646_bar
[i
].data
);
312 memory_region_destroy(&d
->bmdma_bar
);
317 void pci_cmd646_ide_init(PCIBus
*bus
, DriveInfo
**hd_table
,
318 int secondary_ide_enabled
)
322 dev
= pci_create(bus
, -1, "cmd646-ide");
323 qdev_prop_set_uint32(&dev
->qdev
, "secondary", secondary_ide_enabled
);
324 qdev_init_nofail(&dev
->qdev
);
326 pci_ide_create_devs(dev
, hd_table
);
329 static PCIDeviceInfo cmd646_ide_info
[] = {
331 .qdev
.name
= "cmd646-ide",
332 .qdev
.size
= sizeof(PCIIDEState
),
333 .init
= pci_cmd646_ide_initfn
,
334 .exit
= pci_cmd646_ide_exitfn
,
335 .vendor_id
= PCI_VENDOR_ID_CMD
,
336 .device_id
= PCI_DEVICE_ID_CMD_646
,
337 .revision
= 0x07, // IDE controller revision
338 .class_id
= PCI_CLASS_STORAGE_IDE
,
339 .qdev
.props
= (Property
[]) {
340 DEFINE_PROP_UINT32("secondary", PCIIDEState
, secondary
, 0),
341 DEFINE_PROP_END_OF_LIST(),
348 static void cmd646_ide_register(void)
350 pci_qdev_register_many(cmd646_ide_info
);
352 device_init(cmd646_ide_register
);