hw/pxa2xx_timer: Explicitly mark fallthroughs
[qemu/pbrook.git] / target-openrisc / cpu.c
blob56544d8ab58dd87bc46205f3fab8f6b0e03139d9
1 /*
2 * QEMU OpenRISC CPU
4 * Copyright (c) 2012 Jia Liu <proljc@gmail.com>
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
20 #include "cpu.h"
21 #include "qemu-common.h"
23 /* CPUClass::reset() */
24 static void openrisc_cpu_reset(CPUState *s)
26 OpenRISCCPU *cpu = OPENRISC_CPU(s);
27 OpenRISCCPUClass *occ = OPENRISC_CPU_GET_CLASS(cpu);
29 if (qemu_loglevel_mask(CPU_LOG_RESET)) {
30 qemu_log("CPU Reset (CPU %d)\n", s->cpu_index);
31 log_cpu_state(&cpu->env, 0);
34 occ->parent_reset(s);
36 memset(&cpu->env, 0, offsetof(CPUOpenRISCState, breakpoints));
38 tlb_flush(&cpu->env, 1);
39 /*tb_flush(&cpu->env); FIXME: Do we need it? */
41 cpu->env.pc = 0x100;
42 cpu->env.sr = SR_FO | SR_SM;
43 cpu->env.exception_index = -1;
45 cpu->env.upr = UPR_UP | UPR_DMP | UPR_IMP | UPR_PICP | UPR_TTP;
46 cpu->env.cpucfgr = CPUCFGR_OB32S | CPUCFGR_OF32S;
47 cpu->env.dmmucfgr = (DMMUCFGR_NTW & (0 << 2)) | (DMMUCFGR_NTS & (6 << 2));
48 cpu->env.immucfgr = (IMMUCFGR_NTW & (0 << 2)) | (IMMUCFGR_NTS & (6 << 2));
50 #ifndef CONFIG_USER_ONLY
51 cpu->env.picmr = 0x00000000;
52 cpu->env.picsr = 0x00000000;
54 cpu->env.ttmr = 0x00000000;
55 cpu->env.ttcr = 0x00000000;
56 #endif
59 static inline void set_feature(OpenRISCCPU *cpu, int feature)
61 cpu->feature |= feature;
62 cpu->env.cpucfgr = cpu->feature;
65 void openrisc_cpu_realize(Object *obj, Error **errp)
67 OpenRISCCPU *cpu = OPENRISC_CPU(obj);
69 qemu_init_vcpu(&cpu->env);
70 cpu_reset(CPU(cpu));
73 static void openrisc_cpu_initfn(Object *obj)
75 OpenRISCCPU *cpu = OPENRISC_CPU(obj);
76 static int inited;
78 cpu_exec_init(&cpu->env);
80 #ifndef CONFIG_USER_ONLY
81 cpu_openrisc_mmu_init(cpu);
82 #endif
84 if (tcg_enabled() && !inited) {
85 inited = 1;
86 openrisc_translate_init();
90 /* CPU models */
91 static void or1200_initfn(Object *obj)
93 OpenRISCCPU *cpu = OPENRISC_CPU(obj);
95 set_feature(cpu, OPENRISC_FEATURE_OB32S);
96 set_feature(cpu, OPENRISC_FEATURE_OF32S);
99 static void openrisc_any_initfn(Object *obj)
101 OpenRISCCPU *cpu = OPENRISC_CPU(obj);
103 set_feature(cpu, OPENRISC_FEATURE_OB32S);
106 typedef struct OpenRISCCPUInfo {
107 const char *name;
108 void (*initfn)(Object *obj);
109 } OpenRISCCPUInfo;
111 static const OpenRISCCPUInfo openrisc_cpus[] = {
112 { .name = "or1200", .initfn = or1200_initfn },
113 { .name = "any", .initfn = openrisc_any_initfn },
116 static void openrisc_cpu_class_init(ObjectClass *oc, void *data)
118 OpenRISCCPUClass *occ = OPENRISC_CPU_CLASS(oc);
119 CPUClass *cc = CPU_CLASS(occ);
121 occ->parent_reset = cc->reset;
122 cc->reset = openrisc_cpu_reset;
125 static void cpu_register(const OpenRISCCPUInfo *info)
127 TypeInfo type_info = {
128 .name = info->name,
129 .parent = TYPE_OPENRISC_CPU,
130 .instance_size = sizeof(OpenRISCCPU),
131 .instance_init = info->initfn,
132 .class_size = sizeof(OpenRISCCPUClass),
135 type_register_static(&type_info);
138 static const TypeInfo openrisc_cpu_type_info = {
139 .name = TYPE_OPENRISC_CPU,
140 .parent = TYPE_CPU,
141 .instance_size = sizeof(OpenRISCCPU),
142 .instance_init = openrisc_cpu_initfn,
143 .abstract = false,
144 .class_size = sizeof(OpenRISCCPUClass),
145 .class_init = openrisc_cpu_class_init,
148 static void openrisc_cpu_register_types(void)
150 int i;
152 type_register_static(&openrisc_cpu_type_info);
153 for (i = 0; i < ARRAY_SIZE(openrisc_cpus); i++) {
154 cpu_register(&openrisc_cpus[i]);
158 OpenRISCCPU *cpu_openrisc_init(const char *cpu_model)
160 OpenRISCCPU *cpu;
162 if (!object_class_by_name(cpu_model)) {
163 return NULL;
165 cpu = OPENRISC_CPU(object_new(cpu_model));
166 cpu->env.cpu_model_str = cpu_model;
168 openrisc_cpu_realize(OBJECT(cpu), NULL);
170 return cpu;
173 typedef struct OpenRISCCPUList {
174 fprintf_function cpu_fprintf;
175 FILE *file;
176 } OpenRISCCPUList;
178 /* Sort alphabetically by type name, except for "any". */
179 static gint openrisc_cpu_list_compare(gconstpointer a, gconstpointer b)
181 ObjectClass *class_a = (ObjectClass *)a;
182 ObjectClass *class_b = (ObjectClass *)b;
183 const char *name_a, *name_b;
185 name_a = object_class_get_name(class_a);
186 name_b = object_class_get_name(class_b);
187 if (strcmp(name_a, "any") == 0) {
188 return 1;
189 } else if (strcmp(name_b, "any") == 0) {
190 return -1;
191 } else {
192 return strcmp(name_a, name_b);
196 static void openrisc_cpu_list_entry(gpointer data, gpointer user_data)
198 ObjectClass *oc = data;
199 OpenRISCCPUList *s = user_data;
201 (*s->cpu_fprintf)(s->file, " %s\n",
202 object_class_get_name(oc));
205 void cpu_openrisc_list(FILE *f, fprintf_function cpu_fprintf)
207 OpenRISCCPUList s = {
208 .file = f,
209 .cpu_fprintf = cpu_fprintf,
211 GSList *list;
213 list = object_class_get_list(TYPE_OPENRISC_CPU, false);
214 list = g_slist_sort(list, openrisc_cpu_list_compare);
215 (*cpu_fprintf)(f, "Available CPUs:\n");
216 g_slist_foreach(list, openrisc_cpu_list_entry, &s);
217 g_slist_free(list);
220 type_init(openrisc_cpu_register_types)