4 #include "qemu-common.h"
10 /* PCI includes legacy ISA access. */
17 #define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
18 #define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
19 #define PCI_FUNC(devfn) ((devfn) & 0x07)
20 #define PCI_SLOT_MAX 32
21 #define PCI_FUNC_MAX 8
23 /* Class, Vendor and Device IDs from Linux's pci_ids.h */
26 /* QEMU-specific Vendor and Device ID definitions */
29 #define PCI_DEVICE_ID_IBM_440GX 0x027f
30 #define PCI_DEVICE_ID_IBM_OPENPIC2 0xffff
32 /* Hitachi (0x1054) */
33 #define PCI_VENDOR_ID_HITACHI 0x1054
34 #define PCI_DEVICE_ID_HITACHI_SH7751R 0x350e
37 #define PCI_DEVICE_ID_APPLE_343S1201 0x0010
38 #define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI 0x001e
39 #define PCI_DEVICE_ID_APPLE_UNI_N_PCI 0x001f
40 #define PCI_DEVICE_ID_APPLE_UNI_N_KEYL 0x0022
41 #define PCI_DEVICE_ID_APPLE_IPID_USB 0x003f
43 /* Realtek (0x10ec) */
44 #define PCI_DEVICE_ID_REALTEK_8029 0x8029
47 #define PCI_DEVICE_ID_XILINX_XC2VP30 0x0300
49 /* Marvell (0x11ab) */
50 #define PCI_DEVICE_ID_MARVELL_GT6412X 0x4620
52 /* QEMU/Bochs VGA (0x1234) */
53 #define PCI_VENDOR_ID_QEMU 0x1234
54 #define PCI_DEVICE_ID_QEMU_VGA 0x1111
57 #define PCI_VENDOR_ID_VMWARE 0x15ad
58 #define PCI_DEVICE_ID_VMWARE_SVGA2 0x0405
59 #define PCI_DEVICE_ID_VMWARE_SVGA 0x0710
60 #define PCI_DEVICE_ID_VMWARE_NET 0x0720
61 #define PCI_DEVICE_ID_VMWARE_SCSI 0x0730
62 #define PCI_DEVICE_ID_VMWARE_IDE 0x1729
65 #define PCI_DEVICE_ID_INTEL_82551IT 0x1209
66 #define PCI_DEVICE_ID_INTEL_82557 0x1229
67 #define PCI_DEVICE_ID_INTEL_82801IR 0x2922
69 /* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
70 #define PCI_VENDOR_ID_REDHAT_QUMRANET 0x1af4
71 #define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
72 #define PCI_SUBDEVICE_ID_QEMU 0x1100
74 #define PCI_DEVICE_ID_VIRTIO_NET 0x1000
75 #define PCI_DEVICE_ID_VIRTIO_BLOCK 0x1001
76 #define PCI_DEVICE_ID_VIRTIO_BALLOON 0x1002
77 #define PCI_DEVICE_ID_VIRTIO_CONSOLE 0x1003
79 #define FMT_PCIBUS PRIx64
81 typedef void PCIConfigWriteFunc(PCIDevice
*pci_dev
,
82 uint32_t address
, uint32_t data
, int len
);
83 typedef uint32_t PCIConfigReadFunc(PCIDevice
*pci_dev
,
84 uint32_t address
, int len
);
85 typedef void PCIMapIORegionFunc(PCIDevice
*pci_dev
, int region_num
,
86 pcibus_t addr
, pcibus_t size
, int type
);
87 typedef int PCIUnregisterFunc(PCIDevice
*pci_dev
);
89 typedef struct PCIIORegion
{
90 pcibus_t addr
; /* current PCI mapping address. -1 means not mapped */
91 #define PCI_BAR_UNMAPPED (~(pcibus_t)0)
95 MemoryRegion
*address_space
;
98 #define PCI_ROM_SLOT 6
99 #define PCI_NUM_REGIONS 7
101 #include "pci_regs.h"
103 /* PCI HEADER_TYPE */
104 #define PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
106 /* Size of the standard PCI config header */
107 #define PCI_CONFIG_HEADER_SIZE 0x40
108 /* Size of the standard PCI config space */
109 #define PCI_CONFIG_SPACE_SIZE 0x100
110 /* Size of the standart PCIe config space: 4KB */
111 #define PCIE_CONFIG_SPACE_SIZE 0x1000
113 #define PCI_NUM_PINS 4 /* A-D */
115 /* Bits in cap_present field. */
117 QEMU_PCI_CAP_MSI
= 0x1,
118 QEMU_PCI_CAP_MSIX
= 0x2,
119 QEMU_PCI_CAP_EXPRESS
= 0x4,
121 /* multifunction capable device */
122 #define QEMU_PCI_CAP_MULTIFUNCTION_BITNR 3
123 QEMU_PCI_CAP_MULTIFUNCTION
= (1 << QEMU_PCI_CAP_MULTIFUNCTION_BITNR
),
125 /* command register SERR bit enabled */
126 #define QEMU_PCI_CAP_SERR_BITNR 4
127 QEMU_PCI_CAP_SERR
= (1 << QEMU_PCI_CAP_SERR_BITNR
),
132 /* PCI config space */
135 /* Used to enable config checks on load. Note that writable bits are
136 * never checked even if set in cmask. */
139 /* Used to implement R/W bytes */
142 /* Used to implement RW1C(Write 1 to Clear) bytes */
145 /* Used to allocate config space for capabilities. */
148 /* the following fields are read only */
152 PCIIORegion io_regions
[PCI_NUM_REGIONS
];
154 /* do not access the following fields */
155 PCIConfigReadFunc
*config_read
;
156 PCIConfigWriteFunc
*config_write
;
158 /* IRQ objects for the INTA-INTD pins. */
161 /* Current IRQ levels. Used internally by the generic PCI code. */
164 /* Capability bits */
165 uint32_t cap_present
;
167 /* Offset of MSI-X capability in config space */
173 /* Space to store MSIX table */
174 uint8_t *msix_table_page
;
175 /* MMIO index used to map MSIX table and pending bit entries. */
176 MemoryRegion msix_mmio
;
177 /* Reference-count for entries actually in use by driver. */
178 unsigned *msix_entry_used
;
179 /* Region including the MSI-X table */
180 uint32_t msix_bar_size
;
181 /* MSIX function mask set or MSIX disabled */
182 bool msix_function_masked
;
183 /* Version id needed for VMState */
186 /* Offset of MSI capability in config space */
190 PCIExpressDevice exp
;
192 /* Location of option rom */
199 PCIDevice
*pci_register_device(PCIBus
*bus
, const char *name
,
200 int instance_size
, int devfn
,
201 PCIConfigReadFunc
*config_read
,
202 PCIConfigWriteFunc
*config_write
);
204 void pci_register_bar(PCIDevice
*pci_dev
, int region_num
,
205 uint8_t attr
, MemoryRegion
*memory
);
206 pcibus_t
pci_get_bar_addr(PCIDevice
*pci_dev
, int region_num
);
208 int pci_add_capability(PCIDevice
*pdev
, uint8_t cap_id
,
209 uint8_t offset
, uint8_t size
);
211 void pci_del_capability(PCIDevice
*pci_dev
, uint8_t cap_id
, uint8_t cap_size
);
213 uint8_t pci_find_capability(PCIDevice
*pci_dev
, uint8_t cap_id
);
216 uint32_t pci_default_read_config(PCIDevice
*d
,
217 uint32_t address
, int len
);
218 void pci_default_write_config(PCIDevice
*d
,
219 uint32_t address
, uint32_t val
, int len
);
220 void pci_device_save(PCIDevice
*s
, QEMUFile
*f
);
221 int pci_device_load(PCIDevice
*s
, QEMUFile
*f
);
222 MemoryRegion
*pci_address_space(PCIDevice
*dev
);
223 MemoryRegion
*pci_address_space_io(PCIDevice
*dev
);
225 typedef void (*pci_set_irq_fn
)(void *opaque
, int irq_num
, int level
);
226 typedef int (*pci_map_irq_fn
)(PCIDevice
*pci_dev
, int irq_num
);
229 PCI_HOTPLUG_DISABLED
,
231 PCI_COLDPLUG_ENABLED
,
234 typedef int (*pci_hotplug_fn
)(DeviceState
*qdev
, PCIDevice
*pci_dev
,
235 PCIHotplugState state
);
236 void pci_bus_new_inplace(PCIBus
*bus
, DeviceState
*parent
,
238 MemoryRegion
*address_space_mem
,
239 MemoryRegion
*address_space_io
,
241 PCIBus
*pci_bus_new(DeviceState
*parent
, const char *name
,
242 MemoryRegion
*address_space_mem
,
243 MemoryRegion
*address_space_io
,
245 void pci_bus_irqs(PCIBus
*bus
, pci_set_irq_fn set_irq
, pci_map_irq_fn map_irq
,
246 void *irq_opaque
, int nirq
);
247 int pci_bus_get_irq_level(PCIBus
*bus
, int irq_num
);
248 void pci_bus_hotplug(PCIBus
*bus
, pci_hotplug_fn hotplug
, DeviceState
*dev
);
249 PCIBus
*pci_register_bus(DeviceState
*parent
, const char *name
,
250 pci_set_irq_fn set_irq
, pci_map_irq_fn map_irq
,
252 MemoryRegion
*address_space_mem
,
253 MemoryRegion
*address_space_io
,
254 uint8_t devfn_min
, int nirq
);
255 void pci_device_reset(PCIDevice
*dev
);
256 void pci_bus_reset(PCIBus
*bus
);
258 PCIDevice
*pci_nic_init(NICInfo
*nd
, const char *default_model
,
259 const char *default_devaddr
);
260 PCIDevice
*pci_nic_init_nofail(NICInfo
*nd
, const char *default_model
,
261 const char *default_devaddr
);
262 int pci_bus_num(PCIBus
*s
);
263 void pci_for_each_device(PCIBus
*bus
, int bus_num
, void (*fn
)(PCIBus
*bus
, PCIDevice
*d
));
264 PCIBus
*pci_find_root_bus(int domain
);
265 int pci_find_domain(const PCIBus
*bus
);
266 PCIBus
*pci_find_bus(PCIBus
*bus
, int bus_num
);
267 PCIDevice
*pci_find_device(PCIBus
*bus
, int bus_num
, uint8_t devfn
);
268 int pci_qdev_find_device(const char *id
, PCIDevice
**pdev
);
269 PCIBus
*pci_get_bus_devfn(int *devfnp
, const char *devaddr
);
271 int pci_parse_devaddr(const char *addr
, int *domp
, int *busp
,
272 unsigned int *slotp
, unsigned int *funcp
);
273 int pci_read_devaddr(Monitor
*mon
, const char *addr
, int *domp
, int *busp
,
276 void pci_device_deassert_intx(PCIDevice
*dev
);
279 pci_set_byte(uint8_t *config
, uint8_t val
)
284 static inline uint8_t
285 pci_get_byte(const uint8_t *config
)
291 pci_set_word(uint8_t *config
, uint16_t val
)
293 cpu_to_le16wu((uint16_t *)config
, val
);
296 static inline uint16_t
297 pci_get_word(const uint8_t *config
)
299 return le16_to_cpupu((const uint16_t *)config
);
303 pci_set_long(uint8_t *config
, uint32_t val
)
305 cpu_to_le32wu((uint32_t *)config
, val
);
308 static inline uint32_t
309 pci_get_long(const uint8_t *config
)
311 return le32_to_cpupu((const uint32_t *)config
);
315 pci_set_quad(uint8_t *config
, uint64_t val
)
317 cpu_to_le64w((uint64_t *)config
, val
);
320 static inline uint64_t
321 pci_get_quad(const uint8_t *config
)
323 return le64_to_cpup((const uint64_t *)config
);
327 pci_config_set_vendor_id(uint8_t *pci_config
, uint16_t val
)
329 pci_set_word(&pci_config
[PCI_VENDOR_ID
], val
);
333 pci_config_set_device_id(uint8_t *pci_config
, uint16_t val
)
335 pci_set_word(&pci_config
[PCI_DEVICE_ID
], val
);
339 pci_config_set_revision(uint8_t *pci_config
, uint8_t val
)
341 pci_set_byte(&pci_config
[PCI_REVISION_ID
], val
);
345 pci_config_set_class(uint8_t *pci_config
, uint16_t val
)
347 pci_set_word(&pci_config
[PCI_CLASS_DEVICE
], val
);
351 pci_config_set_prog_interface(uint8_t *pci_config
, uint8_t val
)
353 pci_set_byte(&pci_config
[PCI_CLASS_PROG
], val
);
357 pci_config_set_interrupt_pin(uint8_t *pci_config
, uint8_t val
)
359 pci_set_byte(&pci_config
[PCI_INTERRUPT_PIN
], val
);
363 * helper functions to do bit mask operation on configuration space.
364 * Just to set bit, use test-and-set and discard returned value.
365 * Just to clear bit, use test-and-clear and discard returned value.
366 * NOTE: They aren't atomic.
368 static inline uint8_t
369 pci_byte_test_and_clear_mask(uint8_t *config
, uint8_t mask
)
371 uint8_t val
= pci_get_byte(config
);
372 pci_set_byte(config
, val
& ~mask
);
376 static inline uint8_t
377 pci_byte_test_and_set_mask(uint8_t *config
, uint8_t mask
)
379 uint8_t val
= pci_get_byte(config
);
380 pci_set_byte(config
, val
| mask
);
384 static inline uint16_t
385 pci_word_test_and_clear_mask(uint8_t *config
, uint16_t mask
)
387 uint16_t val
= pci_get_word(config
);
388 pci_set_word(config
, val
& ~mask
);
392 static inline uint16_t
393 pci_word_test_and_set_mask(uint8_t *config
, uint16_t mask
)
395 uint16_t val
= pci_get_word(config
);
396 pci_set_word(config
, val
| mask
);
400 static inline uint32_t
401 pci_long_test_and_clear_mask(uint8_t *config
, uint32_t mask
)
403 uint32_t val
= pci_get_long(config
);
404 pci_set_long(config
, val
& ~mask
);
408 static inline uint32_t
409 pci_long_test_and_set_mask(uint8_t *config
, uint32_t mask
)
411 uint32_t val
= pci_get_long(config
);
412 pci_set_long(config
, val
| mask
);
416 static inline uint64_t
417 pci_quad_test_and_clear_mask(uint8_t *config
, uint64_t mask
)
419 uint64_t val
= pci_get_quad(config
);
420 pci_set_quad(config
, val
& ~mask
);
424 static inline uint64_t
425 pci_quad_test_and_set_mask(uint8_t *config
, uint64_t mask
)
427 uint64_t val
= pci_get_quad(config
);
428 pci_set_quad(config
, val
| mask
);
432 typedef int (*pci_qdev_initfn
)(PCIDevice
*dev
);
435 pci_qdev_initfn init
;
436 PCIUnregisterFunc
*exit
;
437 PCIConfigReadFunc
*config_read
;
438 PCIConfigWriteFunc
*config_write
;
444 uint16_t subsystem_vendor_id
; /* only for header type = 0 */
445 uint16_t subsystem_id
; /* only for header type = 0 */
448 * pci-to-pci bridge or normal device.
449 * This doesn't mean pci host switch.
450 * When card bus bridge is supported, this would be enhanced.
455 int is_express
; /* is this device pci express? */
457 /* device isn't hot-pluggable */
464 void pci_qdev_register(PCIDeviceInfo
*info
);
465 void pci_qdev_register_many(PCIDeviceInfo
*info
);
467 PCIDevice
*pci_create_multifunction(PCIBus
*bus
, int devfn
, bool multifunction
,
469 PCIDevice
*pci_create_simple_multifunction(PCIBus
*bus
, int devfn
,
472 PCIDevice
*pci_try_create_multifunction(PCIBus
*bus
, int devfn
,
475 PCIDevice
*pci_create(PCIBus
*bus
, int devfn
, const char *name
);
476 PCIDevice
*pci_create_simple(PCIBus
*bus
, int devfn
, const char *name
);
477 PCIDevice
*pci_try_create(PCIBus
*bus
, int devfn
, const char *name
);
479 static inline int pci_is_express(const PCIDevice
*d
)
481 return d
->cap_present
& QEMU_PCI_CAP_EXPRESS
;
484 static inline uint32_t pci_config_size(const PCIDevice
*d
)
486 return pci_is_express(d
) ? PCIE_CONFIG_SPACE_SIZE
: PCI_CONFIG_SPACE_SIZE
;
489 /* DMA access functions */
490 static inline int pci_dma_rw(PCIDevice
*dev
, dma_addr_t addr
,
491 void *buf
, dma_addr_t len
, DMADirection dir
)
493 cpu_physical_memory_rw(addr
, buf
, len
, dir
== DMA_DIRECTION_FROM_DEVICE
);
497 static inline int pci_dma_read(PCIDevice
*dev
, dma_addr_t addr
,
498 void *buf
, dma_addr_t len
)
500 return pci_dma_rw(dev
, addr
, buf
, len
, DMA_DIRECTION_TO_DEVICE
);
503 static inline int pci_dma_write(PCIDevice
*dev
, dma_addr_t addr
,
504 const void *buf
, dma_addr_t len
)
506 return pci_dma_rw(dev
, addr
, (void *) buf
, len
, DMA_DIRECTION_FROM_DEVICE
);
509 #define PCI_DMA_DEFINE_LDST(_l, _s, _bits) \
510 static inline uint##_bits##_t ld##_l##_pci_dma(PCIDevice *dev, \
513 return ld##_l##_phys(addr); \
515 static inline void st##_s##_pci_dma(PCIDevice *dev, \
516 dma_addr_t addr, uint##_bits##_t val) \
518 st##_s##_phys(addr, val); \
521 PCI_DMA_DEFINE_LDST(ub
, b
, 8);
522 PCI_DMA_DEFINE_LDST(uw_le
, w_le
, 16)
523 PCI_DMA_DEFINE_LDST(l_le
, l_le
, 32);
524 PCI_DMA_DEFINE_LDST(q_le
, q_le
, 64);
525 PCI_DMA_DEFINE_LDST(uw_be
, w_be
, 16)
526 PCI_DMA_DEFINE_LDST(l_be
, l_be
, 32);
527 PCI_DMA_DEFINE_LDST(q_be
, q_be
, 64);
529 #undef PCI_DMA_DEFINE_LDST
531 static inline void *pci_dma_map(PCIDevice
*dev
, dma_addr_t addr
,
532 dma_addr_t
*plen
, DMADirection dir
)
534 target_phys_addr_t len
= *plen
;
537 buf
= cpu_physical_memory_map(addr
, &len
, dir
== DMA_DIRECTION_FROM_DEVICE
);
542 static inline void pci_dma_unmap(PCIDevice
*dev
, void *buffer
, dma_addr_t len
,
543 DMADirection dir
, dma_addr_t access_len
)
545 cpu_physical_memory_unmap(buffer
, len
, dir
== DMA_DIRECTION_FROM_DEVICE
,
549 static inline void pci_dma_sglist_init(QEMUSGList
*qsg
, PCIDevice
*dev
,
552 qemu_sglist_init(qsg
, alloc_hint
);