2 * Copyright (c) 2009 Daniel Mack <daniel@caiaq.de>
3 * Copyright (C) 2010 Freescale Semiconductor, Inc.
5 * SPDX-License-Identifier: GPL-2.0+
11 #include <linux/compiler.h>
12 #include <usb/ehci-fsl.h>
14 #include <asm/arch/imx-regs.h>
15 #include <asm/arch/clock.h>
16 #include <asm/imx-common/iomux-v3.h>
20 #define USB_OTGREGS_OFFSET 0x000
21 #define USB_H1REGS_OFFSET 0x200
22 #define USB_H2REGS_OFFSET 0x400
23 #define USB_H3REGS_OFFSET 0x600
24 #define USB_OTHERREGS_OFFSET 0x800
26 #define USB_H1_CTRL_OFFSET 0x04
28 #define USBPHY_CTRL 0x00000030
29 #define USBPHY_CTRL_SET 0x00000034
30 #define USBPHY_CTRL_CLR 0x00000038
31 #define USBPHY_CTRL_TOG 0x0000003c
33 #define USBPHY_PWD 0x00000000
34 #define USBPHY_CTRL_SFTRST 0x80000000
35 #define USBPHY_CTRL_CLKGATE 0x40000000
36 #define USBPHY_CTRL_ENUTMILEVEL3 0x00008000
37 #define USBPHY_CTRL_ENUTMILEVEL2 0x00004000
38 #define USBPHY_CTRL_OTG_ID 0x08000000
40 #define ANADIG_USB2_CHRG_DETECT_EN_B 0x00100000
41 #define ANADIG_USB2_CHRG_DETECT_CHK_CHRG_B 0x00080000
43 #define ANADIG_USB2_PLL_480_CTRL_BYPASS 0x00010000
44 #define ANADIG_USB2_PLL_480_CTRL_ENABLE 0x00002000
45 #define ANADIG_USB2_PLL_480_CTRL_POWER 0x00001000
46 #define ANADIG_USB2_PLL_480_CTRL_EN_USB_CLKS 0x00000040
49 #define UCTRL_OVER_CUR_POL (1 << 8) /* OTG Polarity of Overcurrent */
50 #define UCTRL_OVER_CUR_DIS (1 << 7) /* Disable OTG Overcurrent Detection */
53 #define UCMD_RUN_STOP (1 << 0) /* controller run/stop */
54 #define UCMD_RESET (1 << 1) /* controller reset */
56 static const unsigned phy_bases
[] = {
61 static void usb_internal_phy_clock_gate(int index
, int on
)
63 void __iomem
*phy_reg
;
65 if (index
>= ARRAY_SIZE(phy_bases
))
68 phy_reg
= (void __iomem
*)phy_bases
[index
];
69 phy_reg
+= on
? USBPHY_CTRL_CLR
: USBPHY_CTRL_SET
;
70 __raw_writel(USBPHY_CTRL_CLKGATE
, phy_reg
);
73 static void usb_power_config(int index
)
75 struct anatop_regs __iomem
*anatop
=
76 (struct anatop_regs __iomem
*)ANATOP_BASE_ADDR
;
77 void __iomem
*chrg_detect
;
78 void __iomem
*pll_480_ctrl_clr
;
79 void __iomem
*pll_480_ctrl_set
;
83 chrg_detect
= &anatop
->usb1_chrg_detect
;
84 pll_480_ctrl_clr
= &anatop
->usb1_pll_480_ctrl_clr
;
85 pll_480_ctrl_set
= &anatop
->usb1_pll_480_ctrl_set
;
88 chrg_detect
= &anatop
->usb2_chrg_detect
;
89 pll_480_ctrl_clr
= &anatop
->usb2_pll_480_ctrl_clr
;
90 pll_480_ctrl_set
= &anatop
->usb2_pll_480_ctrl_set
;
96 * Some phy and power's special controls
97 * 1. The external charger detector needs to be disabled
98 * or the signal at DP will be poor
99 * 2. The PLL's power and output to usb
100 * is totally controlled by IC, so the Software only needs
101 * to enable them at initializtion.
103 __raw_writel(ANADIG_USB2_CHRG_DETECT_EN_B
|
104 ANADIG_USB2_CHRG_DETECT_CHK_CHRG_B
,
107 __raw_writel(ANADIG_USB2_PLL_480_CTRL_BYPASS
,
110 __raw_writel(ANADIG_USB2_PLL_480_CTRL_ENABLE
|
111 ANADIG_USB2_PLL_480_CTRL_POWER
|
112 ANADIG_USB2_PLL_480_CTRL_EN_USB_CLKS
,
116 /* Return 0 : host node, <>0 : device mode */
117 static int usb_phy_enable(int index
, struct usb_ehci
*ehci
)
119 void __iomem
*phy_reg
;
120 void __iomem
*phy_ctrl
;
121 void __iomem
*usb_cmd
;
124 if (index
>= ARRAY_SIZE(phy_bases
))
127 phy_reg
= (void __iomem
*)phy_bases
[index
];
128 phy_ctrl
= (void __iomem
*)(phy_reg
+ USBPHY_CTRL
);
129 usb_cmd
= (void __iomem
*)&ehci
->usbcmd
;
131 /* Stop then Reset */
132 val
= __raw_readl(usb_cmd
);
133 val
&= ~UCMD_RUN_STOP
;
134 __raw_writel(val
, usb_cmd
);
135 while (__raw_readl(usb_cmd
) & UCMD_RUN_STOP
)
138 val
= __raw_readl(usb_cmd
);
140 __raw_writel(val
, usb_cmd
);
141 while (__raw_readl(usb_cmd
) & UCMD_RESET
)
144 /* Reset USBPHY module */
145 val
= __raw_readl(phy_ctrl
);
146 val
|= USBPHY_CTRL_SFTRST
;
147 __raw_writel(val
, phy_ctrl
);
150 /* Remove CLKGATE and SFTRST */
151 val
= __raw_readl(phy_ctrl
);
152 val
&= ~(USBPHY_CTRL_CLKGATE
| USBPHY_CTRL_SFTRST
);
153 __raw_writel(val
, phy_ctrl
);
156 /* Power up the PHY */
157 __raw_writel(0, phy_reg
+ USBPHY_PWD
);
158 /* enable FS/LS device */
159 val
= __raw_readl(phy_ctrl
);
160 val
|= (USBPHY_CTRL_ENUTMILEVEL2
| USBPHY_CTRL_ENUTMILEVEL3
);
161 __raw_writel(val
, phy_ctrl
);
163 return val
& USBPHY_CTRL_OTG_ID
;
166 /* Base address for this IP block is 0x02184800 */
168 u32 ctrl
[4]; /* otg/host1-3 */
175 static void usb_oc_config(int index
)
177 struct usbnc_regs
*usbnc
= (struct usbnc_regs
*)(USBOH3_USB_BASE_ADDR
+
178 USB_OTHERREGS_OFFSET
);
179 void __iomem
*ctrl
= (void __iomem
*)(&usbnc
->ctrl
[index
]);
182 val
= __raw_readl(ctrl
);
183 #if CONFIG_MACH_TYPE == MACH_TYPE_MX6Q_ARM2
184 /* mx6qarm2 seems to required a different setting*/
185 val
&= ~UCTRL_OVER_CUR_POL
;
187 val
|= UCTRL_OVER_CUR_POL
;
189 __raw_writel(val
, ctrl
);
191 val
= __raw_readl(ctrl
);
192 val
|= UCTRL_OVER_CUR_DIS
;
193 __raw_writel(val
, ctrl
);
196 int __weak
board_ehci_hcd_init(int port
)
201 int __weak
board_ehci_power(int port
, int on
)
206 int ehci_hcd_init(int index
, enum usb_init_type init
,
207 struct ehci_hccr
**hccr
, struct ehci_hcor
**hcor
)
209 enum usb_init_type type
;
210 struct usb_ehci
*ehci
= (struct usb_ehci
*)(USBOH3_USB_BASE_ADDR
+
215 enable_usboh3_clk(1);
218 /* Do board specific initialization */
219 board_ehci_hcd_init(index
);
221 usb_power_config(index
);
222 usb_oc_config(index
);
223 usb_internal_phy_clock_gate(index
, 1);
224 type
= usb_phy_enable(index
, ehci
) ? USB_INIT_DEVICE
: USB_INIT_HOST
;
226 *hccr
= (struct ehci_hccr
*)((uint32_t)&ehci
->caplength
);
227 *hcor
= (struct ehci_hcor
*)((uint32_t)*hccr
+
228 HC_LENGTH(ehci_readl(&(*hccr
)->cr_capbase
)));
230 if ((type
== init
) || (type
== USB_INIT_DEVICE
))
231 board_ehci_power(index
, (type
== USB_INIT_DEVICE
) ? 0 : 1);
234 if (type
== USB_INIT_DEVICE
)
236 setbits_le32(&ehci
->usbmode
, CM_HOST
);
237 __raw_writel(CONFIG_MXC_USB_PORTSC
, &ehci
->portsc
);
238 setbits_le32(&ehci
->portsc
, USB_EN
);
245 int ehci_hcd_stop(int index
)