2 * Code to handle x86 style IRQs plus some generic interrupt stuff.
4 * Copyright (C) 1992 Linus Torvalds
5 * Copyright (C) 1994, 1995, 1996, 1997, 1998 Ralf Baechle
6 * Copyright (C) 1999 SuSE GmbH (Philipp Rumpf, prumpf@tux.org)
7 * Copyright (C) 1999-2000 Grant Grundler
8 * Copyright (c) 2005 Matthew Wilcox
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2, or (at your option)
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 #include <linux/bitops.h>
25 #include <linux/errno.h>
26 #include <linux/init.h>
27 #include <linux/interrupt.h>
28 #include <linux/kernel_stat.h>
29 #include <linux/seq_file.h>
30 #include <linux/spinlock.h>
31 #include <linux/types.h>
36 #undef PARISC_IRQ_CR16_COUNTS
38 extern irqreturn_t
timer_interrupt(int, void *);
39 extern irqreturn_t
ipi_interrupt(int, void *);
41 #define EIEM_MASK(irq) (1UL<<(CPU_IRQ_MAX - irq))
43 /* Bits in EIEM correlate with cpu_irq_action[].
44 ** Numbered *Big Endian*! (ie bit 0 is MSB)
46 static volatile unsigned long cpu_eiem
= 0;
49 ** ack bitmap ... habitually set to 1, but reset to zero
50 ** between ->ack() and ->end() of the interrupt to prevent
51 ** re-interruption of a processing interrupt.
53 static volatile unsigned long global_ack_eiem
= ~0UL;
55 ** Local bitmap, same as above but for per-cpu interrupts
57 static DEFINE_PER_CPU(unsigned long, local_ack_eiem
) = ~0UL;
59 static void cpu_disable_irq(unsigned int irq
)
61 unsigned long eirr_bit
= EIEM_MASK(irq
);
63 cpu_eiem
&= ~eirr_bit
;
64 /* Do nothing on the other CPUs. If they get this interrupt,
65 * The & cpu_eiem in the do_cpu_irq_mask() ensures they won't
66 * handle it, and the set_eiem() at the bottom will ensure it
67 * then gets disabled */
70 static void cpu_enable_irq(unsigned int irq
)
72 unsigned long eirr_bit
= EIEM_MASK(irq
);
76 /* This is just a simple NOP IPI. But what it does is cause
77 * all the other CPUs to do a set_eiem(cpu_eiem) at the end
78 * of the interrupt handler */
82 static unsigned int cpu_startup_irq(unsigned int irq
)
88 void no_ack_irq(unsigned int irq
) { }
89 void no_end_irq(unsigned int irq
) { }
91 void cpu_ack_irq(unsigned int irq
)
93 unsigned long mask
= EIEM_MASK(irq
);
94 int cpu
= smp_processor_id();
96 /* Clear in EIEM so we can no longer process */
97 if (CHECK_IRQ_PER_CPU(irq_desc
[irq
].status
))
98 per_cpu(local_ack_eiem
, cpu
) &= ~mask
;
100 global_ack_eiem
&= ~mask
;
102 /* disable the interrupt */
103 set_eiem(cpu_eiem
& global_ack_eiem
& per_cpu(local_ack_eiem
, cpu
));
108 void cpu_end_irq(unsigned int irq
)
110 unsigned long mask
= EIEM_MASK(irq
);
111 int cpu
= smp_processor_id();
113 /* set it in the eiems---it's no longer in process */
114 if (CHECK_IRQ_PER_CPU(irq_desc
[irq
].status
))
115 per_cpu(local_ack_eiem
, cpu
) |= mask
;
117 global_ack_eiem
|= mask
;
119 /* enable the interrupt */
120 set_eiem(cpu_eiem
& global_ack_eiem
& per_cpu(local_ack_eiem
, cpu
));
124 int cpu_check_affinity(unsigned int irq
, cpumask_t
*dest
)
128 /* timer and ipi have to always be received on all CPUs */
129 if (CHECK_IRQ_PER_CPU(irq
)) {
130 /* Bad linux design decision. The mask has already
131 * been set; we must reset it */
132 irq_desc
[irq
].affinity
= CPU_MASK_ALL
;
136 /* whatever mask they set, we just allow one CPU */
137 cpu_dest
= first_cpu(*dest
);
138 *dest
= cpumask_of_cpu(cpu_dest
);
143 static void cpu_set_affinity_irq(unsigned int irq
, cpumask_t dest
)
145 if (cpu_check_affinity(irq
, &dest
))
148 irq_desc
[irq
].affinity
= dest
;
152 static struct hw_interrupt_type cpu_interrupt_type
= {
154 .startup
= cpu_startup_irq
,
155 .shutdown
= cpu_disable_irq
,
156 .enable
= cpu_enable_irq
,
157 .disable
= cpu_disable_irq
,
161 .set_affinity
= cpu_set_affinity_irq
,
163 /* XXX: Needs to be written. We managed without it so far, but
164 * we really ought to write it.
169 int show_interrupts(struct seq_file
*p
, void *v
)
171 int i
= *(loff_t
*) v
, j
;
176 for_each_online_cpu(j
)
177 seq_printf(p
, " CPU%d", j
);
179 #ifdef PARISC_IRQ_CR16_COUNTS
180 seq_printf(p
, " [min/avg/max] (CPU cycle counts)");
186 struct irqaction
*action
;
188 spin_lock_irqsave(&irq_desc
[i
].lock
, flags
);
189 action
= irq_desc
[i
].action
;
192 seq_printf(p
, "%3d: ", i
);
194 for_each_online_cpu(j
)
195 seq_printf(p
, "%10u ", kstat_cpu(j
).irqs
[i
]);
197 seq_printf(p
, "%10u ", kstat_irqs(i
));
200 seq_printf(p
, " %14s", irq_desc
[i
].chip
->typename
);
201 #ifndef PARISC_IRQ_CR16_COUNTS
202 seq_printf(p
, " %s", action
->name
);
204 while ((action
= action
->next
))
205 seq_printf(p
, ", %s", action
->name
);
207 for ( ;action
; action
= action
->next
) {
208 unsigned int k
, avg
, min
, max
;
210 min
= max
= action
->cr16_hist
[0];
212 for (avg
= k
= 0; k
< PARISC_CR16_HIST_SIZE
; k
++) {
213 int hist
= action
->cr16_hist
[k
];
220 if (hist
> max
) max
= hist
;
221 if (hist
< min
) min
= hist
;
225 seq_printf(p
, " %s[%d/%d/%d]", action
->name
,
232 spin_unlock_irqrestore(&irq_desc
[i
].lock
, flags
);
241 ** The following form a "set": Virtual IRQ, Transaction Address, Trans Data.
242 ** Respectively, these map to IRQ region+EIRR, Processor HPA, EIRR bit.
244 ** To use txn_XXX() interfaces, get a Virtual IRQ first.
245 ** Then use that to get the Transaction address and data.
248 int cpu_claim_irq(unsigned int irq
, struct irq_chip
*type
, void *data
)
250 if (irq_desc
[irq
].action
)
252 if (irq_desc
[irq
].chip
!= &cpu_interrupt_type
)
256 irq_desc
[irq
].chip
= type
;
257 irq_desc
[irq
].chip_data
= data
;
258 cpu_interrupt_type
.enable(irq
);
263 int txn_claim_irq(int irq
)
265 return cpu_claim_irq(irq
, NULL
, NULL
) ? -1 : irq
;
269 * The bits_wide parameter accommodates the limitations of the HW/SW which
271 * Legacy PA I/O (GSC/NIO): 5 bits (architected EIM register)
272 * V-class (EPIC): 6 bits
273 * N/L/A-class (iosapic): 8 bits
274 * PCI 2.2 MSI: 16 bits
275 * Some PCI devices: 32 bits (Symbios SCSI/ATM/HyperFabric)
277 * On the service provider side:
278 * o PA 1.1 (and PA2.0 narrow mode) 5-bits (width of EIR register)
279 * o PA 2.0 wide mode 6-bits (per processor)
280 * o IA64 8-bits (0-256 total)
282 * So a Legacy PA I/O device on a PA 2.0 box can't use all the bits supported
283 * by the processor...and the N/L-class I/O subsystem supports more bits than
284 * PA2.0 has. The first case is the problem.
286 int txn_alloc_irq(unsigned int bits_wide
)
290 /* never return irq 0 cause that's the interval timer */
291 for (irq
= CPU_IRQ_BASE
+ 1; irq
<= CPU_IRQ_MAX
; irq
++) {
292 if (cpu_claim_irq(irq
, NULL
, NULL
) < 0)
294 if ((irq
- CPU_IRQ_BASE
) >= (1 << bits_wide
))
299 /* unlikely, but be prepared */
304 unsigned long txn_affinity_addr(unsigned int irq
, int cpu
)
307 irq_desc
[irq
].affinity
= cpumask_of_cpu(cpu
);
310 return cpu_data
[cpu
].txn_addr
;
314 unsigned long txn_alloc_addr(unsigned int virt_irq
)
316 static int next_cpu
= -1;
318 next_cpu
++; /* assign to "next" CPU we want this bugger on */
321 while ((next_cpu
< NR_CPUS
) && (!cpu_data
[next_cpu
].txn_addr
||
322 !cpu_online(next_cpu
)))
325 if (next_cpu
>= NR_CPUS
)
326 next_cpu
= 0; /* nothing else, assign monarch */
328 return txn_affinity_addr(virt_irq
, next_cpu
);
332 unsigned int txn_alloc_data(unsigned int virt_irq
)
334 return virt_irq
- CPU_IRQ_BASE
;
337 static inline int eirr_to_irq(unsigned long eirr
)
340 int bit
= fls64(eirr
);
344 return (BITS_PER_LONG
- bit
) + TIMER_IRQ
;
347 /* ONLY called from entry.S:intr_extint() */
348 void do_cpu_irq_mask(struct pt_regs
*regs
)
350 struct pt_regs
*old_regs
;
351 unsigned long eirr_val
;
352 int irq
, cpu
= smp_processor_id();
357 old_regs
= set_irq_regs(regs
);
361 eirr_val
= mfctl(23) & cpu_eiem
& global_ack_eiem
&
362 per_cpu(local_ack_eiem
, cpu
);
365 irq
= eirr_to_irq(eirr_val
);
368 dest
= irq_desc
[irq
].affinity
;
369 if (CHECK_IRQ_PER_CPU(irq_desc
[irq
].status
) &&
370 !cpu_isset(smp_processor_id(), dest
)) {
371 int cpu
= first_cpu(dest
);
373 printk(KERN_DEBUG
"redirecting irq %d from CPU %d to %d\n",
374 irq
, smp_processor_id(), cpu
);
375 gsc_writel(irq
+ CPU_IRQ_BASE
,
384 set_irq_regs(old_regs
);
388 set_eiem(cpu_eiem
& global_ack_eiem
& per_cpu(local_ack_eiem
, cpu
));
392 static struct irqaction timer_action
= {
393 .handler
= timer_interrupt
,
395 .flags
= IRQF_DISABLED
| IRQF_TIMER
| IRQF_PERCPU
,
399 static struct irqaction ipi_action
= {
400 .handler
= ipi_interrupt
,
402 .flags
= IRQF_DISABLED
| IRQF_PERCPU
,
406 static void claim_cpu_irqs(void)
409 for (i
= CPU_IRQ_BASE
; i
<= CPU_IRQ_MAX
; i
++) {
410 irq_desc
[i
].chip
= &cpu_interrupt_type
;
413 irq_desc
[TIMER_IRQ
].action
= &timer_action
;
414 irq_desc
[TIMER_IRQ
].status
|= IRQ_PER_CPU
;
416 irq_desc
[IPI_IRQ
].action
= &ipi_action
;
417 irq_desc
[IPI_IRQ
].status
= IRQ_PER_CPU
;
421 void __init
init_IRQ(void)
423 local_irq_disable(); /* PARANOID - should already be disabled */
424 mtctl(~0UL, 23); /* EIRR : clear all pending external intr */
428 cpu_eiem
= EIEM_MASK(IPI_IRQ
) | EIEM_MASK(TIMER_IRQ
);
430 cpu_eiem
= EIEM_MASK(TIMER_IRQ
);
432 set_eiem(cpu_eiem
); /* EIEM : enable all external intr */
436 void ack_bad_irq(unsigned int irq
)
438 printk("unexpected IRQ %d\n", irq
);