rtc: add support for the S-35390A RTC chip
[wrt350n-kernel.git] / include / asm-blackfin / mach-bf527 / mem_init.h
blob008ca66719e21caac625a016f0948b5a328eaed5
1 /*
2 * File: include/asm-blackfin/mach-bf527/mem_init.h
3 * Based on:
4 * Author:
6 * Created:
7 * Description:
9 * Rev:
11 * Modified:
12 * Copyright 2004-2007 Analog Devices Inc.
14 * Bugs: Enter bugs at http://blackfin.uclinux.org/
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License as published by
18 * the Free Software Foundation; either version 2, or (at your option)
19 * any later version.
21 * This program is distributed in the hope that it will be useful,
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
26 * You should have received a copy of the GNU General Public License
27 * along with this program; see the file COPYING.
28 * If not, write to the Free Software Foundation,
29 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
32 #if (CONFIG_MEM_MT48LC16M16A2TG_75 || CONFIG_MEM_MT48LC64M4A2FB_7E || CONFIG_MEM_MT48LC16M8A2TG_75 || CONFIG_MEM_GENERIC_BOARD || CONFIG_MEM_MT48LC32M8A2_75 || CONFIG_MEM_MT48LC32M16A2TG_75)
33 #if (CONFIG_SCLK_HZ > 119402985)
34 #define SDRAM_tRP TRP_2
35 #define SDRAM_tRP_num 2
36 #define SDRAM_tRAS TRAS_7
37 #define SDRAM_tRAS_num 7
38 #define SDRAM_tRCD TRCD_2
39 #define SDRAM_tWR TWR_2
40 #endif
41 #if (CONFIG_SCLK_HZ > 104477612) && (CONFIG_SCLK_HZ <= 119402985)
42 #define SDRAM_tRP TRP_2
43 #define SDRAM_tRP_num 2
44 #define SDRAM_tRAS TRAS_6
45 #define SDRAM_tRAS_num 6
46 #define SDRAM_tRCD TRCD_2
47 #define SDRAM_tWR TWR_2
48 #endif
49 #if (CONFIG_SCLK_HZ > 89552239) && (CONFIG_SCLK_HZ <= 104477612)
50 #define SDRAM_tRP TRP_2
51 #define SDRAM_tRP_num 2
52 #define SDRAM_tRAS TRAS_5
53 #define SDRAM_tRAS_num 5
54 #define SDRAM_tRCD TRCD_2
55 #define SDRAM_tWR TWR_2
56 #endif
57 #if (CONFIG_SCLK_HZ > 74626866) && (CONFIG_SCLK_HZ <= 89552239)
58 #define SDRAM_tRP TRP_2
59 #define SDRAM_tRP_num 2
60 #define SDRAM_tRAS TRAS_4
61 #define SDRAM_tRAS_num 4
62 #define SDRAM_tRCD TRCD_2
63 #define SDRAM_tWR TWR_2
64 #endif
65 #if (CONFIG_SCLK_HZ > 66666667) && (CONFIG_SCLK_HZ <= 74626866)
66 #define SDRAM_tRP TRP_2
67 #define SDRAM_tRP_num 2
68 #define SDRAM_tRAS TRAS_3
69 #define SDRAM_tRAS_num 3
70 #define SDRAM_tRCD TRCD_2
71 #define SDRAM_tWR TWR_2
72 #endif
73 #if (CONFIG_SCLK_HZ > 59701493) && (CONFIG_SCLK_HZ <= 66666667)
74 #define SDRAM_tRP TRP_1
75 #define SDRAM_tRP_num 1
76 #define SDRAM_tRAS TRAS_4
77 #define SDRAM_tRAS_num 3
78 #define SDRAM_tRCD TRCD_1
79 #define SDRAM_tWR TWR_2
80 #endif
81 #if (CONFIG_SCLK_HZ > 44776119) && (CONFIG_SCLK_HZ <= 59701493)
82 #define SDRAM_tRP TRP_1
83 #define SDRAM_tRP_num 1
84 #define SDRAM_tRAS TRAS_3
85 #define SDRAM_tRAS_num 3
86 #define SDRAM_tRCD TRCD_1
87 #define SDRAM_tWR TWR_2
88 #endif
89 #if (CONFIG_SCLK_HZ > 29850746) && (CONFIG_SCLK_HZ <= 44776119)
90 #define SDRAM_tRP TRP_1
91 #define SDRAM_tRP_num 1
92 #define SDRAM_tRAS TRAS_2
93 #define SDRAM_tRAS_num 2
94 #define SDRAM_tRCD TRCD_1
95 #define SDRAM_tWR TWR_2
96 #endif
97 #if (CONFIG_SCLK_HZ <= 29850746)
98 #define SDRAM_tRP TRP_1
99 #define SDRAM_tRP_num 1
100 #define SDRAM_tRAS TRAS_1
101 #define SDRAM_tRAS_num 1
102 #define SDRAM_tRCD TRCD_1
103 #define SDRAM_tWR TWR_2
104 #endif
105 #endif
107 #if (CONFIG_MEM_MT48LC16M16A2TG_75)
108 /*SDRAM INFORMATION: */
109 #define SDRAM_Tref 64 /* Refresh period in milliseconds */
110 #define SDRAM_NRA 8192 /* Number of row addresses in SDRAM */
111 #define SDRAM_CL CL_3
112 #endif
114 #if (CONFIG_MEM_MT48LC16M8A2TG_75)
115 /*SDRAM INFORMATION: */
116 #define SDRAM_Tref 64 /* Refresh period in milliseconds */
117 #define SDRAM_NRA 4096 /* Number of row addresses in SDRAM */
118 #define SDRAM_CL CL_3
119 #endif
121 #if (CONFIG_MEM_MT48LC32M8A2_75)
122 /*SDRAM INFORMATION: */
123 #define SDRAM_Tref 64 /* Refresh period in milliseconds */
124 #define SDRAM_NRA 8192 /* Number of row addresses in SDRAM */
125 #define SDRAM_CL CL_3
126 #endif
128 #if (CONFIG_MEM_MT48LC64M4A2FB_7E)
129 /*SDRAM INFORMATION: */
130 #define SDRAM_Tref 64 /* Refresh period in milliseconds */
131 #define SDRAM_NRA 8192 /* Number of row addresses in SDRAM */
132 #define SDRAM_CL CL_3
133 #endif
135 #if (CONFIG_MEM_GENERIC_BOARD)
136 /*SDRAM INFORMATION: Modify this for your board */
137 #define SDRAM_Tref 64 /* Refresh period in milliseconds */
138 #define SDRAM_NRA 8192 /* Number of row addresses in SDRAM */
139 #define SDRAM_CL CL_3
140 #endif
142 #if (CONFIG_MEM_MT48LC32M16A2TG_75)
143 /*SDRAM INFORMATION: */
144 #define SDRAM_Tref 64 /* Refresh period in milliseconds */
145 #define SDRAM_NRA 8192 /* Number of row addresses in SDRAM */
146 #define SDRAM_CL CL_3
147 #endif
149 #if (CONFIG_MEM_SIZE == 128)
150 #define SDRAM_SIZE EBSZ_128
151 #endif
152 #if (CONFIG_MEM_SIZE == 64)
153 #define SDRAM_SIZE EBSZ_64
154 #endif
155 #if (CONFIG_MEM_SIZE == 32)
156 #define SDRAM_SIZE EBSZ_32
157 #endif
158 #if (CONFIG_MEM_SIZE == 16)
159 #define SDRAM_SIZE EBSZ_16
160 #endif
161 #if (CONFIG_MEM_ADD_WIDTH == 11)
162 #define SDRAM_WIDTH EBCAW_11
163 #endif
164 #if (CONFIG_MEM_ADD_WIDTH == 10)
165 #define SDRAM_WIDTH EBCAW_10
166 #endif
167 #if (CONFIG_MEM_ADD_WIDTH == 9)
168 #define SDRAM_WIDTH EBCAW_9
169 #endif
170 #if (CONFIG_MEM_ADD_WIDTH == 8)
171 #define SDRAM_WIDTH EBCAW_8
172 #endif
174 #define mem_SDBCTL (SDRAM_WIDTH | SDRAM_SIZE | EBE)
176 /* Equation from section 17 (p17-46) of BF533 HRM */
177 #define mem_SDRRC (((CONFIG_SCLK_HZ / 1000) * SDRAM_Tref) / SDRAM_NRA) - (SDRAM_tRAS_num + SDRAM_tRP_num)
179 /* Enable SCLK Out */
180 #define mem_SDGCTL (SCTLE | SDRAM_CL | SDRAM_tRAS | SDRAM_tRP | SDRAM_tRCD | SDRAM_tWR | PSS)
182 #if defined CONFIG_CLKIN_HALF
183 #define CLKIN_HALF 1
184 #else
185 #define CLKIN_HALF 0
186 #endif
188 #if defined CONFIG_PLL_BYPASS
189 #define PLL_BYPASS 1
190 #else
191 #define PLL_BYPASS 0
192 #endif
194 /***************************************Currently Not Being Used *********************************/
195 #define flash_EBIU_AMBCTL_WAT ((CONFIG_FLASH_SPEED_BWAT * 4) / (4000000000 / CONFIG_SCLK_HZ)) + 1
196 #define flash_EBIU_AMBCTL_RAT ((CONFIG_FLASH_SPEED_BRAT * 4) / (4000000000 / CONFIG_SCLK_HZ)) + 1
197 #define flash_EBIU_AMBCTL_HT ((CONFIG_FLASH_SPEED_BHT * 4) / (4000000000 / CONFIG_SCLK_HZ))
198 #define flash_EBIU_AMBCTL_ST ((CONFIG_FLASH_SPEED_BST * 4) / (4000000000 / CONFIG_SCLK_HZ)) + 1
199 #define flash_EBIU_AMBCTL_TT ((CONFIG_FLASH_SPEED_BTT * 4) / (4000000000 / CONFIG_SCLK_HZ)) + 1
201 #if (flash_EBIU_AMBCTL_TT > 3)
202 #define flash_EBIU_AMBCTL0_TT B0TT_4
203 #endif
204 #if (flash_EBIU_AMBCTL_TT == 3)
205 #define flash_EBIU_AMBCTL0_TT B0TT_3
206 #endif
207 #if (flash_EBIU_AMBCTL_TT == 2)
208 #define flash_EBIU_AMBCTL0_TT B0TT_2
209 #endif
210 #if (flash_EBIU_AMBCTL_TT < 2)
211 #define flash_EBIU_AMBCTL0_TT B0TT_1
212 #endif
214 #if (flash_EBIU_AMBCTL_ST > 3)
215 #define flash_EBIU_AMBCTL0_ST B0ST_4
216 #endif
217 #if (flash_EBIU_AMBCTL_ST == 3)
218 #define flash_EBIU_AMBCTL0_ST B0ST_3
219 #endif
220 #if (flash_EBIU_AMBCTL_ST == 2)
221 #define flash_EBIU_AMBCTL0_ST B0ST_2
222 #endif
223 #if (flash_EBIU_AMBCTL_ST < 2)
224 #define flash_EBIU_AMBCTL0_ST B0ST_1
225 #endif
227 #if (flash_EBIU_AMBCTL_HT > 2)
228 #define flash_EBIU_AMBCTL0_HT B0HT_3
229 #endif
230 #if (flash_EBIU_AMBCTL_HT == 2)
231 #define flash_EBIU_AMBCTL0_HT B0HT_2
232 #endif
233 #if (flash_EBIU_AMBCTL_HT == 1)
234 #define flash_EBIU_AMBCTL0_HT B0HT_1
235 #endif
236 #if (flash_EBIU_AMBCTL_HT == 0 && CONFIG_FLASH_SPEED_BHT == 0)
237 #define flash_EBIU_AMBCTL0_HT B0HT_0
238 #endif
239 #if (flash_EBIU_AMBCTL_HT == 0 && CONFIG_FLASH_SPEED_BHT != 0)
240 #define flash_EBIU_AMBCTL0_HT B0HT_1
241 #endif
243 #if (flash_EBIU_AMBCTL_WAT > 14)
244 #define flash_EBIU_AMBCTL0_WAT B0WAT_15
245 #endif
246 #if (flash_EBIU_AMBCTL_WAT == 14)
247 #define flash_EBIU_AMBCTL0_WAT B0WAT_14
248 #endif
249 #if (flash_EBIU_AMBCTL_WAT == 13)
250 #define flash_EBIU_AMBCTL0_WAT B0WAT_13
251 #endif
252 #if (flash_EBIU_AMBCTL_WAT == 12)
253 #define flash_EBIU_AMBCTL0_WAT B0WAT_12
254 #endif
255 #if (flash_EBIU_AMBCTL_WAT == 11)
256 #define flash_EBIU_AMBCTL0_WAT B0WAT_11
257 #endif
258 #if (flash_EBIU_AMBCTL_WAT == 10)
259 #define flash_EBIU_AMBCTL0_WAT B0WAT_10
260 #endif
261 #if (flash_EBIU_AMBCTL_WAT == 9)
262 #define flash_EBIU_AMBCTL0_WAT B0WAT_9
263 #endif
264 #if (flash_EBIU_AMBCTL_WAT == 8)
265 #define flash_EBIU_AMBCTL0_WAT B0WAT_8
266 #endif
267 #if (flash_EBIU_AMBCTL_WAT == 7)
268 #define flash_EBIU_AMBCTL0_WAT B0WAT_7
269 #endif
270 #if (flash_EBIU_AMBCTL_WAT == 6)
271 #define flash_EBIU_AMBCTL0_WAT B0WAT_6
272 #endif
273 #if (flash_EBIU_AMBCTL_WAT == 5)
274 #define flash_EBIU_AMBCTL0_WAT B0WAT_5
275 #endif
276 #if (flash_EBIU_AMBCTL_WAT == 4)
277 #define flash_EBIU_AMBCTL0_WAT B0WAT_4
278 #endif
279 #if (flash_EBIU_AMBCTL_WAT == 3)
280 #define flash_EBIU_AMBCTL0_WAT B0WAT_3
281 #endif
282 #if (flash_EBIU_AMBCTL_WAT == 2)
283 #define flash_EBIU_AMBCTL0_WAT B0WAT_2
284 #endif
285 #if (flash_EBIU_AMBCTL_WAT == 1)
286 #define flash_EBIU_AMBCTL0_WAT B0WAT_1
287 #endif
289 #if (flash_EBIU_AMBCTL_RAT > 14)
290 #define flash_EBIU_AMBCTL0_RAT B0RAT_15
291 #endif
292 #if (flash_EBIU_AMBCTL_RAT == 14)
293 #define flash_EBIU_AMBCTL0_RAT B0RAT_14
294 #endif
295 #if (flash_EBIU_AMBCTL_RAT == 13)
296 #define flash_EBIU_AMBCTL0_RAT B0RAT_13
297 #endif
298 #if (flash_EBIU_AMBCTL_RAT == 12)
299 #define flash_EBIU_AMBCTL0_RAT B0RAT_12
300 #endif
301 #if (flash_EBIU_AMBCTL_RAT == 11)
302 #define flash_EBIU_AMBCTL0_RAT B0RAT_11
303 #endif
304 #if (flash_EBIU_AMBCTL_RAT == 10)
305 #define flash_EBIU_AMBCTL0_RAT B0RAT_10
306 #endif
307 #if (flash_EBIU_AMBCTL_RAT == 9)
308 #define flash_EBIU_AMBCTL0_RAT B0RAT_9
309 #endif
310 #if (flash_EBIU_AMBCTL_RAT == 8)
311 #define flash_EBIU_AMBCTL0_RAT B0RAT_8
312 #endif
313 #if (flash_EBIU_AMBCTL_RAT == 7)
314 #define flash_EBIU_AMBCTL0_RAT B0RAT_7
315 #endif
316 #if (flash_EBIU_AMBCTL_RAT == 6)
317 #define flash_EBIU_AMBCTL0_RAT B0RAT_6
318 #endif
319 #if (flash_EBIU_AMBCTL_RAT == 5)
320 #define flash_EBIU_AMBCTL0_RAT B0RAT_5
321 #endif
322 #if (flash_EBIU_AMBCTL_RAT == 4)
323 #define flash_EBIU_AMBCTL0_RAT B0RAT_4
324 #endif
325 #if (flash_EBIU_AMBCTL_RAT == 3)
326 #define flash_EBIU_AMBCTL0_RAT B0RAT_3
327 #endif
328 #if (flash_EBIU_AMBCTL_RAT == 2)
329 #define flash_EBIU_AMBCTL0_RAT B0RAT_2
330 #endif
331 #if (flash_EBIU_AMBCTL_RAT == 1)
332 #define flash_EBIU_AMBCTL0_RAT B0RAT_1
333 #endif
335 #define flash_EBIU_AMBCTL0 \
336 (flash_EBIU_AMBCTL0_WAT | flash_EBIU_AMBCTL0_RAT | flash_EBIU_AMBCTL0_HT | \
337 flash_EBIU_AMBCTL0_ST | flash_EBIU_AMBCTL0_TT | CONFIG_FLASH_SPEED_RDYEN)