2 * x86 SMP booting functions
4 * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
5 * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
7 * Much of the core SMP work is based on previous work by Thomas Radke, to
8 * whom a great many thanks are extended.
10 * Thanks to Intel for making available several different Pentium,
11 * Pentium Pro and Pentium-II/Xeon MP machines.
12 * Original development of Linux SMP code supported by Caldera.
14 * This code is released under the GNU General Public License version 2 or
18 * Felix Koop : NR_CPUS used properly
19 * Jose Renau : Handle single CPU case.
20 * Alan Cox : By repeated request 8) - Total BogoMIPS report.
21 * Greg Wright : Fix for kernel stacks panic.
22 * Erich Boleyn : MP v1.4 and additional changes.
23 * Matthias Sattler : Changes for 2.1 kernel map.
24 * Michel Lespinasse : Changes for 2.1 kernel map.
25 * Michael Chastain : Change trampoline.S to gnu as.
26 * Alan Cox : Dumb bug: 'B' step PPro's are fine
27 * Ingo Molnar : Added APIC timers, based on code
29 * Ingo Molnar : various cleanups and rewrites
30 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
31 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
32 * Martin J. Bligh : Added support for multi-quad systems
33 * Dave Jones : Report invalid combinations of Athlon CPUs.
34 * Rusty Russell : Hacked into shape for new "hotplug" boot process. */
36 #include <linux/module.h>
37 #include <linux/init.h>
38 #include <linux/kernel.h>
41 #include <linux/sched.h>
42 #include <linux/kernel_stat.h>
43 #include <linux/bootmem.h>
44 #include <linux/notifier.h>
45 #include <linux/cpu.h>
46 #include <linux/percpu.h>
47 #include <linux/nmi.h>
49 #include <linux/delay.h>
50 #include <linux/mc146818rtc.h>
51 #include <asm/tlbflush.h>
53 #include <asm/arch_hooks.h>
56 #include <mach_apic.h>
57 #include <mach_wakecpu.h>
58 #include <smpboot_hooks.h>
62 /* Set if we find a B stepping CPU */
63 static int __cpuinitdata smp_b_stepping
;
65 /* Number of siblings per CPU package */
66 int smp_num_siblings
= 1;
67 EXPORT_SYMBOL(smp_num_siblings
);
69 /* Last level cache ID of each logical CPU */
70 DEFINE_PER_CPU(u8
, cpu_llc_id
) = BAD_APICID
;
72 /* representing HT siblings of each logical CPU */
73 DEFINE_PER_CPU(cpumask_t
, cpu_sibling_map
);
74 EXPORT_PER_CPU_SYMBOL(cpu_sibling_map
);
76 /* representing HT and core siblings of each logical CPU */
77 DEFINE_PER_CPU(cpumask_t
, cpu_core_map
);
78 EXPORT_PER_CPU_SYMBOL(cpu_core_map
);
80 /* bitmap of online cpus */
81 cpumask_t cpu_online_map __read_mostly
;
82 EXPORT_SYMBOL(cpu_online_map
);
84 cpumask_t cpu_callin_map
;
85 cpumask_t cpu_callout_map
;
86 EXPORT_SYMBOL(cpu_callout_map
);
87 cpumask_t cpu_possible_map
;
88 EXPORT_SYMBOL(cpu_possible_map
);
89 static cpumask_t smp_commenced_mask
;
91 /* Per CPU bogomips and other parameters */
92 DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86
, cpu_info
);
93 EXPORT_PER_CPU_SYMBOL(cpu_info
);
96 * The following static array is used during kernel startup
97 * and the x86_cpu_to_apicid_ptr contains the address of the
98 * array during this time. Is it zeroed when the per_cpu
99 * data area is removed.
101 u8 x86_cpu_to_apicid_init
[NR_CPUS
] __initdata
=
102 { [0 ... NR_CPUS
-1] = BAD_APICID
};
103 void *x86_cpu_to_apicid_ptr
;
104 DEFINE_PER_CPU(u8
, x86_cpu_to_apicid
) = BAD_APICID
;
105 EXPORT_PER_CPU_SYMBOL(x86_cpu_to_apicid
);
107 u8 apicid_2_node
[MAX_APICID
];
110 * Trampoline 80x86 program as an array.
113 extern const unsigned char trampoline_data
[];
114 extern const unsigned char trampoline_end
[];
115 static unsigned char *trampoline_base
;
116 static int trampoline_exec
;
118 static void map_cpu_to_logical_apicid(void);
120 /* State of each CPU. */
121 DEFINE_PER_CPU(int, cpu_state
) = { 0 };
124 * Currently trivial. Write the real->protected mode
125 * bootstrap into the page concerned. The caller
126 * has made sure it's suitably aligned.
129 static unsigned long __cpuinit
setup_trampoline(void)
131 memcpy(trampoline_base
, trampoline_data
, trampoline_end
- trampoline_data
);
132 return virt_to_phys(trampoline_base
);
136 * We are called very early to get the low memory for the
137 * SMP bootup trampoline page.
139 void __init
smp_alloc_memory(void)
141 trampoline_base
= (void *) alloc_bootmem_low_pages(PAGE_SIZE
);
143 * Has to be in very low memory so we can execute
146 if (__pa(trampoline_base
) >= 0x9F000)
149 * Make the SMP trampoline executable:
151 trampoline_exec
= set_kernel_exec((unsigned long)trampoline_base
, 1);
155 * The bootstrap kernel entry code has set these up. Save them for
159 void __cpuinit
smp_store_cpu_info(int id
)
161 struct cpuinfo_x86
*c
= &cpu_data(id
);
166 identify_secondary_cpu(c
);
168 * Mask B, Pentium, but not Pentium MMX
170 if (c
->x86_vendor
== X86_VENDOR_INTEL
&&
172 c
->x86_mask
>= 1 && c
->x86_mask
<= 4 &&
175 * Remember we have B step Pentia with bugs
180 * Certain Athlons might work (for various values of 'work') in SMP
181 * but they are not certified as MP capable.
183 if ((c
->x86_vendor
== X86_VENDOR_AMD
) && (c
->x86
== 6)) {
185 if (num_possible_cpus() == 1)
188 /* Athlon 660/661 is valid. */
189 if ((c
->x86_model
==6) && ((c
->x86_mask
==0) || (c
->x86_mask
==1)))
192 /* Duron 670 is valid */
193 if ((c
->x86_model
==7) && (c
->x86_mask
==0))
197 * Athlon 662, Duron 671, and Athlon >model 7 have capability bit.
198 * It's worth noting that the A5 stepping (662) of some Athlon XP's
199 * have the MP bit set.
200 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for more.
202 if (((c
->x86_model
==6) && (c
->x86_mask
>=2)) ||
203 ((c
->x86_model
==7) && (c
->x86_mask
>=1)) ||
208 /* If we get here, it's not a certified SMP capable AMD system. */
209 add_taint(TAINT_UNSAFE_SMP
);
216 extern void calibrate_delay(void);
218 static atomic_t init_deasserted
;
220 static void __cpuinit
smp_callin(void)
223 unsigned long timeout
;
226 * If waken up by an INIT in an 82489DX configuration
227 * we may get here before an INIT-deassert IPI reaches
228 * our local APIC. We have to wait for the IPI or we'll
229 * lock up on an APIC access.
231 wait_for_init_deassert(&init_deasserted
);
234 * (This works even if the APIC is not enabled.)
236 phys_id
= GET_APIC_ID(apic_read(APIC_ID
));
237 cpuid
= smp_processor_id();
238 if (cpu_isset(cpuid
, cpu_callin_map
)) {
239 printk("huh, phys CPU#%d, CPU#%d already present??\n",
243 Dprintk("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid
, phys_id
);
246 * STARTUP IPIs are fragile beasts as they might sometimes
247 * trigger some glue motherboard logic. Complete APIC bus
248 * silence for 1 second, this overestimates the time the
249 * boot CPU is spending to send the up to 2 STARTUP IPIs
250 * by a factor of two. This should be enough.
254 * Waiting 2s total for startup (udelay is not yet working)
256 timeout
= jiffies
+ 2*HZ
;
257 while (time_before(jiffies
, timeout
)) {
259 * Has the boot CPU finished it's STARTUP sequence?
261 if (cpu_isset(cpuid
, cpu_callout_map
))
266 if (!time_before(jiffies
, timeout
)) {
267 printk("BUG: CPU%d started up but did not get a callout!\n",
273 * the boot CPU has finished the init stage and is spinning
274 * on callin_map until we finish. We are free to set up this
275 * CPU, first the APIC. (this is probably redundant on most
279 Dprintk("CALLIN, before setup_local_APIC().\n");
280 smp_callin_clear_local_apic();
282 map_cpu_to_logical_apicid();
288 Dprintk("Stack at about %p\n",&cpuid
);
291 * Save our processor parameters
293 smp_store_cpu_info(cpuid
);
296 * Allow the master to continue.
298 cpu_set(cpuid
, cpu_callin_map
);
303 /* maps the cpu to the sched domain representing multi-core */
304 cpumask_t
cpu_coregroup_map(int cpu
)
306 struct cpuinfo_x86
*c
= &cpu_data(cpu
);
308 * For perf, we return last level cache shared map.
309 * And for power savings, we return cpu_core_map
311 if (sched_mc_power_savings
|| sched_smt_power_savings
)
312 return per_cpu(cpu_core_map
, cpu
);
314 return c
->llc_shared_map
;
317 /* representing cpus for which sibling maps can be computed */
318 static cpumask_t cpu_sibling_setup_map
;
320 void __cpuinit
set_cpu_sibling_map(int cpu
)
323 struct cpuinfo_x86
*c
= &cpu_data(cpu
);
325 cpu_set(cpu
, cpu_sibling_setup_map
);
327 if (smp_num_siblings
> 1) {
328 for_each_cpu_mask(i
, cpu_sibling_setup_map
) {
329 if (c
->phys_proc_id
== cpu_data(i
).phys_proc_id
&&
330 c
->cpu_core_id
== cpu_data(i
).cpu_core_id
) {
331 cpu_set(i
, per_cpu(cpu_sibling_map
, cpu
));
332 cpu_set(cpu
, per_cpu(cpu_sibling_map
, i
));
333 cpu_set(i
, per_cpu(cpu_core_map
, cpu
));
334 cpu_set(cpu
, per_cpu(cpu_core_map
, i
));
335 cpu_set(i
, c
->llc_shared_map
);
336 cpu_set(cpu
, cpu_data(i
).llc_shared_map
);
340 cpu_set(cpu
, per_cpu(cpu_sibling_map
, cpu
));
343 cpu_set(cpu
, c
->llc_shared_map
);
345 if (current_cpu_data
.x86_max_cores
== 1) {
346 per_cpu(cpu_core_map
, cpu
) = per_cpu(cpu_sibling_map
, cpu
);
351 for_each_cpu_mask(i
, cpu_sibling_setup_map
) {
352 if (per_cpu(cpu_llc_id
, cpu
) != BAD_APICID
&&
353 per_cpu(cpu_llc_id
, cpu
) == per_cpu(cpu_llc_id
, i
)) {
354 cpu_set(i
, c
->llc_shared_map
);
355 cpu_set(cpu
, cpu_data(i
).llc_shared_map
);
357 if (c
->phys_proc_id
== cpu_data(i
).phys_proc_id
) {
358 cpu_set(i
, per_cpu(cpu_core_map
, cpu
));
359 cpu_set(cpu
, per_cpu(cpu_core_map
, i
));
361 * Does this new cpu bringup a new core?
363 if (cpus_weight(per_cpu(cpu_sibling_map
, cpu
)) == 1) {
365 * for each core in package, increment
366 * the booted_cores for this new cpu
368 if (first_cpu(per_cpu(cpu_sibling_map
, i
)) == i
)
371 * increment the core count for all
372 * the other cpus in this package
375 cpu_data(i
).booted_cores
++;
376 } else if (i
!= cpu
&& !c
->booted_cores
)
377 c
->booted_cores
= cpu_data(i
).booted_cores
;
383 * Activate a secondary processor.
385 static void __cpuinit
start_secondary(void *unused
)
388 * Don't put *anything* before cpu_init(), SMP booting is too
389 * fragile that we want to limit the things done here to the
390 * most necessary things.
398 while (!cpu_isset(smp_processor_id(), smp_commenced_mask
))
401 * Check TSC synchronization with the BP:
403 check_tsc_sync_target();
405 setup_secondary_clock();
406 if (nmi_watchdog
== NMI_IO_APIC
) {
407 disable_8259A_irq(0);
408 enable_NMI_through_LVT0(NULL
);
412 * low-memory mappings have been cleared, flush them from
413 * the local TLBs too.
417 /* This must be done before setting cpu_online_map */
418 set_cpu_sibling_map(raw_smp_processor_id());
422 * We need to hold call_lock, so there is no inconsistency
423 * between the time smp_call_function() determines number of
424 * IPI recipients, and the time when the determination is made
425 * for which cpus receive the IPI. Holding this
426 * lock helps us to not include this cpu in a currently in progress
427 * smp_call_function().
429 lock_ipi_call_lock();
430 cpu_set(smp_processor_id(), cpu_online_map
);
431 unlock_ipi_call_lock();
432 per_cpu(cpu_state
, smp_processor_id()) = CPU_ONLINE
;
434 /* We can take interrupts now: we're officially "up". */
442 * Everything has been set up for the secondary
443 * CPUs - they just need to reload everything
444 * from the task structure
445 * This function must not return.
447 void __devinit
initialize_secondary(void)
450 * We don't actually need to load the full TSS,
451 * basically just the stack pointer and the eip.
458 :"m" (current
->thread
.esp
),"m" (current
->thread
.eip
));
461 /* Static state in head.S used to set up a CPU */
469 /* which logical CPUs are on which nodes */
470 cpumask_t node_2_cpu_mask
[MAX_NUMNODES
] __read_mostly
=
471 { [0 ... MAX_NUMNODES
-1] = CPU_MASK_NONE
};
472 EXPORT_SYMBOL(node_2_cpu_mask
);
473 /* which node each logical CPU is on */
474 int cpu_2_node
[NR_CPUS
] __read_mostly
= { [0 ... NR_CPUS
-1] = 0 };
475 EXPORT_SYMBOL(cpu_2_node
);
477 /* set up a mapping between cpu and node. */
478 static inline void map_cpu_to_node(int cpu
, int node
)
480 printk("Mapping cpu %d to node %d\n", cpu
, node
);
481 cpu_set(cpu
, node_2_cpu_mask
[node
]);
482 cpu_2_node
[cpu
] = node
;
485 /* undo a mapping between cpu and node. */
486 static inline void unmap_cpu_to_node(int cpu
)
490 printk("Unmapping cpu %d from all nodes\n", cpu
);
491 for (node
= 0; node
< MAX_NUMNODES
; node
++)
492 cpu_clear(cpu
, node_2_cpu_mask
[node
]);
495 #else /* !CONFIG_NUMA */
497 #define map_cpu_to_node(cpu, node) ({})
498 #define unmap_cpu_to_node(cpu) ({})
500 #endif /* CONFIG_NUMA */
502 u8 cpu_2_logical_apicid
[NR_CPUS
] __read_mostly
= { [0 ... NR_CPUS
-1] = BAD_APICID
};
504 static void map_cpu_to_logical_apicid(void)
506 int cpu
= smp_processor_id();
507 int apicid
= logical_smp_processor_id();
508 int node
= apicid_to_node(apicid
);
510 if (!node_online(node
))
511 node
= first_online_node
;
513 cpu_2_logical_apicid
[cpu
] = apicid
;
514 map_cpu_to_node(cpu
, node
);
517 static void unmap_cpu_to_logical_apicid(int cpu
)
519 cpu_2_logical_apicid
[cpu
] = BAD_APICID
;
520 unmap_cpu_to_node(cpu
);
523 static inline void __inquire_remote_apic(int apicid
)
525 int i
, regs
[] = { APIC_ID
>> 4, APIC_LVR
>> 4, APIC_SPIV
>> 4 };
526 char *names
[] = { "ID", "VERSION", "SPIV" };
528 unsigned long status
;
530 printk("Inquiring remote APIC #%d...\n", apicid
);
532 for (i
= 0; i
< ARRAY_SIZE(regs
); i
++) {
533 printk("... APIC #%d %s: ", apicid
, names
[i
]);
538 status
= safe_apic_wait_icr_idle();
540 printk("a previous APIC delivery may have failed\n");
542 apic_write_around(APIC_ICR2
, SET_APIC_DEST_FIELD(apicid
));
543 apic_write_around(APIC_ICR
, APIC_DM_REMRD
| regs
[i
]);
548 status
= apic_read(APIC_ICR
) & APIC_ICR_RR_MASK
;
549 } while (status
== APIC_ICR_RR_INPROG
&& timeout
++ < 1000);
552 case APIC_ICR_RR_VALID
:
553 status
= apic_read(APIC_RRR
);
554 printk("%lx\n", status
);
562 #ifdef WAKE_SECONDARY_VIA_NMI
564 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
565 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
566 * won't ... remember to clear down the APIC, etc later.
569 wakeup_secondary_cpu(int logical_apicid
, unsigned long start_eip
)
571 unsigned long send_status
, accept_status
= 0;
575 apic_write_around(APIC_ICR2
, SET_APIC_DEST_FIELD(logical_apicid
));
577 /* Boot on the stack */
578 /* Kick the second */
579 apic_write_around(APIC_ICR
, APIC_DM_NMI
| APIC_DEST_LOGICAL
);
581 Dprintk("Waiting for send to finish...\n");
582 send_status
= safe_apic_wait_icr_idle();
585 * Give the other CPU some time to accept the IPI.
589 * Due to the Pentium erratum 3AP.
591 maxlvt
= lapic_get_maxlvt();
593 apic_read_around(APIC_SPIV
);
594 apic_write(APIC_ESR
, 0);
596 accept_status
= (apic_read(APIC_ESR
) & 0xEF);
597 Dprintk("NMI sent.\n");
600 printk("APIC never delivered???\n");
602 printk("APIC delivery error (%lx).\n", accept_status
);
604 return (send_status
| accept_status
);
606 #endif /* WAKE_SECONDARY_VIA_NMI */
608 #ifdef WAKE_SECONDARY_VIA_INIT
610 wakeup_secondary_cpu(int phys_apicid
, unsigned long start_eip
)
612 unsigned long send_status
, accept_status
= 0;
613 int maxlvt
, num_starts
, j
;
616 * Be paranoid about clearing APIC errors.
618 if (APIC_INTEGRATED(apic_version
[phys_apicid
])) {
619 apic_read_around(APIC_SPIV
);
620 apic_write(APIC_ESR
, 0);
624 Dprintk("Asserting INIT.\n");
627 * Turn INIT on target chip
629 apic_write_around(APIC_ICR2
, SET_APIC_DEST_FIELD(phys_apicid
));
634 apic_write_around(APIC_ICR
, APIC_INT_LEVELTRIG
| APIC_INT_ASSERT
637 Dprintk("Waiting for send to finish...\n");
638 send_status
= safe_apic_wait_icr_idle();
642 Dprintk("Deasserting INIT.\n");
645 apic_write_around(APIC_ICR2
, SET_APIC_DEST_FIELD(phys_apicid
));
648 apic_write_around(APIC_ICR
, APIC_INT_LEVELTRIG
| APIC_DM_INIT
);
650 Dprintk("Waiting for send to finish...\n");
651 send_status
= safe_apic_wait_icr_idle();
653 atomic_set(&init_deasserted
, 1);
656 * Should we send STARTUP IPIs ?
658 * Determine this based on the APIC version.
659 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
661 if (APIC_INTEGRATED(apic_version
[phys_apicid
]))
667 * Paravirt / VMI wants a startup IPI hook here to set up the
668 * target processor state.
670 startup_ipi_hook(phys_apicid
, (unsigned long) start_secondary
,
671 (unsigned long) stack_start
.esp
);
674 * Run STARTUP IPI loop.
676 Dprintk("#startup loops: %d.\n", num_starts
);
678 maxlvt
= lapic_get_maxlvt();
680 for (j
= 1; j
<= num_starts
; j
++) {
681 Dprintk("Sending STARTUP #%d.\n",j
);
682 apic_read_around(APIC_SPIV
);
683 apic_write(APIC_ESR
, 0);
685 Dprintk("After apic_write.\n");
692 apic_write_around(APIC_ICR2
, SET_APIC_DEST_FIELD(phys_apicid
));
694 /* Boot on the stack */
695 /* Kick the second */
696 apic_write_around(APIC_ICR
, APIC_DM_STARTUP
697 | (start_eip
>> 12));
700 * Give the other CPU some time to accept the IPI.
704 Dprintk("Startup point 1.\n");
706 Dprintk("Waiting for send to finish...\n");
707 send_status
= safe_apic_wait_icr_idle();
710 * Give the other CPU some time to accept the IPI.
714 * Due to the Pentium erratum 3AP.
717 apic_read_around(APIC_SPIV
);
718 apic_write(APIC_ESR
, 0);
720 accept_status
= (apic_read(APIC_ESR
) & 0xEF);
721 if (send_status
|| accept_status
)
724 Dprintk("After Startup.\n");
727 printk("APIC never delivered???\n");
729 printk("APIC delivery error (%lx).\n", accept_status
);
731 return (send_status
| accept_status
);
733 #endif /* WAKE_SECONDARY_VIA_INIT */
735 extern cpumask_t cpu_initialized
;
736 static inline int alloc_cpu_id(void)
740 cpus_complement(tmp_map
, cpu_present_map
);
741 cpu
= first_cpu(tmp_map
);
747 #ifdef CONFIG_HOTPLUG_CPU
748 static struct task_struct
* __cpuinitdata cpu_idle_tasks
[NR_CPUS
];
749 static inline struct task_struct
* __cpuinit
alloc_idle_task(int cpu
)
751 struct task_struct
*idle
;
753 if ((idle
= cpu_idle_tasks
[cpu
]) != NULL
) {
754 /* initialize thread_struct. we really want to avoid destroy
757 idle
->thread
.esp
= (unsigned long)task_pt_regs(idle
);
758 init_idle(idle
, cpu
);
761 idle
= fork_idle(cpu
);
764 cpu_idle_tasks
[cpu
] = idle
;
768 #define alloc_idle_task(cpu) fork_idle(cpu)
771 static int __cpuinit
do_boot_cpu(int apicid
, int cpu
)
773 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
774 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
775 * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
778 struct task_struct
*idle
;
779 unsigned long boot_error
;
781 unsigned long start_eip
;
782 unsigned short nmi_high
= 0, nmi_low
= 0;
785 * Save current MTRR state in case it was changed since early boot
786 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
791 * We can't use kernel_thread since we must avoid to
792 * reschedule the child.
794 idle
= alloc_idle_task(cpu
);
796 panic("failed fork for CPU %d", cpu
);
799 per_cpu(current_task
, cpu
) = idle
;
800 early_gdt_descr
.address
= (unsigned long)get_cpu_gdt_table(cpu
);
802 idle
->thread
.eip
= (unsigned long) start_secondary
;
803 /* start_eip had better be page-aligned! */
804 start_eip
= setup_trampoline();
807 alternatives_smp_switch(1);
809 /* So we see what's up */
810 printk("Booting processor %d/%d eip %lx\n", cpu
, apicid
, start_eip
);
811 /* Stack for startup_32 can be just as for start_secondary onwards */
812 stack_start
.esp
= (void *) idle
->thread
.esp
;
816 per_cpu(x86_cpu_to_apicid
, cpu
) = apicid
;
818 * This grunge runs the startup process for
819 * the targeted processor.
822 atomic_set(&init_deasserted
, 0);
824 Dprintk("Setting warm reset code and vector.\n");
826 store_NMI_vector(&nmi_high
, &nmi_low
);
828 smpboot_setup_warm_reset_vector(start_eip
);
831 * Starting actual IPI sequence...
833 boot_error
= wakeup_secondary_cpu(apicid
, start_eip
);
837 * allow APs to start initializing.
839 Dprintk("Before Callout %d.\n", cpu
);
840 cpu_set(cpu
, cpu_callout_map
);
841 Dprintk("After Callout %d.\n", cpu
);
844 * Wait 5s total for a response
846 for (timeout
= 0; timeout
< 50000; timeout
++) {
847 if (cpu_isset(cpu
, cpu_callin_map
))
848 break; /* It has booted */
852 if (cpu_isset(cpu
, cpu_callin_map
)) {
853 /* number CPUs logically, starting from 1 (BSP is 0) */
855 printk("CPU%d: ", cpu
);
856 print_cpu_info(&cpu_data(cpu
));
857 Dprintk("CPU has booted.\n");
860 if (*((volatile unsigned char *)trampoline_base
)
862 /* trampoline started but...? */
863 printk("Stuck ??\n");
865 /* trampoline code not run */
866 printk("Not responding.\n");
867 inquire_remote_apic(apicid
);
872 /* Try to put things back the way they were before ... */
873 unmap_cpu_to_logical_apicid(cpu
);
874 cpu_clear(cpu
, cpu_callout_map
); /* was set here (do_boot_cpu()) */
875 cpu_clear(cpu
, cpu_initialized
); /* was set by cpu_init() */
878 per_cpu(x86_cpu_to_apicid
, cpu
) = apicid
;
879 cpu_set(cpu
, cpu_present_map
);
882 /* mark "stuck" area as not stuck */
883 *((volatile unsigned long *)trampoline_base
) = 0;
888 #ifdef CONFIG_HOTPLUG_CPU
889 void cpu_exit_clear(void)
891 int cpu
= raw_smp_processor_id();
899 cpu_clear(cpu
, cpu_callout_map
);
900 cpu_clear(cpu
, cpu_callin_map
);
902 cpu_clear(cpu
, smp_commenced_mask
);
903 unmap_cpu_to_logical_apicid(cpu
);
906 struct warm_boot_cpu_info
{
907 struct completion
*complete
;
908 struct work_struct task
;
913 static void __cpuinit
do_warm_boot_cpu(struct work_struct
*work
)
915 struct warm_boot_cpu_info
*info
=
916 container_of(work
, struct warm_boot_cpu_info
, task
);
917 do_boot_cpu(info
->apicid
, info
->cpu
);
918 complete(info
->complete
);
921 static int __cpuinit
__smp_prepare_cpu(int cpu
)
923 DECLARE_COMPLETION_ONSTACK(done
);
924 struct warm_boot_cpu_info info
;
927 apicid
= per_cpu(x86_cpu_to_apicid
, cpu
);
928 if (apicid
== BAD_APICID
) {
933 info
.complete
= &done
;
934 info
.apicid
= apicid
;
936 INIT_WORK(&info
.task
, do_warm_boot_cpu
);
938 /* init low mem mapping */
939 clone_pgd_range(swapper_pg_dir
, swapper_pg_dir
+ USER_PGD_PTRS
,
940 min_t(unsigned long, KERNEL_PGD_PTRS
, USER_PGD_PTRS
));
942 schedule_work(&info
.task
);
943 wait_for_completion(&done
);
953 * Cycle through the processors sending APIC IPIs to boot each.
956 static int boot_cpu_logical_apicid
;
957 /* Where the IO area was mapped on multiquad, always 0 otherwise */
959 #ifdef CONFIG_X86_NUMAQ
960 EXPORT_SYMBOL(xquad_portio
);
963 static void __init
smp_boot_cpus(unsigned int max_cpus
)
965 int apicid
, cpu
, bit
, kicked
;
966 unsigned long bogosum
= 0;
969 * Setup boot CPU information
971 smp_store_cpu_info(0); /* Final full version of the data */
972 printk("CPU%d: ", 0);
973 print_cpu_info(&cpu_data(0));
975 boot_cpu_physical_apicid
= GET_APIC_ID(apic_read(APIC_ID
));
976 boot_cpu_logical_apicid
= logical_smp_processor_id();
977 per_cpu(x86_cpu_to_apicid
, 0) = boot_cpu_physical_apicid
;
979 current_thread_info()->cpu
= 0;
981 set_cpu_sibling_map(0);
984 * If we couldn't find an SMP configuration at boot time,
985 * get out of here now!
987 if (!smp_found_config
&& !acpi_lapic
) {
988 printk(KERN_NOTICE
"SMP motherboard not detected.\n");
989 smpboot_clear_io_apic_irqs();
990 phys_cpu_present_map
= physid_mask_of_physid(0);
991 if (APIC_init_uniprocessor())
992 printk(KERN_NOTICE
"Local APIC not detected."
993 " Using dummy APIC emulation.\n");
994 map_cpu_to_logical_apicid();
995 cpu_set(0, per_cpu(cpu_sibling_map
, 0));
996 cpu_set(0, per_cpu(cpu_core_map
, 0));
1001 * Should not be necessary because the MP table should list the boot
1002 * CPU too, but we do it for the sake of robustness anyway.
1003 * Makes no sense to do this check in clustered apic mode, so skip it
1005 if (!check_phys_apicid_present(boot_cpu_physical_apicid
)) {
1006 printk("weird, boot CPU (#%d) not listed by the BIOS.\n",
1007 boot_cpu_physical_apicid
);
1008 physid_set(hard_smp_processor_id(), phys_cpu_present_map
);
1012 * If we couldn't find a local APIC, then get out of here now!
1014 if (APIC_INTEGRATED(apic_version
[boot_cpu_physical_apicid
]) && !cpu_has_apic
) {
1015 printk(KERN_ERR
"BIOS bug, local APIC #%d not detected!...\n",
1016 boot_cpu_physical_apicid
);
1017 printk(KERN_ERR
"... forcing use of dummy APIC emulation. (tell your hw vendor)\n");
1018 smpboot_clear_io_apic_irqs();
1019 phys_cpu_present_map
= physid_mask_of_physid(0);
1020 map_cpu_to_logical_apicid();
1021 cpu_set(0, per_cpu(cpu_sibling_map
, 0));
1022 cpu_set(0, per_cpu(cpu_core_map
, 0));
1026 verify_local_APIC();
1029 * If SMP should be disabled, then really disable it!
1032 smp_found_config
= 0;
1033 printk(KERN_INFO
"SMP mode deactivated, forcing use of dummy APIC emulation.\n");
1035 if (nmi_watchdog
== NMI_LOCAL_APIC
) {
1036 printk(KERN_INFO
"activating minimal APIC for NMI watchdog use.\n");
1040 smpboot_clear_io_apic_irqs();
1041 phys_cpu_present_map
= physid_mask_of_physid(0);
1042 map_cpu_to_logical_apicid();
1043 cpu_set(0, per_cpu(cpu_sibling_map
, 0));
1044 cpu_set(0, per_cpu(cpu_core_map
, 0));
1050 map_cpu_to_logical_apicid();
1053 setup_portio_remap();
1056 * Scan the CPU present map and fire up the other CPUs via do_boot_cpu
1058 * In clustered apic mode, phys_cpu_present_map is a constructed thus:
1059 * bits 0-3 are quad0, 4-7 are quad1, etc. A perverse twist on the
1060 * clustered apic ID.
1062 Dprintk("CPU present map: %lx\n", physids_coerce(phys_cpu_present_map
));
1065 for (bit
= 0; kicked
< NR_CPUS
&& bit
< MAX_APICS
; bit
++) {
1066 apicid
= cpu_present_to_apicid(bit
);
1068 * Don't even attempt to start the boot CPU!
1070 if ((apicid
== boot_cpu_apicid
) || (apicid
== BAD_APICID
))
1073 if (!check_apicid_present(bit
))
1075 if (max_cpus
<= cpucount
+1)
1078 if (((cpu
= alloc_cpu_id()) <= 0) || do_boot_cpu(apicid
, cpu
))
1079 printk("CPU #%d not responding - cannot use it.\n",
1086 * Cleanup possible dangling ends...
1088 smpboot_restore_warm_reset_vector();
1091 * Allow the user to impress friends.
1093 Dprintk("Before bogomips.\n");
1094 for (cpu
= 0; cpu
< NR_CPUS
; cpu
++)
1095 if (cpu_isset(cpu
, cpu_callout_map
))
1096 bogosum
+= cpu_data(cpu
).loops_per_jiffy
;
1098 "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
1100 bogosum
/(500000/HZ
),
1101 (bogosum
/(5000/HZ
))%100);
1103 Dprintk("Before bogocount - setting activated=1.\n");
1106 printk(KERN_WARNING
"WARNING: SMP operation may be unreliable with B stepping processors.\n");
1109 * Don't taint if we are running SMP kernel on a single non-MP
1112 if (tainted
& TAINT_UNSAFE_SMP
) {
1114 printk (KERN_INFO
"WARNING: This combination of AMD processors is not suitable for SMP.\n");
1116 tainted
&= ~TAINT_UNSAFE_SMP
;
1119 Dprintk("Boot done.\n");
1122 * construct cpu_sibling_map, so that we can tell sibling CPUs
1125 for (cpu
= 0; cpu
< NR_CPUS
; cpu
++) {
1126 cpus_clear(per_cpu(cpu_sibling_map
, cpu
));
1127 cpus_clear(per_cpu(cpu_core_map
, cpu
));
1130 cpu_set(0, per_cpu(cpu_sibling_map
, 0));
1131 cpu_set(0, per_cpu(cpu_core_map
, 0));
1133 smpboot_setup_io_apic();
1138 /* These are wrappers to interface to the new boot process. Someone
1139 who understands all this stuff should rewrite it properly. --RR 15/Jul/02 */
1140 void __init
native_smp_prepare_cpus(unsigned int max_cpus
)
1142 smp_commenced_mask
= cpumask_of_cpu(0);
1143 cpu_callin_map
= cpumask_of_cpu(0);
1145 smp_boot_cpus(max_cpus
);
1148 void __init
native_smp_prepare_boot_cpu(void)
1150 unsigned int cpu
= smp_processor_id();
1153 switch_to_new_gdt();
1155 cpu_set(cpu
, cpu_online_map
);
1156 cpu_set(cpu
, cpu_callout_map
);
1157 cpu_set(cpu
, cpu_present_map
);
1158 cpu_set(cpu
, cpu_possible_map
);
1159 __get_cpu_var(cpu_state
) = CPU_ONLINE
;
1162 #ifdef CONFIG_HOTPLUG_CPU
1163 void remove_siblinginfo(int cpu
)
1166 struct cpuinfo_x86
*c
= &cpu_data(cpu
);
1168 for_each_cpu_mask(sibling
, per_cpu(cpu_core_map
, cpu
)) {
1169 cpu_clear(cpu
, per_cpu(cpu_core_map
, sibling
));
1171 * last thread sibling in this cpu core going down
1173 if (cpus_weight(per_cpu(cpu_sibling_map
, cpu
)) == 1)
1174 cpu_data(sibling
).booted_cores
--;
1177 for_each_cpu_mask(sibling
, per_cpu(cpu_sibling_map
, cpu
))
1178 cpu_clear(cpu
, per_cpu(cpu_sibling_map
, sibling
));
1179 cpus_clear(per_cpu(cpu_sibling_map
, cpu
));
1180 cpus_clear(per_cpu(cpu_core_map
, cpu
));
1181 c
->phys_proc_id
= 0;
1183 cpu_clear(cpu
, cpu_sibling_setup_map
);
1186 int __cpu_disable(void)
1188 cpumask_t map
= cpu_online_map
;
1189 int cpu
= smp_processor_id();
1192 * Perhaps use cpufreq to drop frequency, but that could go
1193 * into generic code.
1195 * We won't take down the boot processor on i386 due to some
1196 * interrupts only being able to be serviced by the BSP.
1197 * Especially so if we're not using an IOAPIC -zwane
1201 if (nmi_watchdog
== NMI_LOCAL_APIC
)
1202 stop_apic_nmi_watchdog(NULL
);
1204 /* Allow any queued timer interrupts to get serviced */
1207 local_irq_disable();
1209 remove_siblinginfo(cpu
);
1211 cpu_clear(cpu
, map
);
1213 /* It's now safe to remove this processor from the online map */
1214 cpu_clear(cpu
, cpu_online_map
);
1218 void __cpu_die(unsigned int cpu
)
1220 /* We don't do anything here: idle task is faking death itself. */
1223 for (i
= 0; i
< 10; i
++) {
1224 /* They ack this in play_dead by setting CPU_DEAD */
1225 if (per_cpu(cpu_state
, cpu
) == CPU_DEAD
) {
1226 printk ("CPU %d is now offline\n", cpu
);
1227 if (1 == num_online_cpus())
1228 alternatives_smp_switch(0);
1233 printk(KERN_ERR
"CPU %u didn't die...\n", cpu
);
1235 #else /* ... !CONFIG_HOTPLUG_CPU */
1236 int __cpu_disable(void)
1241 void __cpu_die(unsigned int cpu
)
1243 /* We said "no" in __cpu_disable */
1246 #endif /* CONFIG_HOTPLUG_CPU */
1248 int __cpuinit
native_cpu_up(unsigned int cpu
)
1250 unsigned long flags
;
1251 #ifdef CONFIG_HOTPLUG_CPU
1255 * We do warm boot only on cpus that had booted earlier
1256 * Otherwise cold boot is all handled from smp_boot_cpus().
1257 * cpu_callin_map is set during AP kickstart process. Its reset
1258 * when a cpu is taken offline from cpu_exit_clear().
1260 if (!cpu_isset(cpu
, cpu_callin_map
))
1261 ret
= __smp_prepare_cpu(cpu
);
1267 /* In case one didn't come up */
1268 if (!cpu_isset(cpu
, cpu_callin_map
)) {
1269 printk(KERN_DEBUG
"skipping cpu%d, didn't come online\n", cpu
);
1273 per_cpu(cpu_state
, cpu
) = CPU_UP_PREPARE
;
1274 /* Unleash the CPU! */
1275 cpu_set(cpu
, smp_commenced_mask
);
1278 * Check TSC synchronization with the AP (keep irqs disabled
1281 local_irq_save(flags
);
1282 check_tsc_sync_source(cpu
);
1283 local_irq_restore(flags
);
1285 while (!cpu_isset(cpu
, cpu_online_map
)) {
1287 touch_nmi_watchdog();
1293 void __init
native_smp_cpus_done(unsigned int max_cpus
)
1295 #ifdef CONFIG_X86_IO_APIC
1296 setup_ioapic_dest();
1299 #ifndef CONFIG_HOTPLUG_CPU
1301 * Disable executability of the SMP trampoline:
1303 set_kernel_exec((unsigned long)trampoline_base
, trampoline_exec
);
1307 void __init
smp_intr_init(void)
1310 * IRQ0 must be given a fixed assignment and initialized,
1311 * because it's used before the IO-APIC is set up.
1313 set_intr_gate(FIRST_DEVICE_VECTOR
, interrupt
[0]);
1316 * The reschedule interrupt is a CPU-to-CPU reschedule-helper
1317 * IPI, driven by wakeup.
1319 set_intr_gate(RESCHEDULE_VECTOR
, reschedule_interrupt
);
1321 /* IPI for invalidation */
1322 set_intr_gate(INVALIDATE_TLB_VECTOR
, invalidate_interrupt
);
1324 /* IPI for generic function call */
1325 set_intr_gate(CALL_FUNCTION_VECTOR
, call_function_interrupt
);
1329 * If the BIOS enumerates physical processors before logical,
1330 * maxcpus=N at enumeration-time can be used to disable HT.
1332 static int __init
parse_maxcpus(char *arg
)
1334 extern unsigned int maxcpus
;
1336 maxcpus
= simple_strtoul(arg
, NULL
, 0);
1339 early_param("maxcpus", parse_maxcpus
);