2 * QLogic iSCSI HBA Driver
3 * Copyright (c) 2003-2010 QLogic Corporation
5 * See LICENSE.qla4xxx for copyright and licensing details.
11 #include <linux/kernel.h>
12 #include <linux/init.h>
13 #include <linux/types.h>
14 #include <linux/module.h>
15 #include <linux/list.h>
16 #include <linux/pci.h>
17 #include <linux/dma-mapping.h>
18 #include <linux/sched.h>
19 #include <linux/slab.h>
20 #include <linux/dmapool.h>
21 #include <linux/mempool.h>
22 #include <linux/spinlock.h>
23 #include <linux/workqueue.h>
24 #include <linux/delay.h>
25 #include <linux/interrupt.h>
26 #include <linux/mutex.h>
27 #include <linux/aer.h>
28 #include <linux/bsg-lib.h>
31 #include <scsi/scsi.h>
32 #include <scsi/scsi_host.h>
33 #include <scsi/scsi_device.h>
34 #include <scsi/scsi_cmnd.h>
35 #include <scsi/scsi_transport.h>
36 #include <scsi/scsi_transport_iscsi.h>
37 #include <scsi/scsi_bsg_iscsi.h>
38 #include <scsi/scsi_netlink.h>
39 #include <scsi/libiscsi.h>
44 #include "ql4_nvram.h"
46 #ifndef PCI_DEVICE_ID_QLOGIC_ISP4010
47 #define PCI_DEVICE_ID_QLOGIC_ISP4010 0x4010
50 #ifndef PCI_DEVICE_ID_QLOGIC_ISP4022
51 #define PCI_DEVICE_ID_QLOGIC_ISP4022 0x4022
54 #ifndef PCI_DEVICE_ID_QLOGIC_ISP4032
55 #define PCI_DEVICE_ID_QLOGIC_ISP4032 0x4032
58 #ifndef PCI_DEVICE_ID_QLOGIC_ISP8022
59 #define PCI_DEVICE_ID_QLOGIC_ISP8022 0x8022
62 #define ISP4XXX_PCI_FN_1 0x1
63 #define ISP4XXX_PCI_FN_2 0x3
69 * Data bit definitions
87 #define BIT_16 0x10000
88 #define BIT_17 0x20000
89 #define BIT_18 0x40000
90 #define BIT_19 0x80000
91 #define BIT_20 0x100000
92 #define BIT_21 0x200000
93 #define BIT_22 0x400000
94 #define BIT_23 0x800000
95 #define BIT_24 0x1000000
96 #define BIT_25 0x2000000
97 #define BIT_26 0x4000000
98 #define BIT_27 0x8000000
99 #define BIT_28 0x10000000
100 #define BIT_29 0x20000000
101 #define BIT_30 0x40000000
102 #define BIT_31 0x80000000
105 * Macros to help code, maintain, etc.
107 #define ql4_printk(level, ha, format, arg...) \
108 dev_printk(level , &((ha)->pdev->dev) , format , ## arg)
112 * Host adapter default definitions
113 ***********************************/
116 #define MAX_TARGETS MAX_DEV_DB_ENTRIES
117 #define MAX_LUNS 0xffff
118 #define MAX_AEN_ENTRIES MAX_DEV_DB_ENTRIES
119 #define MAX_DDB_ENTRIES MAX_DEV_DB_ENTRIES
120 #define MAX_PDU_ENTRIES 32
121 #define INVALID_ENTRY 0xFFFF
122 #define MAX_CMDS_TO_RISC 1024
123 #define MAX_SRBS MAX_CMDS_TO_RISC
124 #define MBOX_AEN_REG_COUNT 8
125 #define MAX_INIT_RETRIES 5
130 #define REQUEST_QUEUE_DEPTH MAX_CMDS_TO_RISC
131 #define RESPONSE_QUEUE_DEPTH 64
132 #define QUEUE_SIZE 64
133 #define DMA_BUFFER_SIZE 512
138 #define MAC_ADDR_LEN 6 /* in bytes */
139 #define IP_ADDR_LEN 4 /* in bytes */
140 #define IPv6_ADDR_LEN 16 /* IPv6 address size */
141 #define DRIVER_NAME "qla4xxx"
143 #define MAX_LINKED_CMDS_PER_LUN 3
144 #define MAX_REQS_SERVICED_PER_INTR 1
146 #define ISCSI_IPADDR_SIZE 4 /* IP address size */
147 #define ISCSI_ALIAS_SIZE 32 /* ISCSI Alias name size */
148 #define ISCSI_NAME_SIZE 0xE0 /* ISCSI Name size */
150 #define QL4_SESS_RECOVERY_TMO 120 /* iSCSI session */
151 /* recovery timeout */
153 #define LSDW(x) ((u32)((u64)(x)))
154 #define MSDW(x) ((u32)((((u64)(x)) >> 16) >> 16))
157 * Retry & Timeout Values
160 #define SOFT_RESET_TOV 30
161 #define RESET_INTR_TOV 3
162 #define SEMAPHORE_TOV 10
163 #define ADAPTER_INIT_TOV 30
164 #define ADAPTER_RESET_TOV 180
165 #define EXTEND_CMD_TOV 60
166 #define WAIT_CMD_TOV 30
167 #define EH_WAIT_CMD_TOV 120
168 #define FIRMWARE_UP_TOV 60
169 #define RESET_FIRMWARE_TOV 30
170 #define LOGOUT_TOV 10
171 #define IOCB_TOV_MARGIN 10
172 #define RELOGIN_TOV 18
173 #define ISNS_DEREG_TOV 5
174 #define HBA_ONLINE_TOV 30
175 #define DISABLE_ACB_TOV 30
176 #define IP_CONFIG_TOV 30
179 #define MAX_RESET_HA_RETRIES 2
181 #define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
184 * SCSI Request Block structure (srb) that is placed
185 * on cmd->SCp location of every I/O [We have 22 bytes available]
188 struct list_head list
; /* (8) */
189 struct scsi_qla_host
*ha
; /* HA the SP is queued on */
190 struct ddb_entry
*ddb
;
191 uint16_t flags
; /* (1) Status flags. */
193 #define SRB_DMA_VALID BIT_3 /* DMA Buffer mapped. */
194 #define SRB_GOT_SENSE BIT_4 /* sense data received. */
195 uint8_t state
; /* (1) Status flags. */
197 #define SRB_NO_QUEUE_STATE 0 /* Request is in between states */
198 #define SRB_FREE_STATE 1
199 #define SRB_ACTIVE_STATE 3
200 #define SRB_ACTIVE_TIMEOUT_STATE 4
201 #define SRB_SUSPENDED_STATE 7 /* Request in suspended state */
203 struct scsi_cmnd
*cmd
; /* (4) SCSI command block */
204 dma_addr_t dma_handle
; /* (4) for unmap of single transfers */
205 struct kref srb_ref
; /* reference count for this srb */
206 uint8_t err_id
; /* error id */
207 #define SRB_ERR_PORT 1 /* Request failed because "port down" */
208 #define SRB_ERR_LOOP 2 /* Request failed because "loop down" */
209 #define SRB_ERR_DEVICE 3 /* Request failed because "device error" */
210 #define SRB_ERR_OTHER 4
214 uint16_t iocb_cnt
; /* Number of used iocbs */
217 /* Used for extended sense / status continuation */
218 uint8_t *req_sense_ptr
;
219 uint16_t req_sense_len
;
224 * Asynchronous Event Queue structure
227 uint32_t mbox_sts
[MBOX_AEN_REG_COUNT
];
232 struct aen entry
[MAX_AEN_ENTRIES
];
236 * Device Database (DDB) structure
239 struct scsi_qla_host
*ha
;
240 struct iscsi_cls_session
*sess
;
241 struct iscsi_cls_conn
*conn
;
243 uint16_t fw_ddb_index
; /* DDB firmware index */
244 uint32_t fw_ddb_device_state
; /* F/W Device State -- see ql4_fw.h */
246 #define FLASH_DDB 0x01
248 struct dev_db_entry fw_ddb_entry
;
249 int (*unblock_sess
)(struct iscsi_cls_session
*cls_session
);
250 int (*ddb_change
)(struct scsi_qla_host
*ha
, uint32_t fw_ddb_index
,
251 struct ddb_entry
*ddb_entry
, uint32_t state
);
253 /* Driver Re-login */
254 unsigned long flags
; /* DDB Flags */
255 uint16_t default_relogin_timeout
; /* Max time to wait for
256 * relogin to complete */
257 atomic_t retry_relogin_timer
; /* Min Time between relogins
259 atomic_t relogin_timer
; /* Max Time to wait for
260 * relogin to complete */
261 atomic_t relogin_retry_count
; /* Num of times relogin has been
263 uint32_t default_time2wait
; /* Default Min time between
264 * relogins (+aens) */
268 struct qla_ddb_index
{
269 struct list_head list
;
271 struct dev_db_entry fw_ddb
;
274 #define DDB_IPADDR_LEN 64
276 struct ql4_tuple_ddb
{
279 char ip_addr
[DDB_IPADDR_LEN
];
280 char iscsi_name
[ISCSI_NAME_SIZE
];
282 #define DDB_OPT_IPV6 0x0e0e
283 #define DDB_OPT_IPV4 0x0f0f
289 #define DDB_STATE_DEAD 0 /* We can no longer talk to
291 #define DDB_STATE_ONLINE 1 /* Device ready to accept
293 #define DDB_STATE_MISSING 2 /* Device logged off, trying
299 #define DF_RELOGIN 0 /* Relogin to device */
300 #define DF_ISNS_DISCOVERED 2 /* Device was discovered via iSNS */
301 #define DF_FO_MASKED 3
305 struct ql82xx_hw_data
{
306 /* Offsets for flash/nvram access (set to ~0 if not used). */
307 uint32_t flash_conf_off
;
308 uint32_t flash_data_off
;
310 uint32_t fdt_wrt_disable
;
311 uint32_t fdt_erase_cmd
;
312 uint32_t fdt_block_size
;
313 uint32_t fdt_unprotect_sec_cmd
;
314 uint32_t fdt_protect_sec_cmd
;
316 uint32_t flt_region_flt
;
317 uint32_t flt_region_fdt
;
318 uint32_t flt_region_boot
;
319 uint32_t flt_region_bootload
;
320 uint32_t flt_region_fw
;
322 uint32_t flt_iscsi_param
;
323 uint32_t flt_region_chap
;
324 uint32_t flt_chap_size
;
327 struct qla4_8xxx_legacy_intr_set
{
328 uint32_t int_vec_bit
;
329 uint32_t tgt_status_reg
;
330 uint32_t tgt_mask_reg
;
331 uint32_t pci_int_reg
;
336 #define QLA_MSIX_DEFAULT 0x00
337 #define QLA_MSIX_RSP_Q 0x01
339 #define QLA_MSIX_ENTRIES 2
340 #define QLA_MIDX_DEFAULT 0
341 #define QLA_MIDX_RSP_Q 1
343 struct ql4_msix_entry
{
345 uint16_t msix_vector
;
352 struct isp_operations
{
353 int (*iospace_config
) (struct scsi_qla_host
*ha
);
354 void (*pci_config
) (struct scsi_qla_host
*);
355 void (*disable_intrs
) (struct scsi_qla_host
*);
356 void (*enable_intrs
) (struct scsi_qla_host
*);
357 int (*start_firmware
) (struct scsi_qla_host
*);
358 irqreturn_t (*intr_handler
) (int , void *);
359 void (*interrupt_service_routine
) (struct scsi_qla_host
*, uint32_t);
360 int (*reset_chip
) (struct scsi_qla_host
*);
361 int (*reset_firmware
) (struct scsi_qla_host
*);
362 void (*queue_iocb
) (struct scsi_qla_host
*);
363 void (*complete_iocb
) (struct scsi_qla_host
*);
364 uint16_t (*rd_shdw_req_q_out
) (struct scsi_qla_host
*);
365 uint16_t (*rd_shdw_rsp_q_in
) (struct scsi_qla_host
*);
366 int (*get_sys_info
) (struct scsi_qla_host
*);
369 /*qla4xxx ipaddress configuration details */
370 struct ipaddress_config
{
371 uint16_t ipv4_options
;
372 uint16_t tcp_options
;
373 uint16_t ipv4_vlan_tag
;
374 uint8_t ipv4_addr_state
;
375 uint8_t ip_address
[IP_ADDR_LEN
];
376 uint8_t subnet_mask
[IP_ADDR_LEN
];
377 uint8_t gateway
[IP_ADDR_LEN
];
378 uint32_t ipv6_options
;
379 uint32_t ipv6_addl_options
;
380 uint8_t ipv6_link_local_state
;
381 uint8_t ipv6_addr0_state
;
382 uint8_t ipv6_addr1_state
;
383 uint8_t ipv6_default_router_state
;
384 uint16_t ipv6_vlan_tag
;
385 struct in6_addr ipv6_link_local_addr
;
386 struct in6_addr ipv6_addr0
;
387 struct in6_addr ipv6_addr1
;
388 struct in6_addr ipv6_default_router_addr
;
389 uint16_t eth_mtu_size
;
394 #define QL4_CHAP_MAX_NAME_LEN 256
395 #define QL4_CHAP_MAX_SECRET_LEN 100
399 struct ql4_chap_format
{
400 u8 intr_chap_name
[QL4_CHAP_MAX_NAME_LEN
];
401 u8 intr_secret
[QL4_CHAP_MAX_SECRET_LEN
];
402 u8 target_chap_name
[QL4_CHAP_MAX_NAME_LEN
];
403 u8 target_secret
[QL4_CHAP_MAX_SECRET_LEN
];
404 u16 intr_chap_name_length
;
405 u16 intr_secret_length
;
406 u16 target_chap_name_length
;
407 u16 target_secret_length
;
410 struct ip_address_format
{
415 struct ql4_conn_info
{
417 struct ip_address_format dest_ipaddr
;
418 struct ql4_chap_format chap
;
421 struct ql4_boot_session_info
{
423 struct ql4_conn_info conn_list
[1];
426 struct ql4_boot_tgt_info
{
427 struct ql4_boot_session_info boot_pri_sess
;
428 struct ql4_boot_session_info boot_sec_sess
;
432 * Linux Host Adapter structure
434 struct scsi_qla_host
{
435 /* Linux adapter configuration data */
438 #define AF_ONLINE 0 /* 0x00000001 */
439 #define AF_INIT_DONE 1 /* 0x00000002 */
440 #define AF_MBOX_COMMAND 2 /* 0x00000004 */
441 #define AF_MBOX_COMMAND_DONE 3 /* 0x00000008 */
442 #define AF_INTERRUPTS_ON 6 /* 0x00000040 */
443 #define AF_GET_CRASH_RECORD 7 /* 0x00000080 */
444 #define AF_LINK_UP 8 /* 0x00000100 */
445 #define AF_IRQ_ATTACHED 10 /* 0x00000400 */
446 #define AF_DISABLE_ACB_COMPLETE 11 /* 0x00000800 */
447 #define AF_HA_REMOVAL 12 /* 0x00001000 */
448 #define AF_INTx_ENABLED 15 /* 0x00008000 */
449 #define AF_MSI_ENABLED 16 /* 0x00010000 */
450 #define AF_MSIX_ENABLED 17 /* 0x00020000 */
451 #define AF_MBOX_COMMAND_NOPOLL 18 /* 0x00040000 */
452 #define AF_FW_RECOVERY 19 /* 0x00080000 */
453 #define AF_EEH_BUSY 20 /* 0x00100000 */
454 #define AF_PCI_CHANNEL_IO_PERM_FAILURE 21 /* 0x00200000 */
455 #define AF_BUILD_DDB_LIST 22 /* 0x00400000 */
456 unsigned long dpc_flags
;
458 #define DPC_RESET_HA 1 /* 0x00000002 */
459 #define DPC_RETRY_RESET_HA 2 /* 0x00000004 */
460 #define DPC_RELOGIN_DEVICE 3 /* 0x00000008 */
461 #define DPC_RESET_HA_FW_CONTEXT 4 /* 0x00000010 */
462 #define DPC_RESET_HA_INTR 5 /* 0x00000020 */
463 #define DPC_ISNS_RESTART 7 /* 0x00000080 */
464 #define DPC_AEN 9 /* 0x00000200 */
465 #define DPC_GET_DHCP_IP_ADDR 15 /* 0x00008000 */
466 #define DPC_LINK_CHANGED 18 /* 0x00040000 */
467 #define DPC_RESET_ACTIVE 20 /* 0x00040000 */
468 #define DPC_HA_UNRECOVERABLE 21 /* 0x00080000 ISP-82xx only*/
469 #define DPC_HA_NEED_QUIESCENT 22 /* 0x00100000 ISP-82xx only*/
472 struct Scsi_Host
*host
; /* pointer to host data */
478 #define SRB_MIN_REQ 128
479 mempool_t
*srb_mempool
;
481 /* pci information */
482 struct pci_dev
*pdev
;
484 struct isp_reg __iomem
*reg
; /* Base I/O address */
485 unsigned long pio_address
;
486 unsigned long pio_length
;
487 #define MIN_IOBASE_LEN 0x100
489 uint16_t req_q_count
;
491 unsigned long host_no
;
493 /* NVRAM registers */
494 struct eeprom_data
*nvram
;
495 spinlock_t hardware_lock ____cacheline_aligned
;
496 uint32_t eeprom_cmd_data
;
498 /* Counters for general statistics */
500 uint64_t adapter_error_count
;
501 uint64_t device_error_count
;
502 uint64_t total_io_count
;
503 uint64_t total_mbytes_xferred
;
504 uint64_t link_failure_count
;
505 uint64_t invalid_crc_count
;
506 uint32_t bytes_xfered
;
507 uint32_t spurious_int_count
;
508 uint32_t aborted_io_count
;
509 uint32_t io_timeout_count
;
510 uint32_t mailbox_timeout_count
;
511 uint32_t seconds_since_last_intr
;
512 uint32_t seconds_since_last_heartbeat
;
515 /* Info Needed for Management App */
516 /* --- From GetFwVersion --- */
517 uint32_t firmware_version
[2];
518 uint32_t patch_number
;
519 uint32_t build_number
;
522 /* --- From Init_FW --- */
523 /* init_cb_t *init_cb; */
524 uint16_t firmware_options
;
526 uint8_t name_string
[256];
527 uint8_t heartbeat_interval
;
529 /* --- From FlashSysInfo --- */
530 uint8_t my_mac
[MAC_ADDR_LEN
];
531 uint8_t serial_number
[16];
533 /* --- From GetFwState --- */
534 uint32_t firmware_state
;
535 uint32_t addl_fw_state
;
537 /* Linux kernel thread */
538 struct workqueue_struct
*dpc_thread
;
539 struct work_struct dpc_work
;
541 /* Linux timer thread */
542 struct timer_list timer
;
543 uint32_t timer_active
;
545 /* Recovery Timers */
546 atomic_t check_relogin_timeouts
;
547 uint32_t retry_reset_ha_cnt
;
548 uint32_t isp_reset_timer
; /* reset test timer */
549 uint32_t nic_reset_timer
; /* simulated nic reset test timer */
551 struct list_head free_srb_q
;
552 uint16_t free_srb_q_count
;
553 uint16_t num_srbs_allocated
;
555 /* DMA Memory Block */
557 dma_addr_t queues_dma
;
558 unsigned long queues_len
;
560 #define MEM_ALIGN_VALUE \
561 ((max(REQUEST_QUEUE_DEPTH, RESPONSE_QUEUE_DEPTH)) * \
562 sizeof(struct queue_entry))
563 /* request and response queue variables */
564 dma_addr_t request_dma
;
565 struct queue_entry
*request_ring
;
566 struct queue_entry
*request_ptr
;
567 dma_addr_t response_dma
;
568 struct queue_entry
*response_ring
;
569 struct queue_entry
*response_ptr
;
570 dma_addr_t shadow_regs_dma
;
571 struct shadow_regs
*shadow_regs
;
572 uint16_t request_in
; /* Current indexes. */
573 uint16_t request_out
;
574 uint16_t response_in
;
575 uint16_t response_out
;
577 /* aen queue variables */
578 uint16_t aen_q_count
; /* Number of available aen_q entries */
579 uint16_t aen_in
; /* Current indexes */
581 struct aen aen_q
[MAX_AEN_ENTRIES
];
583 struct ql4_aen_log aen_log
;/* tracks all aens */
585 /* This mutex protects several threads to do mailbox commands
588 struct mutex mbox_sem
;
590 /* temporary mailbox status registers */
591 volatile uint8_t mbox_status_count
;
592 volatile uint32_t mbox_status
[MBOX_REG_COUNT
];
594 /* FW ddb index map */
595 struct ddb_entry
*fw_ddb_index_map
[MAX_DDB_ENTRIES
];
597 /* Saved srb for status continuation entry processing */
598 struct srb
*status_srb
;
602 /* qla82xx specific fields */
603 struct device_reg_82xx __iomem
*qla4_8xxx_reg
; /* Base I/O address */
604 unsigned long nx_pcibase
; /* Base I/O address */
605 uint8_t *nx_db_rd_ptr
; /* Doorbell read pointer */
606 unsigned long nx_db_wr_ptr
; /* Door bell write pointer */
607 unsigned long first_page_group_start
;
608 unsigned long first_page_group_end
;
611 uint32_t curr_window
;
612 uint32_t ddr_mn_window
;
613 unsigned long mn_win_crb
;
614 unsigned long ms_win_crb
;
620 struct qla4_8xxx_legacy_intr_set nx_legacy_intr
;
624 uint32_t fw_heartbeat_counter
;
626 struct isp_operations
*isp_ops
;
627 struct ql82xx_hw_data hw
;
629 struct ql4_msix_entry msix_entries
[QLA_MSIX_ENTRIES
];
631 uint32_t nx_dev_init_timeout
;
632 uint32_t nx_reset_timeout
;
634 struct completion mbx_intr_comp
;
636 struct ipaddress_config ip_config
;
637 struct iscsi_iface
*iface_ipv4
;
638 struct iscsi_iface
*iface_ipv6_0
;
639 struct iscsi_iface
*iface_ipv6_1
;
641 /* --- From About Firmware --- */
642 uint16_t iscsi_major
;
643 uint16_t iscsi_minor
;
644 uint16_t bootload_major
;
645 uint16_t bootload_minor
;
646 uint16_t bootload_patch
;
647 uint16_t bootload_build
;
648 uint16_t def_timeout
; /* Default login timeout */
650 uint32_t flash_state
;
651 #define QLFLASH_WAITING 0
652 #define QLFLASH_READING 1
653 #define QLFLASH_WRITING 2
654 struct dma_pool
*chap_dma_pool
;
655 uint8_t *chap_list
; /* CHAP table cache */
656 struct mutex chap_sem
;
657 #define CHAP_DMA_BLOCK_SIZE 512
658 struct workqueue_struct
*task_wq
;
659 unsigned long ddb_idx_map
[MAX_DDB_ENTRIES
/ BITS_PER_LONG
];
660 #define SYSFS_FLAG_FW_SEL_BOOT 2
661 struct iscsi_boot_kset
*boot_kset
;
662 struct ql4_boot_tgt_info boot_tgt
;
663 uint16_t phy_port_num
;
664 uint16_t phy_port_cnt
;
665 uint16_t iscsi_pci_func_cnt
;
666 uint8_t model_name
[16];
667 struct completion disable_acb_comp
;
668 struct dma_pool
*fw_ddb_dma_pool
;
669 #define DDB_DMA_BLOCK_SIZE 512
670 uint16_t pri_ddb_idx
;
671 uint16_t sec_ddb_idx
;
675 struct ql4_task_data
{
676 struct scsi_qla_host
*ha
;
677 uint8_t iocb_req_cnt
;
685 struct iscsi_task
*task
;
686 struct passthru_status sts
;
687 struct work_struct task_work
;
690 struct qla_endpoint
{
691 struct Scsi_Host
*host
;
692 struct sockaddr dst_addr
;
696 struct qla_endpoint
*qla_ep
;
699 static inline int is_ipv4_enabled(struct scsi_qla_host
*ha
)
701 return ((ha
->ip_config
.ipv4_options
& IPOPT_IPV4_PROTOCOL_ENABLE
) != 0);
704 static inline int is_ipv6_enabled(struct scsi_qla_host
*ha
)
706 return ((ha
->ip_config
.ipv6_options
&
707 IPV6_OPT_IPV6_PROTOCOL_ENABLE
) != 0);
710 static inline int is_qla4010(struct scsi_qla_host
*ha
)
712 return ha
->pdev
->device
== PCI_DEVICE_ID_QLOGIC_ISP4010
;
715 static inline int is_qla4022(struct scsi_qla_host
*ha
)
717 return ha
->pdev
->device
== PCI_DEVICE_ID_QLOGIC_ISP4022
;
720 static inline int is_qla4032(struct scsi_qla_host
*ha
)
722 return ha
->pdev
->device
== PCI_DEVICE_ID_QLOGIC_ISP4032
;
725 static inline int is_qla40XX(struct scsi_qla_host
*ha
)
727 return is_qla4032(ha
) || is_qla4022(ha
) || is_qla4010(ha
);
730 static inline int is_qla8022(struct scsi_qla_host
*ha
)
732 return ha
->pdev
->device
== PCI_DEVICE_ID_QLOGIC_ISP8022
;
735 /* Note: Currently AER/EEH is now supported only for 8022 cards
736 * This function needs to be updated when AER/EEH is enabled
739 static inline int is_aer_supported(struct scsi_qla_host
*ha
)
741 return ha
->pdev
->device
== PCI_DEVICE_ID_QLOGIC_ISP8022
;
744 static inline int adapter_up(struct scsi_qla_host
*ha
)
746 return (test_bit(AF_ONLINE
, &ha
->flags
) != 0) &&
747 (test_bit(AF_LINK_UP
, &ha
->flags
) != 0);
750 static inline struct scsi_qla_host
* to_qla_host(struct Scsi_Host
*shost
)
752 return (struct scsi_qla_host
*)iscsi_host_priv(shost
);
755 static inline void __iomem
* isp_semaphore(struct scsi_qla_host
*ha
)
757 return (is_qla4010(ha
) ?
758 &ha
->reg
->u1
.isp4010
.nvram
:
759 &ha
->reg
->u1
.isp4022
.semaphore
);
762 static inline void __iomem
* isp_nvram(struct scsi_qla_host
*ha
)
764 return (is_qla4010(ha
) ?
765 &ha
->reg
->u1
.isp4010
.nvram
:
766 &ha
->reg
->u1
.isp4022
.nvram
);
769 static inline void __iomem
* isp_ext_hw_conf(struct scsi_qla_host
*ha
)
771 return (is_qla4010(ha
) ?
772 &ha
->reg
->u2
.isp4010
.ext_hw_conf
:
773 &ha
->reg
->u2
.isp4022
.p0
.ext_hw_conf
);
776 static inline void __iomem
* isp_port_status(struct scsi_qla_host
*ha
)
778 return (is_qla4010(ha
) ?
779 &ha
->reg
->u2
.isp4010
.port_status
:
780 &ha
->reg
->u2
.isp4022
.p0
.port_status
);
783 static inline void __iomem
* isp_port_ctrl(struct scsi_qla_host
*ha
)
785 return (is_qla4010(ha
) ?
786 &ha
->reg
->u2
.isp4010
.port_ctrl
:
787 &ha
->reg
->u2
.isp4022
.p0
.port_ctrl
);
790 static inline void __iomem
* isp_port_error_status(struct scsi_qla_host
*ha
)
792 return (is_qla4010(ha
) ?
793 &ha
->reg
->u2
.isp4010
.port_err_status
:
794 &ha
->reg
->u2
.isp4022
.p0
.port_err_status
);
797 static inline void __iomem
* isp_gp_out(struct scsi_qla_host
*ha
)
799 return (is_qla4010(ha
) ?
800 &ha
->reg
->u2
.isp4010
.gp_out
:
801 &ha
->reg
->u2
.isp4022
.p0
.gp_out
);
804 static inline int eeprom_ext_hw_conf_offset(struct scsi_qla_host
*ha
)
806 return (is_qla4010(ha
) ?
807 offsetof(struct eeprom_data
, isp4010
.ext_hw_conf
) / 2 :
808 offsetof(struct eeprom_data
, isp4022
.ext_hw_conf
) / 2);
811 int ql4xxx_sem_spinlock(struct scsi_qla_host
* ha
, u32 sem_mask
, u32 sem_bits
);
812 void ql4xxx_sem_unlock(struct scsi_qla_host
* ha
, u32 sem_mask
);
813 int ql4xxx_sem_lock(struct scsi_qla_host
* ha
, u32 sem_mask
, u32 sem_bits
);
815 static inline int ql4xxx_lock_flash(struct scsi_qla_host
*a
)
818 return ql4xxx_sem_spinlock(a
, QL4010_FLASH_SEM_MASK
,
819 QL4010_FLASH_SEM_BITS
);
821 return ql4xxx_sem_spinlock(a
, QL4022_FLASH_SEM_MASK
,
822 (QL4022_RESOURCE_BITS_BASE_CODE
|
823 (a
->mac_index
)) << 13);
826 static inline void ql4xxx_unlock_flash(struct scsi_qla_host
*a
)
829 ql4xxx_sem_unlock(a
, QL4010_FLASH_SEM_MASK
);
831 ql4xxx_sem_unlock(a
, QL4022_FLASH_SEM_MASK
);
834 static inline int ql4xxx_lock_nvram(struct scsi_qla_host
*a
)
837 return ql4xxx_sem_spinlock(a
, QL4010_NVRAM_SEM_MASK
,
838 QL4010_NVRAM_SEM_BITS
);
840 return ql4xxx_sem_spinlock(a
, QL4022_NVRAM_SEM_MASK
,
841 (QL4022_RESOURCE_BITS_BASE_CODE
|
842 (a
->mac_index
)) << 10);
845 static inline void ql4xxx_unlock_nvram(struct scsi_qla_host
*a
)
848 ql4xxx_sem_unlock(a
, QL4010_NVRAM_SEM_MASK
);
850 ql4xxx_sem_unlock(a
, QL4022_NVRAM_SEM_MASK
);
853 static inline int ql4xxx_lock_drvr(struct scsi_qla_host
*a
)
856 return ql4xxx_sem_lock(a
, QL4010_DRVR_SEM_MASK
,
857 QL4010_DRVR_SEM_BITS
);
859 return ql4xxx_sem_lock(a
, QL4022_DRVR_SEM_MASK
,
860 (QL4022_RESOURCE_BITS_BASE_CODE
|
861 (a
->mac_index
)) << 1);
864 static inline void ql4xxx_unlock_drvr(struct scsi_qla_host
*a
)
867 ql4xxx_sem_unlock(a
, QL4010_DRVR_SEM_MASK
);
869 ql4xxx_sem_unlock(a
, QL4022_DRVR_SEM_MASK
);
872 static inline int ql4xxx_reset_active(struct scsi_qla_host
*ha
)
874 return test_bit(DPC_RESET_ACTIVE
, &ha
->dpc_flags
) ||
875 test_bit(DPC_RESET_HA
, &ha
->dpc_flags
) ||
876 test_bit(DPC_RETRY_RESET_HA
, &ha
->dpc_flags
) ||
877 test_bit(DPC_RESET_HA_INTR
, &ha
->dpc_flags
) ||
878 test_bit(DPC_RESET_HA_FW_CONTEXT
, &ha
->dpc_flags
) ||
879 test_bit(DPC_HA_UNRECOVERABLE
, &ha
->dpc_flags
);
882 /*---------------------------------------------------------------------------*/
884 /* Defines for qla4xxx_initialize_adapter() and qla4xxx_recover_adapter() */
886 #define INIT_ADAPTER 0
887 #define RESET_ADAPTER 1
889 #define PRESERVE_DDB_LIST 0
890 #define REBUILD_DDB_LIST 1
892 /* Defines for process_aen() */
893 #define PROCESS_ALL_AENS 0
894 #define FLUSH_DDB_CHANGED_AENS 1
896 #endif /*_QLA4XXX_H */