2 * Copyright (c) 2002-2008 Sam Leffler, Errno Consulting
3 * Copyright (c) 2002-2006 Atheros Communications, Inc.
5 * Permission to use, copy, modify, and/or distribute this software for any
6 * purpose with or without fee is hereby granted, provided that the above
7 * copyright notice and this permission notice appear in all copies.
9 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
10 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
11 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
12 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
13 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
14 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
15 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
21 #ifdef AH_SUPPORT_AR5211
24 #include "ah_internal.h"
27 #include "ar5211/ar5211.h"
28 #include "ar5211/ar5211reg.h"
29 #include "ar5211/ar5211desc.h"
35 ar5211GetRxDP(struct ath_hal
*ah
)
37 return OS_REG_READ(ah
, AR_RXDP
);
44 ar5211SetRxDP(struct ath_hal
*ah
, uint32_t rxdp
)
46 OS_REG_WRITE(ah
, AR_RXDP
, rxdp
);
47 HALASSERT(OS_REG_READ(ah
, AR_RXDP
) == rxdp
);
52 * Set Receive Enable bits.
55 ar5211EnableReceive(struct ath_hal
*ah
)
57 OS_REG_WRITE(ah
, AR_CR
, AR_CR_RXE
);
61 * Stop Receive at the DMA engine
64 ar5211StopDmaReceive(struct ath_hal
*ah
)
66 OS_REG_WRITE(ah
, AR_CR
, AR_CR_RXD
); /* Set receive disable bit */
67 if (!ath_hal_wait(ah
, AR_CR
, AR_CR_RXE
, 0)) {
69 ath_hal_printf(ah
, "%s failed to stop in 10ms\n"
70 "AR_CR=0x%08X\nAR_DIAG_SW=0x%08X\n"
72 , OS_REG_READ(ah
, AR_CR
)
73 , OS_REG_READ(ah
, AR_DIAG_SW
)
83 * Start Transmit at the PCU engine (unpause receive)
86 ar5211StartPcuReceive(struct ath_hal
*ah
)
88 OS_REG_WRITE(ah
, AR_DIAG_SW
,
89 OS_REG_READ(ah
, AR_DIAG_SW
) & ~(AR_DIAG_SW_DIS_RX
));
93 * Stop Transmit at the PCU engine (pause receive)
96 ar5211StopPcuReceive(struct ath_hal
*ah
)
98 OS_REG_WRITE(ah
, AR_DIAG_SW
,
99 OS_REG_READ(ah
, AR_DIAG_SW
) | AR_DIAG_SW_DIS_RX
);
103 * Set multicast filter 0 (lower 32-bits)
104 * filter 1 (upper 32-bits)
107 ar5211SetMulticastFilter(struct ath_hal
*ah
, uint32_t filter0
, uint32_t filter1
)
109 OS_REG_WRITE(ah
, AR_MCAST_FIL0
, filter0
);
110 OS_REG_WRITE(ah
, AR_MCAST_FIL1
, filter1
);
114 * Clear multicast filter by index
117 ar5211ClrMulticastFilterIndex(struct ath_hal
*ah
, uint32_t ix
)
124 val
= OS_REG_READ(ah
, AR_MCAST_FIL1
);
125 OS_REG_WRITE(ah
, AR_MCAST_FIL1
, (val
&~ (1<<(ix
-32))));
127 val
= OS_REG_READ(ah
, AR_MCAST_FIL0
);
128 OS_REG_WRITE(ah
, AR_MCAST_FIL0
, (val
&~ (1<<ix
)));
134 * Set multicast filter by index
137 ar5211SetMulticastFilterIndex(struct ath_hal
*ah
, uint32_t ix
)
144 val
= OS_REG_READ(ah
, AR_MCAST_FIL1
);
145 OS_REG_WRITE(ah
, AR_MCAST_FIL1
, (val
| (1<<(ix
-32))));
147 val
= OS_REG_READ(ah
, AR_MCAST_FIL0
);
148 OS_REG_WRITE(ah
, AR_MCAST_FIL0
, (val
| (1<<ix
)));
154 * Get receive filter.
157 ar5211GetRxFilter(struct ath_hal
*ah
)
159 return OS_REG_READ(ah
, AR_RX_FILTER
);
163 * Set receive filter.
166 ar5211SetRxFilter(struct ath_hal
*ah
, uint32_t bits
)
168 OS_REG_WRITE(ah
, AR_RX_FILTER
, bits
);
172 * Initialize RX descriptor, by clearing the status and clearing
173 * the size. This is not strictly HW dependent, but we want the
174 * control and status words to be opaque above the hal.
177 ar5211SetupRxDesc(struct ath_hal
*ah
, struct ath_desc
*ds
,
178 uint32_t size
, u_int flags
)
180 struct ar5211_desc
*ads
= AR5211DESC(ds
);
183 ads
->ds_ctl1
= size
& AR_BufLen
;
184 if (ads
->ds_ctl1
!= size
) {
185 HALDEBUG(ah
, HAL_DEBUG_ANY
, "%s: buffer size %u too large\n",
189 if (flags
& HAL_RXDESC_INTREQ
)
190 ads
->ds_ctl1
|= AR_RxInterReq
;
191 ads
->ds_status0
= ads
->ds_status1
= 0;
197 * Process an RX descriptor, and return the status to the caller.
198 * Copy some hardware specific items into the software portion
201 * NB: the caller is responsible for validating the memory contents
202 * of the descriptor (e.g. flushing any cached copy).
205 ar5211ProcRxDesc(struct ath_hal
*ah
, struct ath_desc
*ds
,
206 uint32_t pa
, struct ath_desc
*nds
, uint64_t tsf
,
207 struct ath_rx_status
*rs
)
209 struct ar5211_desc
*ads
= AR5211DESC(ds
);
210 struct ar5211_desc
*ands
= AR5211DESC(nds
);
212 if ((ads
->ds_status1
& AR_Done
) == 0)
213 return HAL_EINPROGRESS
;
215 * Given the use of a self-linked tail be very sure that the hw is
216 * done with this descriptor; the hw may have done this descriptor
217 * once and picked it up again...make sure the hw has moved on.
219 if ((ands
->ds_status1
& AR_Done
) == 0 && OS_REG_READ(ah
, AR_RXDP
) == pa
)
220 return HAL_EINPROGRESS
;
222 rs
->rs_datalen
= ads
->ds_status0
& AR_DataLen
;
223 rs
->rs_tstamp
= MS(ads
->ds_status1
, AR_RcvTimestamp
);
225 if ((ads
->ds_status1
& AR_FrmRcvOK
) == 0) {
226 if (ads
->ds_status1
& AR_CRCErr
)
227 rs
->rs_status
|= HAL_RXERR_CRC
;
228 else if (ads
->ds_status1
& AR_DecryptCRCErr
)
229 rs
->rs_status
|= HAL_RXERR_DECRYPT
;
231 rs
->rs_status
|= HAL_RXERR_PHY
;
232 rs
->rs_phyerr
= MS(ads
->ds_status1
, AR_PHYErr
);
235 /* XXX what about KeyCacheMiss? */
236 rs
->rs_rssi
= MS(ads
->ds_status0
, AR_RcvSigStrength
);
237 if (ads
->ds_status1
& AR_KeyIdxValid
)
238 rs
->rs_keyix
= MS(ads
->ds_status1
, AR_KeyIdx
);
240 rs
->rs_keyix
= HAL_RXKEYIX_INVALID
;
241 /* NB: caller expected to do rate table mapping */
242 rs
->rs_rate
= MS(ads
->ds_status0
, AR_RcvRate
);
243 rs
->rs_antenna
= MS(ads
->ds_status0
, AR_RcvAntenna
);
244 rs
->rs_more
= (ads
->ds_status0
& AR_More
) ? 1 : 0;
248 #endif /* AH_SUPPORT_AR5211 */