Make load_out independent of dma_pf_width
[AtosmChip.git] / antic.v
blobf71b68830c4f555045b04456494ca17c1a6d6d80
1 // Atosm Chip
2 // Copyright (C) 2008 Tomasz Malesinski <tmal@mimuw.edu.pl>
3 //
4 // This program is free software; you can redistribute it and/or modify
5 // it under the terms of the GNU General Public License as published by
6 // the Free Software Foundation; either version 2 of the License, or
7 // (at your option) any later version.
8 //
9 // This program is distributed in the hope that it will be useful,
10 // but WITHOUT ANY WARRANTY; without even the implied warranty of
11 // MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 // GNU General Public License for more details.
14 // You should have received a copy of the GNU General Public License
15 // along with this program; if not, write to the Free Software
16 // Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 module antic_ms_hcount_seq(clk_i, ms_hcount,
19 new_block, dma_block, char_block, dma_pf_width, ir,
20 shift_reg_shift, load_pf, load_char, load_out,
21 out_reg_shift);
22 input clk_i, ms_hcount;
23 input new_block, dma_block, char_block, dma_pf_width, ir;
24 output shift_reg_shift, load_pf, load_char, load_out, out_reg_shift;
26 wire clk_i;
27 wire [7:0] ms_hcount;
28 wire new_block, dma_block, char_block;
29 wire [1:0] dma_pf_width;
30 wire [7:0] ir;
31 wire shift_reg_shift;
32 reg load_pf, load_char;
33 wire load_out;
34 wire out_reg_shift;
36 reg load_pf_0, load_char_0;
37 reg [3:0] pf_byte_mod;
38 reg [1:0] pf_pixel_mod;
40 always @ (ir)
41 case (ir[3:0])
42 'h2: begin
43 pf_byte_mod = 3;
44 pf_pixel_mod = 0;
45 end
46 'h3: begin
47 pf_byte_mod = 3;
48 pf_pixel_mod = 0;
49 end
50 'h4: begin
51 pf_byte_mod = 3;
52 pf_pixel_mod = 0;
53 end
54 'h5: begin
55 pf_byte_mod = 3;
56 pf_pixel_mod = 0;
57 end
58 'h6: begin
59 pf_byte_mod = 7;
60 pf_pixel_mod = 0;
61 end
62 'h7: begin
63 pf_byte_mod = 7;
64 pf_pixel_mod = 0;
65 end
66 'h8: begin
67 pf_byte_mod = 15;
68 pf_pixel_mod = 3;
69 end
70 'h9: begin
71 pf_byte_mod = 15;
72 pf_pixel_mod = 1;
73 end
74 'ha: begin
75 pf_byte_mod = 7;
76 pf_pixel_mod = 1;
77 end
78 'hb: begin
79 pf_byte_mod = 7;
80 pf_pixel_mod = 0;
81 end
82 'hc: begin
83 pf_byte_mod = 7;
84 pf_pixel_mod = 0;
85 end
86 'hd: begin
87 pf_byte_mod = 3;
88 pf_pixel_mod = 0;
89 end
90 'he: begin
91 pf_byte_mod = 3;
92 pf_pixel_mod = 0;
93 end
94 'hf: begin
95 pf_byte_mod = 3;
96 pf_pixel_mod = 0;
97 end
98 default: begin
99 pf_byte_mod = 3;
100 pf_pixel_mod = 0;
102 endcase
104 assign shift_reg_shift = (ms_hcount >= 3) && (ms_hcount < 192 + 3) &&
105 (ms_hcount[1:0] == 3);
107 assign out_reg_shift = ((ms_hcount[1:0] & pf_pixel_mod) ==
108 (2'd2 & pf_pixel_mod));
110 always @ (new_block or dma_block or dma_pf_width or ms_hcount or
111 pf_byte_mod or ir) begin
112 load_pf_0 = 0;
113 if (new_block && dma_block) begin
114 if (dma_pf_width == 1 && !ir[4])
115 load_pf_0 = ((ms_hcount & pf_byte_mod) == (3 & pf_byte_mod)) &&
116 (ms_hcount >= 32 + 3) && (ms_hcount < 160 + 3);
117 else if (dma_pf_width == (ir[4] ? 1 : 2))
118 load_pf_0 = ((ms_hcount & pf_byte_mod) == (3 & pf_byte_mod)) &&
119 (ms_hcount >= 16 + 3) && (ms_hcount < 176 + 3);
120 else if (dma_pf_width == 3 || (ir[4] && dma_pf_width == 2))
121 load_pf_0 = ((ms_hcount & pf_byte_mod) == (3 & pf_byte_mod)) &&
122 (ms_hcount >= 3) && (ms_hcount < 192 + 3);
126 always @ (dma_block or dma_pf_width or ms_hcount or pf_byte_mod) begin
127 load_char_0 = 0;
128 if (dma_block)
129 case (dma_pf_width)
130 1: load_char_0 = ((ms_hcount & pf_byte_mod) == (9 & pf_byte_mod)) &&
131 (ms_hcount >= 32 + 9 && ms_hcount < 160 + 9);
132 2: load_char_0 = ((ms_hcount & pf_byte_mod) == (9 & pf_byte_mod)) &&
133 (ms_hcount >= 16 + 9 && ms_hcount < 176 + 9);
134 3: load_char_0 = ((ms_hcount & pf_byte_mod) == (9 & pf_byte_mod)) &&
135 (ms_hcount >= 9 && ms_hcount < 192 + 9);
136 endcase
139 assign load_out = ((ms_hcount[3:0] & pf_byte_mod) == (4'd12 & pf_byte_mod));
141 always @ (posedge clk_i) begin
142 load_pf <= load_pf_0;
143 load_char <= load_char_0 && char_block;
145 endmodule
147 module antic_shift_reg(clk_i, shift, load, in, out);
148 input clk_i;
149 input shift;
150 input load;
151 input in;
153 output out;
155 wire clk_i;
156 wire shift;
157 wire load;
158 wire [7:0] in;
159 wire [7:0] out;
161 reg [7:0] shift_reg [0:47];
163 integer i;
165 assign out = shift_reg[1];
167 always @ (posedge clk_i) begin
168 if (shift)
169 for (i = 0; i < 47; i = i + 1)
170 shift_reg[i + 1] <= shift_reg[i];
171 if (load)
172 shift_reg[0] <= in;
173 else if (shift)
174 shift_reg[0] <= shift_reg[47];
176 endmodule
178 module antic(rst_i, clk_i,
179 adr_i, adr_o,
180 slavedat_i, masterdat_i,
181 dat_o,
182 we_i,
183 stb_i, stb_o,
184 ack_i, ack_o,
185 cyc_o,
186 clk2_i,
187 nmi,
188 antic_out);
189 input rst_i;
190 input clk_i;
191 input adr_i;
192 input slavedat_i;
193 input masterdat_i;
194 input we_i;
195 input stb_i;
196 input ack_i;
197 input clk2_i;
199 output adr_o;
200 output dat_o;
201 output stb_o;
202 output ack_o;
203 output cyc_o;
204 output nmi;
205 output antic_out;
207 wire rst_i, clk_i;
208 wire [3:0] adr_i;
209 wire [7:0] slavedat_i;
210 wire [7:0] masterdat_i;
211 wire we_i;
212 wire stb_i;
213 wire ack_i;
214 wire clk2_i;
216 reg [15:0] adr_o;
217 reg [7:0] dat_o;
218 wire stb_o;
219 wire ack_o;
220 wire cyc_o;
221 wire nmi;
222 reg [2:0] antic_out;
224 reg [1:0] dma_pf_width;
225 reg dma_mis_en;
226 reg dma_ply_en;
227 reg dma_pm_1res;
228 reg dma_instr_en;
230 reg [6:0] chbase;
231 reg [2:0] chactl;
232 reg [5:0] pmbase;
233 reg [3:0] hscrol;
234 reg [3:0] vscrol;
236 wire nmireq_dli, nmireq_vbi;
237 reg nmist_dli, nmist_vbi;
238 reg nmien_dli, nmien_vbi;
240 reg [15:0] dlist_ctr;
241 reg [7:0] dlist_ctr_tmp;
242 wire dl_load;
244 reg [15:0] memscan_ctr;
246 reg [7:0] hcount;
247 reg [8:0] vcount;
248 reg [3:0] dcount;
249 reg [7:0] ms_hcount;
251 reg [7:0] ir;
252 reg new_block;
253 reg [3:0] maxline;
254 wire dli;
255 wire wait_vblank;
256 wire dma_block;
257 reg char_block;
258 reg one_bit_pixel;
260 reg wsync;
262 wire load_instr;
263 wire load_dlptrl;
264 wire load_dlptrh;
265 wire load_memscanl;
266 wire load_memscanh;
267 wire load_mis;
268 wire load_ply;
269 wire load_pf;
270 wire load_char;
272 wire [1:0] dma_ply_num;
274 wire load_out_p, load_out;
276 wire hblank, vblank, vsync;
277 reg dwin;
279 wire shift_reg_shift;
280 wire [7:0] shift_reg_out;
281 reg [7:0] char_data, out_reg;
282 wire out_reg_shift;
283 reg [1:0] char_color_p, char_color;
285 assign ack_o = stb_i;
287 // Read registers.
288 always @ (adr_i or vcount or nmist_dli or nmist_vbi)
289 case (adr_i)
290 'hb:
291 dat_o = vcount[8:1];
292 'hf:
293 dat_o = {nmist_dli, nmist_vbi, 6'b0};
294 default:
295 dat_o = 'hff;
296 endcase
298 // DMACTL
299 always @ (posedge clk_i)
300 if (stb_i && we_i && adr_i == 'h0) begin
301 dma_pf_width <= slavedat_i[1:0];
302 dma_mis_en <= slavedat_i[2];
303 dma_ply_en <= slavedat_i[3];
304 dma_pm_1res <= slavedat_i[4];
305 dma_instr_en <= slavedat_i[5];
308 // CHACTL
309 always @ (posedge clk_i)
310 if (stb_i && we_i && adr_i == 'h1)
311 chactl <= slavedat_i[2:0];
313 // DLISTL/H
314 always @ (posedge clk_i)
315 if (stb_i && we_i && adr_i == 'h2)
316 dlist_ctr[7:0] <= slavedat_i;
317 else if (stb_i && we_i && adr_i == 'h3)
318 dlist_ctr[15:8] <= slavedat_i;
319 else if (dl_load) begin
320 if (!load_dlptrh)
321 dlist_ctr[9:0] <= dlist_ctr[9:0] + 1;
322 else begin
323 dlist_ctr[15:8] <= masterdat_i;
324 dlist_ctr[7:0] <= dlist_ctr_tmp;
326 if (load_dlptrl)
327 dlist_ctr_tmp <= masterdat_i;
330 // HSCROL
331 always @ (posedge clk_i)
332 if (stb_i && we_i && adr_i == 'h4)
333 hscrol <= slavedat_i[3:0];
335 // VSCROL
336 always @ (posedge clk_i)
337 if (stb_i && we_i && adr_i == 'h5)
338 vscrol <= slavedat_i[3:0];
340 // PMBASE
341 always @ (posedge clk_i)
342 if (stb_i && we_i && adr_i == 'h7)
343 pmbase <= slavedat_i[7:2];
345 // CHBASE
346 always @ (posedge clk_i)
347 if (stb_i && we_i && adr_i == 'h9)
348 chbase <= slavedat_i[7:1];
350 // WSYNC
351 always @ (posedge clk_i)
352 if (rst_i || hcount == 206)
353 wsync <= 0;
354 else if (stb_i && we_i && adr_i == 'ha)
355 wsync <= 1;
357 // NMIEN
358 always @ (posedge clk_i)
359 if (rst_i) begin
360 nmien_vbi <= 0;
361 nmien_dli <= 0;
362 end else if (stb_i && we_i && adr_i == 'he) begin
363 nmien_vbi <= slavedat_i[6];
364 nmien_dli <= slavedat_i[7];
367 // HCOUNT
368 always @ (posedge clk2_i)
369 if (rst_i && !clk_i)
370 hcount <= 0;
371 else if (hcount == 227)
372 hcount <= 0;
373 else
374 hcount <= hcount + 1;
376 // VCOUNT
377 always @ (posedge clk2_i)
378 if (rst_i && !clk_i)
379 vcount <= 0;
380 else if (hcount == 227)
381 if (vcount == 311)
382 vcount <= 0;
383 else
384 vcount <= vcount + 1;
386 // Display list interrupt.
387 assign nmireq_dli = (hcount == 16 && dcount == maxline && dli &&
388 nmien_dli && !vblank && !wait_vblank);
390 // Vertical blank interrupt.
391 assign nmireq_vbi = (hcount == 16 && vcount == 240 && nmien_vbi);
393 always @ (posedge clk_i)
394 if (rst_i) begin
395 nmist_vbi <= 0;
396 nmist_dli <= 0;
397 end else if (nmireq_vbi) begin
398 nmist_vbi <= 1;
399 nmist_dli <= 0;
400 end else if (nmireq_dli) begin
401 nmist_vbi <= 0;
402 nmist_dli <= 1;
403 end else if (stb_i && we_i && adr_i =='hf) begin
404 nmist_vbi <= 0;
405 nmist_dli <= 0;
408 assign nmi = nmireq_dli | nmireq_vbi;
410 always @ (posedge clk2_i)
411 if (hcount == 227)
412 if (dma_instr_en &&
413 (vcount == 7 ||
414 (dcount == maxline && !wait_vblank && !vblank && dma_instr_en)))
415 new_block <= 1;
416 else
417 new_block <= 0;
419 assign load_instr = new_block && (hcount == 2);
421 // DCOUNT
422 always @ (posedge clk2_i)
423 if (vcount == 0)
424 dcount <= 0;
425 else if (hcount == 0)
426 if (new_block)
427 dcount <= 0; // TODO: vscroll
428 else
429 dcount <= dcount + 1;
431 // Memory Scan Counter.
432 always @ (posedge clk_i)
433 if (load_pf)
434 memscan_ctr[11:0] <= memscan_ctr[11:0] + 1;
435 else if (load_memscanl)
436 memscan_ctr[7:0] <= masterdat_i;
437 else if (load_memscanh)
438 memscan_ctr[15:8] <= masterdat_i;
440 // Instruction register.
441 always @ (posedge clk_i)
442 if (load_instr)
443 ir <= masterdat_i;
444 else if (vcount == 0)
445 ir <= 0;
447 // Instruction decoder.
448 always @ (ir) begin
449 maxline = 0;
450 char_block = 0;
451 one_bit_pixel = 0;
452 case (ir[3:0])
453 'h0: maxline = ir[6:4];
454 'h1: maxline = 0;
455 'h2: begin
456 maxline = 7;
457 char_block = 1;
458 one_bit_pixel = 0;
460 'h3: begin
461 maxline = 9;
462 char_block = 1;
463 one_bit_pixel = 0;
465 'h4: begin
466 maxline = 7;
467 char_block = 1;
468 one_bit_pixel = 0;
470 'h5: begin
471 maxline = 15;
472 char_block = 1;
473 one_bit_pixel = 0;
475 'h6: begin
476 maxline = 7;
477 char_block = 1;
478 one_bit_pixel = 1;
480 'h7: begin
481 maxline = 15;
482 char_block = 1;
483 one_bit_pixel = 1;
485 'h8: begin
486 maxline = 7;
487 char_block = 0;
488 one_bit_pixel = 0;
490 'h9: begin
491 maxline = 3;
492 char_block = 0;
493 one_bit_pixel = 1;
495 'ha: begin
496 maxline = 3;
497 char_block = 0;
498 one_bit_pixel = 0;
500 'hb: begin
501 maxline = 1;
502 char_block = 0;
503 one_bit_pixel = 1;
505 'hc: begin
506 maxline = 0;
507 char_block = 0;
508 one_bit_pixel = 1;
510 'hd: begin
511 maxline = 1;
512 char_block = 0;
513 one_bit_pixel = 0;
515 'he: begin
516 maxline = 0;
517 char_block = 0;
518 one_bit_pixel = 0;
520 'hf: begin
521 maxline = 0;
522 char_block = 0;
523 one_bit_pixel = 0;
525 endcase
528 assign dli = ir[7];
529 assign wait_vblank = (ir == 'h41);
530 assign dma_block = (ir[3:0] != 0 && ir[3:0] != 1);
532 assign load_dlptrl = new_block && (ir[3:0] == 1) && (hcount == 12);
533 assign load_dlptrh = new_block && (ir[3:0] == 1) && (hcount == 14);
535 assign load_memscanl = new_block && dma_block && ir[6] && (hcount == 12);
536 assign load_memscanh = new_block && dma_block && ir[6] && (hcount == 14);
538 assign load_mis = !vblank && dma_mis_en && (hcount == 0);
539 assign load_ply = !vblank && dma_ply_en &&
540 (hcount == 4 || hcount == 6 ||
541 hcount == 8 || hcount == 10);
542 assign dma_ply_num = (hcount >> 1) - 2;
544 assign dl_load = load_instr || load_memscanh || load_memscanl ||
545 load_dlptrh || load_dlptrl;
547 always @ (posedge clk2_i)
548 if (hcount == 16 + (ir[4] ? (hscrol & ~1) : 0))
549 ms_hcount <= 0;
550 else
551 ms_hcount <= ms_hcount + 1;
553 antic_ms_hcount_seq u_ms_hcount_seq(.clk_i(clk_i),
554 .ms_hcount(ms_hcount),
555 .new_block(new_block),
556 .dma_block(dma_block),
557 .char_block(char_block),
558 .dma_pf_width(dma_pf_width),
559 .ir(ir),
560 .shift_reg_shift(shift_reg_shift),
561 .load_pf(load_pf),
562 .load_char(load_char),
563 .load_out(load_out),
564 .out_reg_shift(out_reg_shift));
566 always @ (hcount or dma_pf_width or dma_instr_en or vblank) begin
567 if (!dma_instr_en || vblank)
568 dwin = 0;
569 else
570 case (dma_pf_width)
571 0: dwin = 0;
572 1: dwin = (hcount >= 64 && hcount < 192);
573 2: dwin = (hcount >= 48 && hcount < 208);
574 3: dwin = (hcount >= 44 && hcount < 220);
575 endcase
578 assign hblank = (hcount < 34 || hcount >= 222);
579 assign vblank = (vcount < 8 || vcount >= 240);
581 // TODO: lines here are approximate.
582 assign vsync = (vcount >= 300 && vcount < 303);
584 always @ (posedge clk_i)
585 if (load_char) begin
586 // TODO: change name out_reg_p na char_data
587 char_data <= masterdat_i;
588 char_color_p <= shift_reg_out[7:6];
591 always @ (posedge clk2_i)
592 if (load_out) begin
593 out_reg <= char_block ? char_data : shift_reg_out;
594 char_color <= char_color_p;
596 else if (out_reg_shift)
597 if (one_bit_pixel)
598 out_reg <= {out_reg[6:0], 1'b0};
599 else
600 out_reg <= {out_reg[5:0], 2'b00};
602 always @ (vsync or vblank or hblank or dwin or ir or out_reg or
603 char_color) begin
604 if (vsync)
605 antic_out = 3'b001;
606 else if (hblank || vblank)
607 if (ir[3:0] == 2 || ir[3:0] == 3 || ir[3:0] == 'hf)
608 antic_out = 3'b011;
609 else
610 antic_out = 3'b010;
611 else if (dwin)
612 if (ir[3:0] == 2 || ir[3:0] == 3)
613 if (char_color[1])
614 antic_out = {1'b1,
615 (out_reg[7:6] & ~{2{chactl[0]}}) ^ {2{chactl[1]}}};
616 else
617 antic_out = {1'b1, out_reg[7:6]};
618 else if (ir[3:0] == 'hf)
619 antic_out = {1'b1, out_reg[7:6]};
620 else if (ir[3:0] == 4 || ir[3:0] == 5)
621 case (out_reg[7:6])
622 0: antic_out = 3'b000;
623 1: antic_out = 3'b100;
624 2: antic_out = 3'b101;
625 3: antic_out = char_color[1] ? 3'b111 : 3'b110;
626 endcase
627 else if (ir[3:0] == 6 || ir[3:0] == 7)
628 if (out_reg[7])
629 antic_out = {1'b1, char_color};
630 else
631 antic_out = 3'b000;
632 else if (ir[3:0] == 8 || ir[3:0] == 'ha || ir[3:0] == 'hd ||
633 ir[3:0] == 'he)
634 case (out_reg[7:6])
635 0: antic_out = 3'b000;
636 1: antic_out = 3'b100;
637 2: antic_out = 3'b101;
638 3: antic_out = 3'b110;
639 endcase
640 else if (ir[3:0] == 9 || ir[3:0] == 'hb || ir[3:0] == 'hc)
641 antic_out = out_reg[7] ? 3'b100 : 3'b000;
642 else
643 antic_out = 3'b000;
644 else
645 antic_out = 3'b000;
648 always @ (dl_load or dlist_ctr or load_mis or load_ply or
649 pmbase or vcount or dma_ply_num or
650 load_pf or memscan_ctr or
651 load_char or chbase or shift_reg_out or dcount) begin
652 if (dl_load)
653 adr_o = dlist_ctr;
654 else if (load_mis)
655 adr_o = dma_pm_1res ?
656 {pmbase[5:1], 3'b011, vcount[7:0]} :
657 {pmbase[5:0], 3'b011, vcount[7:1]};
658 else if (load_ply)
659 adr_o = dma_pm_1res ?
660 {pmbase[5:1], 1'b1, dma_ply_num, vcount[7:0]} :
661 {pmbase[5:0], 1'b1, dma_ply_num, vcount[7:1]};
662 else if (load_pf)
663 adr_o = memscan_ctr;
664 else if (load_char)
665 case (ir[3:0])
666 2: adr_o = {chbase[6:1], shift_reg_out[6:0], dcount[2:0]};
667 3: adr_o = {chbase[6:1], shift_reg_out[6:0], dcount[2:0]};
668 4: adr_o = {chbase[6:1], shift_reg_out[6:0], dcount[2:0]};
669 5: adr_o = {chbase[6:1], shift_reg_out[6:0], dcount[3:1]};
670 6: adr_o = {chbase[6:0], shift_reg_out[5:0], dcount[2:0]};
671 7: adr_o = {chbase[6:0], shift_reg_out[5:0], dcount[3:1]};
672 endcase
673 else
674 adr_o = 0; // TODO: load some pointer by default
677 assign stb_o = dl_load || load_mis || load_ply || load_pf || load_char ||
678 wsync;
679 assign cyc_o = stb_o;
681 antic_shift_reg u_shift_reg(.clk_i(clk_i),
682 .shift(shift_reg_shift),
683 .load(load_pf),
684 .in(masterdat_i),
685 .out(shift_reg_out));
686 endmodule