2 // Copyright (C) 2008 Tomasz Malesinski <tmal@mimuw.edu.pl>
4 // This program is free software; you can redistribute it and/or modify
5 // it under the terms of the GNU General Public License as published by
6 // the Free Software Foundation; either version 2 of the License, or
7 // (at your option) any later version.
9 // This program is distributed in the hope that it will be useful,
10 // but WITHOUT ANY WARRANTY; without even the implied warranty of
11 // MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 // GNU General Public License for more details.
14 // You should have received a copy of the GNU General Public License
15 // along with this program; if not, write to the Free Software
16 // Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 module antic_ms_hcount_seq(clk_i
, ms_hcount
,
19 new_block
, dma_block
, char_block
, dma_pf_width
, ir
,
20 shift_reg_shift
, load_pf
, load_char
, load_out
,
22 input clk_i
, ms_hcount
;
23 input new_block
, dma_block
, char_block
, dma_pf_width
, ir
;
24 output shift_reg_shift
, load_pf
, load_char
, load_out
, out_reg_shift
;
28 wire new_block
, dma_block
, char_block
;
29 wire [1:0] dma_pf_width
;
32 reg load_pf
, load_char
;
36 reg load_pf_0
, load_char_0
;
37 reg [3:0] pf_byte_mod
;
38 reg [1:0] pf_pixel_mod
;
104 assign shift_reg_shift
= (ms_hcount
>= 3) && (ms_hcount
< 192 + 3) &&
105 (ms_hcount
[1:0] == 3);
107 assign out_reg_shift
= ((ms_hcount
[1:0] & pf_pixel_mod
) ==
108 (2'd2 & pf_pixel_mod
));
110 always @ (new_block
or dma_block
or dma_pf_width
or ms_hcount
or
111 pf_byte_mod
or ir
) begin
113 if (new_block
&& dma_block
) begin
114 if (dma_pf_width
== 1 && !ir
[4])
115 load_pf_0
= ((ms_hcount
& pf_byte_mod
) == (3 & pf_byte_mod
)) &&
116 (ms_hcount
>= 32 + 3) && (ms_hcount
< 160 + 3);
117 else if (dma_pf_width
== (ir
[4] ?
1 : 2))
118 load_pf_0
= ((ms_hcount
& pf_byte_mod
) == (3 & pf_byte_mod
)) &&
119 (ms_hcount
>= 16 + 3) && (ms_hcount
< 176 + 3);
120 else if (dma_pf_width
== 3 ||
(ir
[4] && dma_pf_width
== 2))
121 load_pf_0
= ((ms_hcount
& pf_byte_mod
) == (3 & pf_byte_mod
)) &&
122 (ms_hcount
>= 3) && (ms_hcount
< 192 + 3);
126 always @ (dma_block
or dma_pf_width
or ms_hcount
or pf_byte_mod
) begin
130 1: load_char_0
= ((ms_hcount
& pf_byte_mod
) == (9 & pf_byte_mod
)) &&
131 (ms_hcount
>= 32 + 9 && ms_hcount
< 160 + 9);
132 2: load_char_0
= ((ms_hcount
& pf_byte_mod
) == (9 & pf_byte_mod
)) &&
133 (ms_hcount
>= 16 + 9 && ms_hcount
< 176 + 9);
134 3: load_char_0
= ((ms_hcount
& pf_byte_mod
) == (9 & pf_byte_mod
)) &&
135 (ms_hcount
>= 9 && ms_hcount
< 192 + 9);
139 always @ (dma_block
or dma_pf_width
or ms_hcount
or pf_byte_mod
) begin
143 1: load_out
= ((ms_hcount
& pf_byte_mod
) == (12 & pf_byte_mod
)) &&
144 (ms_hcount
>= 32 + 12 && ms_hcount
< 160 + 12);
145 2: load_out
= ((ms_hcount
& pf_byte_mod
) == (12 & pf_byte_mod
)) &&
146 (ms_hcount
>= 16 + 12 && ms_hcount
< 176 + 12);
147 3: load_out
= ((ms_hcount
& pf_byte_mod
) == (12 & pf_byte_mod
)) &&
148 (ms_hcount
>= 12 && ms_hcount
< 192 + 12);
152 always @ (posedge clk_i
) begin
153 load_pf
<= load_pf_0
;
154 load_char
<= load_char_0
&& char_block
;
158 module antic_shift_reg(clk_i
, shift
, load
, in
, out
);
172 reg [7:0] shift_reg
[0:47];
176 assign out
= shift_reg
[1];
178 always @ (posedge clk_i
) begin
180 for (i
= 0; i
< 47; i
= i
+ 1)
181 shift_reg
[i
+ 1] <= shift_reg
[i
];
185 shift_reg
[0] <= shift_reg
[47];
189 module antic(rst_i
, clk_i
,
191 slavedat_i
, masterdat_i
,
220 wire [7:0] slavedat_i
;
221 wire [7:0] masterdat_i
;
235 reg [1:0] dma_pf_width
;
247 wire nmireq_dli
, nmireq_vbi
;
248 reg nmist_dli
, nmist_vbi
;
249 reg nmien_dli
, nmien_vbi
;
251 reg [15:0] dlist_ctr
;
252 reg [7:0] dlist_ctr_tmp
;
255 reg [15:0] memscan_ctr
;
283 wire [1:0] dma_ply_num
;
285 wire load_out_p
, load_out
;
287 wire hblank
, vblank
, vsync
;
290 wire shift_reg_shift
;
291 wire [7:0] shift_reg_out
;
292 reg [7:0] char_data
, out_reg
;
294 reg [1:0] char_color_p
, char_color
;
296 assign ack_o
= stb_i
;
299 always @ (adr_i
or vcount
or nmist_dli
or nmist_vbi
)
304 dat_o
= {nmist_dli
, nmist_vbi
, 6'b0};
310 always @ (posedge clk_i
)
311 if (stb_i
&& we_i
&& adr_i
== 'h0
) begin
312 dma_pf_width
<= slavedat_i
[1:0];
313 dma_mis_en
<= slavedat_i
[2];
314 dma_ply_en
<= slavedat_i
[3];
315 dma_pm_1res
<= slavedat_i
[4];
316 dma_instr_en
<= slavedat_i
[5];
320 always @ (posedge clk_i
)
321 if (stb_i
&& we_i
&& adr_i
== 'h1
)
322 chactl
<= slavedat_i
[2:0];
325 always @ (posedge clk_i
)
326 if (stb_i
&& we_i
&& adr_i
== 'h2
)
327 dlist_ctr
[7:0] <= slavedat_i
;
328 else if (stb_i
&& we_i
&& adr_i
== 'h3
)
329 dlist_ctr
[15:8] <= slavedat_i
;
330 else if (dl_load
) begin
332 dlist_ctr
[9:0] <= dlist_ctr
[9:0] + 1;
334 dlist_ctr
[15:8] <= masterdat_i
;
335 dlist_ctr
[7:0] <= dlist_ctr_tmp
;
338 dlist_ctr_tmp
<= masterdat_i
;
342 always @ (posedge clk_i
)
343 if (stb_i
&& we_i
&& adr_i
== 'h4
)
344 hscrol
<= slavedat_i
[3:0];
347 always @ (posedge clk_i
)
348 if (stb_i
&& we_i
&& adr_i
== 'h5
)
349 vscrol
<= slavedat_i
[3:0];
352 always @ (posedge clk_i
)
353 if (stb_i
&& we_i
&& adr_i
== 'h7
)
354 pmbase
<= slavedat_i
[7:2];
357 always @ (posedge clk_i
)
358 if (stb_i
&& we_i
&& adr_i
== 'h9
)
359 chbase
<= slavedat_i
[7:1];
362 always @ (posedge clk_i
)
363 if (rst_i || hcount
== 206)
365 else if (stb_i
&& we_i
&& adr_i
== 'ha
)
369 always @ (posedge clk_i
)
373 end else if (stb_i
&& we_i
&& adr_i
== 'he
) begin
374 nmien_vbi
<= slavedat_i
[6];
375 nmien_dli
<= slavedat_i
[7];
379 always @ (posedge clk2_i
)
382 else if (hcount
== 227)
385 hcount
<= hcount
+ 1;
388 always @ (posedge clk2_i
)
391 else if (hcount
== 227)
395 vcount
<= vcount
+ 1;
397 // Display list interrupt.
398 assign nmireq_dli
= (hcount
== 16 && dcount
== maxline
&& dli
&&
399 nmien_dli
&& !vblank
&& !wait_vblank
);
401 // Vertical blank interrupt.
402 assign nmireq_vbi
= (hcount
== 16 && vcount
== 240 && nmien_vbi
);
404 always @ (posedge clk_i
)
408 end else if (nmireq_vbi
) begin
411 end else if (nmireq_dli
) begin
414 end else if (stb_i
&& we_i
&& adr_i
=='hf
) begin
419 assign nmi
= nmireq_dli | nmireq_vbi
;
421 always @ (posedge clk2_i
)
425 (dcount
== maxline
&& !wait_vblank
&& !vblank
&& dma_instr_en
)))
430 assign load_instr
= new_block
&& (hcount
== 2);
433 always @ (posedge clk2_i
)
436 else if (hcount
== 0)
438 dcount
<= 0; // TODO: vscroll
440 dcount
<= dcount
+ 1;
442 // Memory Scan Counter.
443 always @ (posedge clk_i
)
445 memscan_ctr
[11:0] <= memscan_ctr
[11:0] + 1;
446 else if (load_memscanl
)
447 memscan_ctr
[7:0] <= masterdat_i
;
448 else if (load_memscanh
)
449 memscan_ctr
[15:8] <= masterdat_i
;
451 // Instruction register.
452 always @ (posedge clk_i
)
455 else if (vcount
== 0)
458 // Instruction decoder.
464 'h0
: maxline
= ir
[6:4];
540 assign wait_vblank
= (ir
== 'h41
);
541 assign dma_block
= (ir
[3:0] != 0 && ir
[3:0] != 1);
543 assign load_dlptrl
= new_block
&& (ir
[3:0] == 1) && (hcount
== 12);
544 assign load_dlptrh
= new_block
&& (ir
[3:0] == 1) && (hcount
== 14);
546 assign load_memscanl
= new_block
&& dma_block
&& ir
[6] && (hcount
== 12);
547 assign load_memscanh
= new_block
&& dma_block
&& ir
[6] && (hcount
== 14);
549 assign load_mis
= !vblank
&& dma_mis_en
&& (hcount
== 0);
550 assign load_ply
= !vblank
&& dma_ply_en
&&
551 (hcount
== 4 || hcount
== 6 ||
552 hcount
== 8 || hcount
== 10);
553 assign dma_ply_num
= (hcount
>> 1) - 2;
555 assign dl_load
= load_instr || load_memscanh || load_memscanl ||
556 load_dlptrh || load_dlptrl
;
558 always @ (posedge clk2_i
)
559 if (hcount
== 16 + (ir
[4] ?
(hscrol
& ~1) : 0))
562 ms_hcount
<= ms_hcount
+ 1;
564 antic_ms_hcount_seq
u_ms_hcount_seq(.
clk_i(clk_i
),
565 .
ms_hcount(ms_hcount
),
566 .
new_block(new_block
),
567 .
dma_block(dma_block
),
568 .
char_block(char_block
),
569 .
dma_pf_width(dma_pf_width
),
571 .
shift_reg_shift(shift_reg_shift
),
573 .
load_char(load_char
),
575 .
out_reg_shift(out_reg_shift
));
577 always @ (hcount
or dma_pf_width
or dma_instr_en
or vblank
) begin
578 if (!dma_instr_en || vblank
)
583 1: dwin
= (hcount
>= 64 && hcount
< 192);
584 2: dwin
= (hcount
>= 48 && hcount
< 208);
585 3: dwin
= (hcount
>= 44 && hcount
< 220);
589 assign hblank
= (hcount
< 34 || hcount
>= 222);
590 assign vblank
= (vcount
< 8 || vcount
>= 240);
592 // TODO: lines here are approximate.
593 assign vsync
= (vcount
>= 300 && vcount
< 303);
595 always @ (posedge clk_i
)
597 // TODO: change name out_reg_p na char_data
598 char_data
<= masterdat_i
;
599 char_color_p
<= shift_reg_out
[7:6];
602 always @ (posedge clk2_i
)
604 out_reg
<= char_block ? char_data
: shift_reg_out
;
605 char_color
<= char_color_p
;
607 else if (out_reg_shift
)
609 out_reg
<= {out_reg
[6:0], 1'b0};
611 out_reg
<= {out_reg
[5:0], 2'b00};
613 always @ (vsync
or vblank
or hblank
or dwin
or ir
or out_reg
or
617 else if (hblank || vblank
)
618 if (ir
[3:0] == 2 || ir
[3:0] == 3 || ir
[3:0] == 'hf
)
623 if (ir
[3:0] == 2 || ir
[3:0] == 3)
626 (out_reg
[7:6] & ~{2{chactl
[0]}}) ^
{2{chactl
[1]}}};
628 antic_out
= {1'b1, out_reg
[7:6]};
629 else if (ir
[3:0] == 'hf
)
630 antic_out
= {1'b1, out_reg
[7:6]};
631 else if (ir
[3:0] == 4 || ir
[3:0] == 5)
633 0: antic_out
= 3'b000;
634 1: antic_out
= 3'b100;
635 2: antic_out
= 3'b101;
636 3: antic_out
= char_color
[1] ?
3'b111 : 3'b110;
638 else if (ir
[3:0] == 6 || ir
[3:0] == 7)
640 antic_out
= {1'b1, char_color
};
643 else if (ir
[3:0] == 8 || ir
[3:0] == 'ha || ir
[3:0] == 'hd ||
646 0: antic_out
= 3'b000;
647 1: antic_out
= 3'b100;
648 2: antic_out
= 3'b101;
649 3: antic_out
= 3'b110;
651 else if (ir
[3:0] == 9 || ir
[3:0] == 'hb || ir
[3:0] == 'hc
)
652 antic_out
= out_reg
[7] ?
3'b100 : 3'b000;
659 always @ (dl_load
or dlist_ctr
or load_mis
or load_ply
or
660 pmbase
or vcount
or dma_ply_num
or
661 load_pf
or memscan_ctr
or
662 load_char
or chbase
or shift_reg_out
or dcount
) begin
666 adr_o
= dma_pm_1res ?
667 {pmbase
[5:1], 3'b011, vcount
[7:0]} :
668 {pmbase
[5:0], 3'b011, vcount
[7:1]};
670 adr_o
= dma_pm_1res ?
671 {pmbase
[5:1], 1'b1, dma_ply_num
, vcount
[7:0]} :
672 {pmbase
[5:0], 1'b1, dma_ply_num
, vcount
[7:1]};
677 2: adr_o
= {chbase
[6:1], shift_reg_out
[6:0], dcount
[2:0]};
678 3: adr_o
= {chbase
[6:1], shift_reg_out
[6:0], dcount
[2:0]};
679 4: adr_o
= {chbase
[6:1], shift_reg_out
[6:0], dcount
[2:0]};
680 5: adr_o
= {chbase
[6:1], shift_reg_out
[6:0], dcount
[3:1]};
681 6: adr_o
= {chbase
[6:0], shift_reg_out
[5:0], dcount
[2:0]};
682 7: adr_o
= {chbase
[6:0], shift_reg_out
[5:0], dcount
[3:1]};
685 adr_o
= 0; // TODO: load some pointer by default
688 assign stb_o
= dl_load || load_mis || load_ply || load_pf || load_char ||
690 assign cyc_o
= stb_o
;
692 antic_shift_reg
u_shift_reg(.
clk_i(clk_i
),
693 .
shift(shift_reg_shift
),
696 .
out(shift_reg_out
));