1 /* Copyright (C) 1995-2024 Free Software Foundation, Inc.
3 This file is part of GDB.
5 This program is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 3 of the License, or
8 (at your option) any later version.
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
15 You should have received a copy of the GNU General Public License
16 along with this program. If not, see <http://www.gnu.org/licenses/>. */
19 #include "arch/arm-linux.h"
20 #include "linux-low.h"
21 #include "linux-aarch32-low.h"
23 #include <sys/ptrace.h>
24 /* Don't include elf.h if linux/elf.h got included by gdb_proc_service.h.
25 On Bionic elf.h and linux/elf.h have conflicting definitions. */
30 /* Correct in either endianness. */
31 #define arm_abi_breakpoint 0xef9f0001UL
33 /* For new EABI binaries. We recognize it regardless of which ABI
34 is used for gdbserver, so single threaded debugging should work
35 OK, but for multi-threaded debugging we only insert the current
36 ABI's breakpoint instruction. For now at least. */
37 #define arm_eabi_breakpoint 0xe7f001f0UL
39 #if (defined __ARM_EABI__ || defined __aarch64__)
40 static const unsigned long arm_breakpoint
= arm_eabi_breakpoint
;
42 static const unsigned long arm_breakpoint
= arm_abi_breakpoint
;
45 #define arm_breakpoint_len 4
46 static const unsigned short thumb_breakpoint
= 0xde01;
47 #define thumb_breakpoint_len 2
48 static const unsigned short thumb2_breakpoint
[] = { 0xf7f0, 0xa000 };
49 #define thumb2_breakpoint_len 4
51 /* Some older versions of GNU/Linux and Android do not define
52 the following macros. */
54 #define NT_ARM_VFP 0x400
57 /* Collect GP registers from REGCACHE to buffer BUF. */
60 arm_fill_gregset (struct regcache
*regcache
, void *buf
)
63 uint32_t *regs
= (uint32_t *) buf
;
64 uint32_t cpsr
= regs
[ARM_CPSR_GREGNUM
];
66 for (i
= ARM_A1_REGNUM
; i
<= ARM_PC_REGNUM
; i
++)
67 collect_register (regcache
, i
, ®s
[i
]);
69 collect_register (regcache
, ARM_PS_REGNUM
, ®s
[ARM_CPSR_GREGNUM
]);
70 /* Keep reserved bits bit 20 to bit 23. */
71 regs
[ARM_CPSR_GREGNUM
] = ((regs
[ARM_CPSR_GREGNUM
] & 0xff0fffff)
72 | (cpsr
& 0x00f00000));
75 /* Supply GP registers contents, stored in BUF, to REGCACHE. */
78 arm_store_gregset (struct regcache
*regcache
, const void *buf
)
82 const uint32_t *regs
= (const uint32_t *) buf
;
83 uint32_t cpsr
= regs
[ARM_CPSR_GREGNUM
];
85 memset (zerobuf
, 0, 8);
86 for (i
= ARM_A1_REGNUM
; i
<= ARM_PC_REGNUM
; i
++)
87 supply_register (regcache
, i
, ®s
[i
]);
89 for (; i
< ARM_PS_REGNUM
; i
++)
90 supply_register (regcache
, i
, zerobuf
);
92 /* Clear reserved bits bit 20 to bit 23. */
94 supply_register (regcache
, ARM_PS_REGNUM
, &cpsr
);
97 /* Collect NUM number of VFP registers from REGCACHE to buffer BUF. */
100 arm_fill_vfpregset_num (struct regcache
*regcache
, void *buf
, int num
)
104 gdb_assert (num
== 16 || num
== 32);
106 base
= find_regno (regcache
->tdesc
, "d0");
107 for (i
= 0; i
< num
; i
++)
108 collect_register (regcache
, base
+ i
, (char *) buf
+ i
* 8);
110 collect_register_by_name (regcache
, "fpscr", (char *) buf
+ 32 * 8);
113 /* Supply NUM number of VFP registers contents, stored in BUF, to
117 arm_store_vfpregset_num (struct regcache
*regcache
, const void *buf
, int num
)
121 gdb_assert (num
== 16 || num
== 32);
123 base
= find_regno (regcache
->tdesc
, "d0");
124 for (i
= 0; i
< num
; i
++)
125 supply_register (regcache
, base
+ i
, (char *) buf
+ i
* 8);
127 supply_register_by_name (regcache
, "fpscr", (char *) buf
+ 32 * 8);
131 arm_fill_vfpregset (struct regcache
*regcache
, void *buf
)
133 arm_fill_vfpregset_num (regcache
, buf
, 32);
137 arm_store_vfpregset (struct regcache
*regcache
, const void *buf
)
139 arm_store_vfpregset_num (regcache
, buf
, 32);
142 /* Register sets with using PTRACE_GETREGSET. */
144 static struct regset_info aarch32_regsets
[] = {
145 { PTRACE_GETREGSET
, PTRACE_SETREGSET
, NT_PRSTATUS
,
146 ARM_CORE_REGS_SIZE
+ ARM_INT_REGISTER_SIZE
, GENERAL_REGS
,
147 arm_fill_gregset
, arm_store_gregset
},
148 { PTRACE_GETREGSET
, PTRACE_SETREGSET
, NT_ARM_VFP
, ARM_VFP3_REGS_SIZE
,
150 arm_fill_vfpregset
, arm_store_vfpregset
},
154 static struct regsets_info aarch32_regsets_info
=
156 aarch32_regsets
, /* regsets */
158 NULL
, /* disabled_regsets */
161 struct regs_info regs_info_aarch32
=
163 NULL
, /* regset_bitmap */
165 &aarch32_regsets_info
168 /* Returns 1 if the current instruction set is thumb, 0 otherwise. */
171 arm_is_thumb_mode (void)
173 struct regcache
*regcache
= get_thread_regcache (current_thread
, 1);
176 collect_register_by_name (regcache
, "cpsr", &cpsr
);
184 /* Returns 1 if there is a software breakpoint at location. */
187 arm_breakpoint_at (CORE_ADDR where
)
189 if (arm_is_thumb_mode ())
194 the_target
->read_memory (where
, (unsigned char *) &insn
, 2);
195 if (insn
== thumb_breakpoint
)
198 if (insn
== thumb2_breakpoint
[0])
200 the_target
->read_memory (where
+ 2, (unsigned char *) &insn
, 2);
201 if (insn
== thumb2_breakpoint
[1])
210 the_target
->read_memory (where
, (unsigned char *) &insn
, 4);
211 if (insn
== arm_abi_breakpoint
)
214 if (insn
== arm_eabi_breakpoint
)
221 /* Implementation of linux_target_ops method "breakpoint_kind_from_pc".
223 Determine the type and size of breakpoint to insert at PCPTR. Uses the
224 program counter value to determine whether a 16-bit or 32-bit breakpoint
225 should be used. It returns the breakpoint's kind, and adjusts the program
226 counter (if necessary) to point to the actual memory location where the
227 breakpoint should be inserted. */
230 arm_breakpoint_kind_from_pc (CORE_ADDR
*pcptr
)
232 if (IS_THUMB_ADDR (*pcptr
))
236 *pcptr
= UNMAKE_THUMB_ADDR (*pcptr
);
238 /* Check whether we are replacing a thumb2 32-bit instruction. */
239 if (target_read_memory (*pcptr
, buf
, 2) == 0)
241 unsigned short inst1
= 0;
243 target_read_memory (*pcptr
, (gdb_byte
*) &inst1
, 2);
244 if (thumb_insn_size (inst1
) == 4)
245 return ARM_BP_KIND_THUMB2
;
247 return ARM_BP_KIND_THUMB
;
250 return ARM_BP_KIND_ARM
;
253 /* Implementation of the linux_target_ops method "sw_breakpoint_from_kind". */
256 arm_sw_breakpoint_from_kind (int kind
, int *size
)
258 *size
= arm_breakpoint_len
;
259 /* Define an ARM-mode breakpoint; we only set breakpoints in the C
260 library, which is most likely to be ARM. If the kernel supports
261 clone events, we will never insert a breakpoint, so even a Thumb
262 C library will work; so will mixing EABI/non-EABI gdbserver and
266 case ARM_BP_KIND_THUMB
:
267 *size
= thumb_breakpoint_len
;
268 return (gdb_byte
*) &thumb_breakpoint
;
269 case ARM_BP_KIND_THUMB2
:
270 *size
= thumb2_breakpoint_len
;
271 return (gdb_byte
*) &thumb2_breakpoint
;
272 case ARM_BP_KIND_ARM
:
273 *size
= arm_breakpoint_len
;
274 return (const gdb_byte
*) &arm_breakpoint
;
281 /* Implementation of the linux_target_ops method
282 "breakpoint_kind_from_current_state". */
285 arm_breakpoint_kind_from_current_state (CORE_ADDR
*pcptr
)
287 if (arm_is_thumb_mode ())
289 *pcptr
= MAKE_THUMB_ADDR (*pcptr
);
290 return arm_breakpoint_kind_from_pc (pcptr
);
294 return arm_breakpoint_kind_from_pc (pcptr
);
299 initialize_low_arch_aarch32 (void)
301 initialize_regsets_info (&aarch32_regsets_info
);