arm: Support pac_key_* register operand for MRS/MSR in Armv8.1-M Mainline
[binutils-gdb.git] / sim / testsuite / h8300 / adds.s
blob9789e87906a040faac377b5b857545267c6967f0
1 # Hitachi H8 testcase 'adds'
2 # mach(): h8300h h8300s h8sx
3 # as(h8300): --defsym sim_cpu=0
4 # as(h8300h): --defsym sim_cpu=1
5 # as(h8300s): --defsym sim_cpu=2
6 # as(h8sx): --defsym sim_cpu=3
7 # ld(h8300h): -m h8300helf
8 # ld(h8300s): -m h8300self
9 # ld(h8sx): -m h8300sxelf
11 .include "testutils.inc"
13 # Instructions tested:
14 # adds #1, erd ; 0 b 0 xerd
15 # adds #2, erd ; 0 b 8 xerd
16 # adds #4, erd ; 0 b 9 xerd
19 start
20 .if (sim_cpu) ; 32 bit only
21 adds_1:
22 set_grs_a5a5
23 set_ccr_zero
25 adds #1, er0
27 test_cc_clear ; adds should not affect any condition codes
28 test_h_gr32 0xa5a5a5a6 er0 ; result of adds #1
30 test_gr_a5a5 1 ; Make sure other general regs not disturbed
31 test_gr_a5a5 2
32 test_gr_a5a5 3
33 test_gr_a5a5 4
34 test_gr_a5a5 5
35 test_gr_a5a5 6
36 test_gr_a5a5 7
38 adds_2:
39 set_grs_a5a5
40 set_ccr_zero
42 adds #2, er0
44 test_cc_clear ; adds should not affect any condition codes
45 test_h_gr32 0xa5a5a5a7 er0 ; result of adds #2
47 test_gr_a5a5 1 ; Make sure other general regs not disturbed
48 test_gr_a5a5 2
49 test_gr_a5a5 3
50 test_gr_a5a5 4
51 test_gr_a5a5 5
52 test_gr_a5a5 6
53 test_gr_a5a5 7
55 adds_4:
56 set_grs_a5a5
57 set_ccr_zero
59 adds #4, er0
61 test_cc_clear ; adds should not affect any condition codes
62 test_h_gr32 0xa5a5a5a9 er0 ; result of adds #4
64 test_gr_a5a5 1 ; Make sure other general regs not disturbed
65 test_gr_a5a5 2
66 test_gr_a5a5 3
67 test_gr_a5a5 4
68 test_gr_a5a5 5
69 test_gr_a5a5 6
70 test_gr_a5a5 7
72 pass
73 .endif
74 exit 0