1 /* microblaze-opc.h -- MicroBlaze Opcodes
3 Copyright (C) 2009-2018 Free Software Foundation, Inc.
5 This file is part of the GNU opcodes library.
7 This library is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 3, or (at your option)
12 It is distributed in the hope that it will be useful, but WITHOUT
13 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
14 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
15 License for more details.
17 You should have received a copy of the GNU General Public License
18 along with this file; see the file COPYING. If not, write to the
19 Free Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
20 MA 02110-1301, USA. */
23 #ifndef MICROBLAZE_OPC
24 #define MICROBLAZE_OPC
26 #include "microblaze-opcm.h"
29 #define INST_TYPE_RD_R1_R2 0
30 #define INST_TYPE_RD_R1_IMM 1
31 #define INST_TYPE_RD_R1_UNSIGNED_IMM 2
32 #define INST_TYPE_RD_R1 3
33 #define INST_TYPE_RD_R2 4
34 #define INST_TYPE_RD_IMM 5
35 #define INST_TYPE_R2 6
36 #define INST_TYPE_R1_R2 7
37 #define INST_TYPE_R1_IMM 8
38 #define INST_TYPE_IMM 9
39 #define INST_TYPE_SPECIAL_R1 10
40 #define INST_TYPE_RD_SPECIAL 11
41 #define INST_TYPE_R1 12
42 /* New instn type for barrel shift imms. */
43 #define INST_TYPE_RD_R1_IMM5 13
44 #define INST_TYPE_RD_RFSL 14
45 #define INST_TYPE_R1_RFSL 15
47 /* New insn type for insn cache. */
48 #define INST_TYPE_R1_R2_SPECIAL 16
50 /* New insn type for msrclr, msrset insns. */
51 #define INST_TYPE_RD_IMM15 17
53 /* New insn type for tuqula rd - addik rd, r0, 42. */
54 #define INST_TYPE_RD 18
56 /* New insn type for t*put. */
57 #define INST_TYPE_RFSL 19
60 #define INST_TYPE_IMM5 20
62 #define INST_TYPE_NONE 25
66 /* Instructions where the label address is resolved as a PC offset
67 (for branch label). */
68 #define INST_PC_OFFSET 1
69 /* Instructions where the label address is resolved as an absolute
70 value (for data mem or abs address). */
71 #define INST_NO_OFFSET 0
73 #define IMMVAL_MASK_NON_SPECIAL 0x0000
74 #define IMMVAL_MASK_MTS 0x4000
75 #define IMMVAL_MASK_MFS 0x0000
77 #define OPCODE_MASK_H 0xFC000000 /* High 6 bits only. */
78 #define OPCODE_MASK_H1 0xFFE00000 /* High 11 bits. */
79 #define OPCODE_MASK_H2 0xFC1F0000 /* High 6 and bits 20-16. */
80 #define OPCODE_MASK_H12 0xFFFF0000 /* High 16. */
81 #define OPCODE_MASK_H4 0xFC0007FF /* High 6 and low 11 bits. */
82 #define OPCODE_MASK_H13S 0xFFE0E7F0 /* High 11 16:18 21:27 bits, 19:20 bits
83 and last nibble of last byte for spr. */
84 #define OPCODE_MASK_H23S 0xFC1FC000 /* High 6, 20-16 and 15:1 bits and last
85 nibble of last byte for spr. */
86 #define OPCODE_MASK_H34 0xFC00FFFF /* High 6 and low 16 bits. */
87 #define OPCODE_MASK_H14 0xFFE007FF /* High 11 and low 11 bits. */
88 #define OPCODE_MASK_H24 0xFC1F07FF /* High 6, bits 20-16 and low 11 bits. */
89 #define OPCODE_MASK_H124 0xFFFF07FF /* High 16, and low 11 bits. */
90 #define OPCODE_MASK_H1234 0xFFFFFFFF /* All 32 bits. */
91 #define OPCODE_MASK_H3 0xFC000600 /* High 6 bits and bits 21, 22. */
92 #define OPCODE_MASK_H32 0xFC00FC00 /* High 6 bits and bit 16-21. */
93 #define OPCODE_MASK_H34B 0xFC0000FF /* High 6 bits and low 8 bits. */
94 #define OPCODE_MASK_H34C 0xFC0007E0 /* High 6 bits and bits 21-26. */
96 /* New Mask for msrset, msrclr insns. */
97 #define OPCODE_MASK_H23N 0xFC1F8000 /* High 6 and bits 11 - 16. */
98 /* Mask for mbar insn. */
99 #define OPCODE_MASK_HN 0xFF020004 /* High 16 bits and bits 14, 29. */
102 #define NO_DELAY_SLOT 0
104 #define MAX_OPCODES 289
106 struct op_code_struct
109 short inst_type
; /* Registers and immediate values involved. */
110 short inst_offset_type
; /* Immediate vals offset from PC? (= 1 for branches). */
111 short delay_slots
; /* Info about delay slots needed after this instr. */
113 unsigned long bit_sequence
; /* All the fixed bits for the op are set and
114 all the variable bits (reg names, imm vals)
116 unsigned long opcode_mask
; /* Which bits define the opcode. */
117 enum microblaze_instr instr
;
118 enum microblaze_instr_type instr_type
;
119 /* More info about output format here. */
120 } opcodes
[MAX_OPCODES
] =
122 {"add", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x00000000, OPCODE_MASK_H4
, add
, arithmetic_inst
},
123 {"rsub", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x04000000, OPCODE_MASK_H4
, rsub
, arithmetic_inst
},
124 {"addc", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x08000000, OPCODE_MASK_H4
, addc
, arithmetic_inst
},
125 {"rsubc", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x0C000000, OPCODE_MASK_H4
, rsubc
, arithmetic_inst
},
126 {"addk", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x10000000, OPCODE_MASK_H4
, addk
, arithmetic_inst
},
127 {"rsubk", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x14000000, OPCODE_MASK_H4
, rsubk
, arithmetic_inst
},
128 {"cmp", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x14000001, OPCODE_MASK_H4
, cmp
, arithmetic_inst
},
129 {"cmpu", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x14000003, OPCODE_MASK_H4
, cmpu
, arithmetic_inst
},
130 {"addkc", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x18000000, OPCODE_MASK_H4
, addkc
, arithmetic_inst
},
131 {"rsubkc",INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x1C000000, OPCODE_MASK_H4
, rsubkc
, arithmetic_inst
},
132 {"addi", INST_TYPE_RD_R1_IMM
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x20000000, OPCODE_MASK_H
, addi
, arithmetic_inst
},
133 {"rsubi", INST_TYPE_RD_R1_IMM
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x24000000, OPCODE_MASK_H
, rsubi
, arithmetic_inst
},
134 {"addic", INST_TYPE_RD_R1_IMM
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x28000000, OPCODE_MASK_H
, addic
, arithmetic_inst
},
135 {"rsubic",INST_TYPE_RD_R1_IMM
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x2C000000, OPCODE_MASK_H
, rsubic
, arithmetic_inst
},
136 {"addik", INST_TYPE_RD_R1_IMM
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x30000000, OPCODE_MASK_H
, addik
, arithmetic_inst
},
137 {"rsubik",INST_TYPE_RD_R1_IMM
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x34000000, OPCODE_MASK_H
, rsubik
, arithmetic_inst
},
138 {"addikc",INST_TYPE_RD_R1_IMM
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x38000000, OPCODE_MASK_H
, addikc
, arithmetic_inst
},
139 {"rsubikc",INST_TYPE_RD_R1_IMM
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x3C000000, OPCODE_MASK_H
, rsubikc
, arithmetic_inst
},
140 {"mul", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x40000000, OPCODE_MASK_H4
, mul
, mult_inst
},
141 {"mulh", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x40000001, OPCODE_MASK_H4
, mulh
, mult_inst
},
142 {"mulhu", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x40000003, OPCODE_MASK_H4
, mulhu
, mult_inst
},
143 {"mulhsu",INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x40000002, OPCODE_MASK_H4
, mulhsu
, mult_inst
},
144 {"idiv", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x48000000, OPCODE_MASK_H4
, idiv
, div_inst
},
145 {"idivu", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x48000002, OPCODE_MASK_H4
, idivu
, div_inst
},
146 {"bsll", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x44000400, OPCODE_MASK_H3
, bsll
, barrel_shift_inst
},
147 {"bsra", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x44000200, OPCODE_MASK_H3
, bsra
, barrel_shift_inst
},
148 {"bsrl", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x44000000, OPCODE_MASK_H3
, bsrl
, barrel_shift_inst
},
149 {"get", INST_TYPE_RD_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C000000, OPCODE_MASK_H32
, get
, anyware_inst
},
150 {"put", INST_TYPE_R1_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C008000, OPCODE_MASK_H32
, put
, anyware_inst
},
151 {"nget", INST_TYPE_RD_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C004000, OPCODE_MASK_H32
, nget
, anyware_inst
},
152 {"nput", INST_TYPE_R1_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C00C000, OPCODE_MASK_H32
, nput
, anyware_inst
},
153 {"cget", INST_TYPE_RD_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C002000, OPCODE_MASK_H32
, cget
, anyware_inst
},
154 {"cput", INST_TYPE_R1_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C00A000, OPCODE_MASK_H32
, cput
, anyware_inst
},
155 {"ncget", INST_TYPE_RD_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C006000, OPCODE_MASK_H32
, ncget
, anyware_inst
},
156 {"ncput", INST_TYPE_R1_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C00E000, OPCODE_MASK_H32
, ncput
, anyware_inst
},
157 {"muli", INST_TYPE_RD_R1_IMM
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x60000000, OPCODE_MASK_H
, muli
, mult_inst
},
158 {"bslli", INST_TYPE_RD_R1_IMM5
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x64000400, OPCODE_MASK_H3
, bslli
, barrel_shift_inst
},
159 {"bsrai", INST_TYPE_RD_R1_IMM5
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x64000200, OPCODE_MASK_H3
, bsrai
, barrel_shift_inst
},
160 {"bsrli", INST_TYPE_RD_R1_IMM5
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x64000000, OPCODE_MASK_H3
, bsrli
, barrel_shift_inst
},
161 {"or", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x80000000, OPCODE_MASK_H4
, microblaze_or
, logical_inst
},
162 {"and", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x84000000, OPCODE_MASK_H4
, microblaze_and
, logical_inst
},
163 {"xor", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x88000000, OPCODE_MASK_H4
, microblaze_xor
, logical_inst
},
164 {"andn", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x8C000000, OPCODE_MASK_H4
, andn
, logical_inst
},
165 {"pcmpbf",INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x80000400, OPCODE_MASK_H4
, pcmpbf
, logical_inst
},
166 {"pcmpbc",INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x84000400, OPCODE_MASK_H4
, pcmpbc
, logical_inst
},
167 {"pcmpeq",INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x88000400, OPCODE_MASK_H4
, pcmpeq
, logical_inst
},
168 {"pcmpne",INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x8C000400, OPCODE_MASK_H4
, pcmpne
, logical_inst
},
169 {"sra", INST_TYPE_RD_R1
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x90000001, OPCODE_MASK_H34
, sra
, logical_inst
},
170 {"src", INST_TYPE_RD_R1
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x90000021, OPCODE_MASK_H34
, src
, logical_inst
},
171 {"srl", INST_TYPE_RD_R1
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x90000041, OPCODE_MASK_H34
, srl
, logical_inst
},
172 {"sext8", INST_TYPE_RD_R1
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x90000060, OPCODE_MASK_H34
, sext8
, logical_inst
},
173 {"sext16",INST_TYPE_RD_R1
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x90000061, OPCODE_MASK_H34
, sext16
, logical_inst
},
174 {"wic", INST_TYPE_R1_R2_SPECIAL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x90000068, OPCODE_MASK_H34B
, wic
, special_inst
},
175 {"wdc", INST_TYPE_R1_R2_SPECIAL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x90000064, OPCODE_MASK_H34B
, wdc
, special_inst
},
176 {"wdc.clear", INST_TYPE_R1_R2_SPECIAL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x90000066, OPCODE_MASK_H34B
, wdcclear
, special_inst
},
177 {"wdc.flush", INST_TYPE_R1_R2_SPECIAL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x90000074, OPCODE_MASK_H34B
, wdcflush
, special_inst
},
178 {"mts", INST_TYPE_SPECIAL_R1
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_MTS
, 0x9400C000, OPCODE_MASK_H13S
, mts
, special_inst
},
179 {"mfs", INST_TYPE_RD_SPECIAL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_MFS
, 0x94008000, OPCODE_MASK_H23S
, mfs
, special_inst
},
180 {"br", INST_TYPE_R2
, INST_PC_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x98000000, OPCODE_MASK_H124
, br
, branch_inst
},
181 {"brd", INST_TYPE_R2
, INST_PC_OFFSET
, DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x98100000, OPCODE_MASK_H124
, brd
, branch_inst
},
182 {"brld", INST_TYPE_RD_R2
, INST_PC_OFFSET
, DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x98140000, OPCODE_MASK_H24
, brld
, branch_inst
},
183 {"bra", INST_TYPE_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x98080000, OPCODE_MASK_H124
, bra
, branch_inst
},
184 {"brad", INST_TYPE_R2
, INST_NO_OFFSET
, DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x98180000, OPCODE_MASK_H124
, brad
, branch_inst
},
185 {"brald", INST_TYPE_RD_R2
, INST_NO_OFFSET
, DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x981C0000, OPCODE_MASK_H24
, brald
, branch_inst
},
186 {"brk", INST_TYPE_RD_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x980C0000, OPCODE_MASK_H24
, microblaze_brk
, branch_inst
},
187 {"beq", INST_TYPE_R1_R2
, INST_PC_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x9C000000, OPCODE_MASK_H14
, beq
, branch_inst
},
188 {"beqd", INST_TYPE_R1_R2
, INST_PC_OFFSET
, DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x9E000000, OPCODE_MASK_H14
, beqd
, branch_inst
},
189 {"bne", INST_TYPE_R1_R2
, INST_PC_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x9C200000, OPCODE_MASK_H14
, bne
, branch_inst
},
190 {"bned", INST_TYPE_R1_R2
, INST_PC_OFFSET
, DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x9E200000, OPCODE_MASK_H14
, bned
, branch_inst
},
191 {"blt", INST_TYPE_R1_R2
, INST_PC_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x9C400000, OPCODE_MASK_H14
, blt
, branch_inst
},
192 {"bltd", INST_TYPE_R1_R2
, INST_PC_OFFSET
, DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x9E400000, OPCODE_MASK_H14
, bltd
, branch_inst
},
193 {"ble", INST_TYPE_R1_R2
, INST_PC_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x9C600000, OPCODE_MASK_H14
, ble
, branch_inst
},
194 {"bled", INST_TYPE_R1_R2
, INST_PC_OFFSET
, DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x9E600000, OPCODE_MASK_H14
, bled
, branch_inst
},
195 {"bgt", INST_TYPE_R1_R2
, INST_PC_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x9C800000, OPCODE_MASK_H14
, bgt
, branch_inst
},
196 {"bgtd", INST_TYPE_R1_R2
, INST_PC_OFFSET
, DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x9E800000, OPCODE_MASK_H14
, bgtd
, branch_inst
},
197 {"bge", INST_TYPE_R1_R2
, INST_PC_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x9CA00000, OPCODE_MASK_H14
, bge
, branch_inst
},
198 {"bged", INST_TYPE_R1_R2
, INST_PC_OFFSET
, DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x9EA00000, OPCODE_MASK_H14
, bged
, branch_inst
},
199 {"ori", INST_TYPE_RD_R1_IMM
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xA0000000, OPCODE_MASK_H
, ori
, logical_inst
},
200 {"andi", INST_TYPE_RD_R1_IMM
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xA4000000, OPCODE_MASK_H
, andi
, logical_inst
},
201 {"xori", INST_TYPE_RD_R1_IMM
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xA8000000, OPCODE_MASK_H
, xori
, logical_inst
},
202 {"andni", INST_TYPE_RD_R1_IMM
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xAC000000, OPCODE_MASK_H
, andni
, logical_inst
},
203 {"imm", INST_TYPE_IMM
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xB0000000, OPCODE_MASK_H12
, imm
, immediate_inst
},
204 {"rtsd", INST_TYPE_R1_IMM
, INST_NO_OFFSET
, DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xB6000000, OPCODE_MASK_H1
, rtsd
, return_inst
},
205 {"rtid", INST_TYPE_R1_IMM
, INST_NO_OFFSET
, DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xB6200000, OPCODE_MASK_H1
, rtid
, return_inst
},
206 {"rtbd", INST_TYPE_R1_IMM
, INST_NO_OFFSET
, DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xB6400000, OPCODE_MASK_H1
, rtbd
, return_inst
},
207 {"rted", INST_TYPE_R1_IMM
, INST_NO_OFFSET
, DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xB6800000, OPCODE_MASK_H1
, rted
, return_inst
},
208 {"bri", INST_TYPE_IMM
, INST_PC_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xB8000000, OPCODE_MASK_H12
, bri
, branch_inst
},
209 {"brid", INST_TYPE_IMM
, INST_PC_OFFSET
, DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xB8100000, OPCODE_MASK_H12
, brid
, branch_inst
},
210 {"brlid", INST_TYPE_RD_IMM
, INST_PC_OFFSET
, DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xB8140000, OPCODE_MASK_H2
, brlid
, branch_inst
},
211 {"brai", INST_TYPE_IMM
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xB8080000, OPCODE_MASK_H12
, brai
, branch_inst
},
212 {"braid", INST_TYPE_IMM
, INST_NO_OFFSET
, DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xB8180000, OPCODE_MASK_H12
, braid
, branch_inst
},
213 {"bralid",INST_TYPE_RD_IMM
, INST_NO_OFFSET
, DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xB81C0000, OPCODE_MASK_H2
, bralid
, branch_inst
},
214 {"brki", INST_TYPE_RD_IMM
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xB80C0000, OPCODE_MASK_H2
, brki
, branch_inst
},
215 {"beqi", INST_TYPE_R1_IMM
, INST_PC_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xBC000000, OPCODE_MASK_H1
, beqi
, branch_inst
},
216 {"beqid", INST_TYPE_R1_IMM
, INST_PC_OFFSET
, DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xBE000000, OPCODE_MASK_H1
, beqid
, branch_inst
},
217 {"bnei", INST_TYPE_R1_IMM
, INST_PC_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xBC200000, OPCODE_MASK_H1
, bnei
, branch_inst
},
218 {"bneid", INST_TYPE_R1_IMM
, INST_PC_OFFSET
, DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xBE200000, OPCODE_MASK_H1
, bneid
, branch_inst
},
219 {"blti", INST_TYPE_R1_IMM
, INST_PC_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xBC400000, OPCODE_MASK_H1
, blti
, branch_inst
},
220 {"bltid", INST_TYPE_R1_IMM
, INST_PC_OFFSET
, DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xBE400000, OPCODE_MASK_H1
, bltid
, branch_inst
},
221 {"blei", INST_TYPE_R1_IMM
, INST_PC_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xBC600000, OPCODE_MASK_H1
, blei
, branch_inst
},
222 {"bleid", INST_TYPE_R1_IMM
, INST_PC_OFFSET
, DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xBE600000, OPCODE_MASK_H1
, bleid
, branch_inst
},
223 {"bgti", INST_TYPE_R1_IMM
, INST_PC_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xBC800000, OPCODE_MASK_H1
, bgti
, branch_inst
},
224 {"bgtid", INST_TYPE_R1_IMM
, INST_PC_OFFSET
, DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xBE800000, OPCODE_MASK_H1
, bgtid
, branch_inst
},
225 {"bgei", INST_TYPE_R1_IMM
, INST_PC_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xBCA00000, OPCODE_MASK_H1
, bgei
, branch_inst
},
226 {"bgeid", INST_TYPE_R1_IMM
, INST_PC_OFFSET
, DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xBEA00000, OPCODE_MASK_H1
, bgeid
, branch_inst
},
227 {"lbu", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xC0000000, OPCODE_MASK_H4
, lbu
, memory_load_inst
},
228 {"lbur", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xC0000200, OPCODE_MASK_H4
, lbur
, memory_load_inst
},
229 {"lhu", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xC4000000, OPCODE_MASK_H4
, lhu
, memory_load_inst
},
230 {"lhur", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xC4000200, OPCODE_MASK_H4
, lhur
, memory_load_inst
},
231 {"lw", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xC8000000, OPCODE_MASK_H4
, lw
, memory_load_inst
},
232 {"lwr", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xC8000200, OPCODE_MASK_H4
, lwr
, memory_load_inst
},
233 {"lwx", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xC8000400, OPCODE_MASK_H4
, lwx
, memory_load_inst
},
234 {"sb", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xD0000000, OPCODE_MASK_H4
, sb
, memory_store_inst
},
235 {"sbr", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xD0000200, OPCODE_MASK_H4
, sbr
, memory_store_inst
},
236 {"sh", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xD4000000, OPCODE_MASK_H4
, sh
, memory_store_inst
},
237 {"shr", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xD4000200, OPCODE_MASK_H4
, shr
, memory_store_inst
},
238 {"sw", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xD8000000, OPCODE_MASK_H4
, sw
, memory_store_inst
},
239 {"swr", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xD8000200, OPCODE_MASK_H4
, swr
, memory_store_inst
},
240 {"swx", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xD8000400, OPCODE_MASK_H4
, swx
, memory_store_inst
},
241 {"lbui", INST_TYPE_RD_R1_IMM
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xE0000000, OPCODE_MASK_H
, lbui
, memory_load_inst
},
242 {"lhui", INST_TYPE_RD_R1_IMM
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xE4000000, OPCODE_MASK_H
, lhui
, memory_load_inst
},
243 {"lwi", INST_TYPE_RD_R1_IMM
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xE8000000, OPCODE_MASK_H
, lwi
, memory_load_inst
},
244 {"sbi", INST_TYPE_RD_R1_IMM
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xF0000000, OPCODE_MASK_H
, sbi
, memory_store_inst
},
245 {"shi", INST_TYPE_RD_R1_IMM
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xF4000000, OPCODE_MASK_H
, shi
, memory_store_inst
},
246 {"swi", INST_TYPE_RD_R1_IMM
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xF8000000, OPCODE_MASK_H
, swi
, memory_store_inst
},
247 {"nop", INST_TYPE_NONE
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x80000000, OPCODE_MASK_H1234
, invalid_inst
, logical_inst
}, /* translates to or r0, r0, r0. */
248 {"la", INST_TYPE_RD_R1_IMM
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x30000000, OPCODE_MASK_H
, invalid_inst
, arithmetic_inst
}, /* la translates to addik. */
249 {"tuqula",INST_TYPE_RD
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x3000002A, OPCODE_MASK_H
, invalid_inst
, arithmetic_inst
}, /* tuqula rd translates to addik rd, r0, 42. */
250 {"not", INST_TYPE_RD_R1
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xA800FFFF, OPCODE_MASK_H34
, invalid_inst
, logical_inst
}, /* not translates to xori rd,ra,-1. */
251 {"neg", INST_TYPE_RD_R1
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x04000000, OPCODE_MASK_H
, invalid_inst
, arithmetic_inst
}, /* neg translates to rsub rd, ra, r0. */
252 {"rtb", INST_TYPE_R1
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xB6000004, OPCODE_MASK_H1
, invalid_inst
, return_inst
}, /* rtb translates to rts rd, 4. */
253 {"sub", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x04000000, OPCODE_MASK_H
, invalid_inst
, arithmetic_inst
}, /* sub translates to rsub rd, rb, ra. */
254 {"lmi", INST_TYPE_RD_R1_IMM
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xE8000000, OPCODE_MASK_H
, invalid_inst
, memory_load_inst
},
255 {"smi", INST_TYPE_RD_R1_IMM
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xF8000000, OPCODE_MASK_H
, invalid_inst
, memory_store_inst
},
256 {"msrset",INST_TYPE_RD_IMM15
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x94100000, OPCODE_MASK_H23N
, msrset
, special_inst
},
257 {"msrclr",INST_TYPE_RD_IMM15
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x94110000, OPCODE_MASK_H23N
, msrclr
, special_inst
},
258 {"fadd", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x58000000, OPCODE_MASK_H4
, fadd
, arithmetic_inst
},
259 {"frsub", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x58000080, OPCODE_MASK_H4
, frsub
, arithmetic_inst
},
260 {"fmul", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x58000100, OPCODE_MASK_H4
, fmul
, arithmetic_inst
},
261 {"fdiv", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x58000180, OPCODE_MASK_H4
, fdiv
, arithmetic_inst
},
262 {"fcmp.lt", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x58000210, OPCODE_MASK_H4
, fcmp_lt
, arithmetic_inst
},
263 {"fcmp.eq", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x58000220, OPCODE_MASK_H4
, fcmp_eq
, arithmetic_inst
},
264 {"fcmp.le", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x58000230, OPCODE_MASK_H4
, fcmp_le
, arithmetic_inst
},
265 {"fcmp.gt", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x58000240, OPCODE_MASK_H4
, fcmp_gt
, arithmetic_inst
},
266 {"fcmp.ne", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x58000250, OPCODE_MASK_H4
, fcmp_ne
, arithmetic_inst
},
267 {"fcmp.ge", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x58000260, OPCODE_MASK_H4
, fcmp_ge
, arithmetic_inst
},
268 {"fcmp.un", INST_TYPE_RD_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x58000200, OPCODE_MASK_H4
, fcmp_un
, arithmetic_inst
},
269 {"flt", INST_TYPE_RD_R1
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x58000280, OPCODE_MASK_H4
, flt
, arithmetic_inst
},
270 {"fint", INST_TYPE_RD_R1
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x58000300, OPCODE_MASK_H4
, fint
, arithmetic_inst
},
271 {"fsqrt", INST_TYPE_RD_R1
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x58000380, OPCODE_MASK_H4
, fsqrt
, arithmetic_inst
},
272 {"tget", INST_TYPE_RD_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C001000, OPCODE_MASK_H32
, tget
, anyware_inst
},
273 {"tcget", INST_TYPE_RD_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C003000, OPCODE_MASK_H32
, tcget
, anyware_inst
},
274 {"tnget", INST_TYPE_RD_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C005000, OPCODE_MASK_H32
, tnget
, anyware_inst
},
275 {"tncget", INST_TYPE_RD_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C007000, OPCODE_MASK_H32
, tncget
, anyware_inst
},
276 {"tput", INST_TYPE_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C009000, OPCODE_MASK_H32
, tput
, anyware_inst
},
277 {"tcput", INST_TYPE_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C00B000, OPCODE_MASK_H32
, tcput
, anyware_inst
},
278 {"tnput", INST_TYPE_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C00D000, OPCODE_MASK_H32
, tnput
, anyware_inst
},
279 {"tncput", INST_TYPE_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C00F000, OPCODE_MASK_H32
, tncput
, anyware_inst
},
281 {"eget", INST_TYPE_RD_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C000400, OPCODE_MASK_H32
, eget
, anyware_inst
},
282 {"ecget", INST_TYPE_RD_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C002400, OPCODE_MASK_H32
, ecget
, anyware_inst
},
283 {"neget", INST_TYPE_RD_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C004400, OPCODE_MASK_H32
, neget
, anyware_inst
},
284 {"necget", INST_TYPE_RD_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C006400, OPCODE_MASK_H32
, necget
, anyware_inst
},
285 {"eput", INST_TYPE_R1_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C008400, OPCODE_MASK_H32
, eput
, anyware_inst
},
286 {"ecput", INST_TYPE_R1_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C00A400, OPCODE_MASK_H32
, ecput
, anyware_inst
},
287 {"neput", INST_TYPE_R1_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C00C400, OPCODE_MASK_H32
, neput
, anyware_inst
},
288 {"necput", INST_TYPE_R1_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C00E400, OPCODE_MASK_H32
, necput
, anyware_inst
},
290 {"teget", INST_TYPE_RD_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C001400, OPCODE_MASK_H32
, teget
, anyware_inst
},
291 {"tecget", INST_TYPE_RD_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C003400, OPCODE_MASK_H32
, tecget
, anyware_inst
},
292 {"tneget", INST_TYPE_RD_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C005400, OPCODE_MASK_H32
, tneget
, anyware_inst
},
293 {"tnecget", INST_TYPE_RD_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C007400, OPCODE_MASK_H32
, tnecget
, anyware_inst
},
294 {"teput", INST_TYPE_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C009400, OPCODE_MASK_H32
, teput
, anyware_inst
},
295 {"tecput", INST_TYPE_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C00B400, OPCODE_MASK_H32
, tecput
, anyware_inst
},
296 {"tneput", INST_TYPE_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C00D400, OPCODE_MASK_H32
, tneput
, anyware_inst
},
297 {"tnecput", INST_TYPE_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C00F400, OPCODE_MASK_H32
, tnecput
, anyware_inst
},
299 {"aget", INST_TYPE_RD_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C000800, OPCODE_MASK_H32
, aget
, anyware_inst
},
300 {"caget", INST_TYPE_RD_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C002800, OPCODE_MASK_H32
, caget
, anyware_inst
},
301 {"naget", INST_TYPE_RD_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C004800, OPCODE_MASK_H32
, naget
, anyware_inst
},
302 {"ncaget", INST_TYPE_RD_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C006800, OPCODE_MASK_H32
, ncaget
, anyware_inst
},
303 {"aput", INST_TYPE_R1_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C008800, OPCODE_MASK_H32
, aput
, anyware_inst
},
304 {"caput", INST_TYPE_R1_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C00A800, OPCODE_MASK_H32
, caput
, anyware_inst
},
305 {"naput", INST_TYPE_R1_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C00C800, OPCODE_MASK_H32
, naput
, anyware_inst
},
306 {"ncaput", INST_TYPE_R1_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C00E800, OPCODE_MASK_H32
, ncaput
, anyware_inst
},
308 {"taget", INST_TYPE_RD_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C001800, OPCODE_MASK_H32
, taget
, anyware_inst
},
309 {"tcaget", INST_TYPE_RD_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C003800, OPCODE_MASK_H32
, tcaget
, anyware_inst
},
310 {"tnaget", INST_TYPE_RD_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C005800, OPCODE_MASK_H32
, tnaget
, anyware_inst
},
311 {"tncaget", INST_TYPE_RD_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C007800, OPCODE_MASK_H32
, tncaget
, anyware_inst
},
312 {"taput", INST_TYPE_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C009800, OPCODE_MASK_H32
, taput
, anyware_inst
},
313 {"tcaput", INST_TYPE_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C00B800, OPCODE_MASK_H32
, tcaput
, anyware_inst
},
314 {"tnaput", INST_TYPE_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C00D800, OPCODE_MASK_H32
, tnaput
, anyware_inst
},
315 {"tncaput", INST_TYPE_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C00F800, OPCODE_MASK_H32
, tncaput
, anyware_inst
},
317 {"eaget", INST_TYPE_RD_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C000C00, OPCODE_MASK_H32
, eget
, anyware_inst
},
318 {"ecaget", INST_TYPE_RD_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C002C00, OPCODE_MASK_H32
, ecget
, anyware_inst
},
319 {"neaget", INST_TYPE_RD_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C004C00, OPCODE_MASK_H32
, neget
, anyware_inst
},
320 {"necaget", INST_TYPE_RD_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C006C00, OPCODE_MASK_H32
, necget
, anyware_inst
},
321 {"eaput", INST_TYPE_R1_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C008C00, OPCODE_MASK_H32
, eput
, anyware_inst
},
322 {"ecaput", INST_TYPE_R1_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C00AC00, OPCODE_MASK_H32
, ecput
, anyware_inst
},
323 {"neaput", INST_TYPE_R1_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C00CC00, OPCODE_MASK_H32
, neput
, anyware_inst
},
324 {"necaput", INST_TYPE_R1_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C00EC00, OPCODE_MASK_H32
, necput
, anyware_inst
},
326 {"teaget", INST_TYPE_RD_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C001C00, OPCODE_MASK_H32
, teaget
, anyware_inst
},
327 {"tecaget", INST_TYPE_RD_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C003C00, OPCODE_MASK_H32
, tecaget
, anyware_inst
},
328 {"tneaget", INST_TYPE_RD_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C005C00, OPCODE_MASK_H32
, tneaget
, anyware_inst
},
329 {"tnecaget", INST_TYPE_RD_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C007C00, OPCODE_MASK_H32
, tnecaget
, anyware_inst
},
330 {"teaput", INST_TYPE_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C009C00, OPCODE_MASK_H32
, teaput
, anyware_inst
},
331 {"tecaput", INST_TYPE_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C00BC00, OPCODE_MASK_H32
, tecaput
, anyware_inst
},
332 {"tneaput", INST_TYPE_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C00DC00, OPCODE_MASK_H32
, tneaput
, anyware_inst
},
333 {"tnecaput", INST_TYPE_RFSL
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x6C00FC00, OPCODE_MASK_H32
, tnecaput
, anyware_inst
},
335 {"getd", INST_TYPE_RD_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000000, OPCODE_MASK_H34C
, getd
, anyware_inst
},
336 {"tgetd", INST_TYPE_RD_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000080, OPCODE_MASK_H34C
, tgetd
, anyware_inst
},
337 {"cgetd", INST_TYPE_RD_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000100, OPCODE_MASK_H34C
, cgetd
, anyware_inst
},
338 {"tcgetd", INST_TYPE_RD_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000180, OPCODE_MASK_H34C
, tcgetd
, anyware_inst
},
339 {"ngetd", INST_TYPE_RD_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000200, OPCODE_MASK_H34C
, ngetd
, anyware_inst
},
340 {"tngetd", INST_TYPE_RD_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000280, OPCODE_MASK_H34C
, tngetd
, anyware_inst
},
341 {"ncgetd", INST_TYPE_RD_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000300, OPCODE_MASK_H34C
, ncgetd
, anyware_inst
},
342 {"tncgetd", INST_TYPE_RD_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000380, OPCODE_MASK_H34C
, tncgetd
, anyware_inst
},
343 {"putd", INST_TYPE_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000400, OPCODE_MASK_H34C
, putd
, anyware_inst
},
344 {"tputd", INST_TYPE_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000480, OPCODE_MASK_H34C
, tputd
, anyware_inst
},
345 {"cputd", INST_TYPE_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000500, OPCODE_MASK_H34C
, cputd
, anyware_inst
},
346 {"tcputd", INST_TYPE_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000580, OPCODE_MASK_H34C
, tcputd
, anyware_inst
},
347 {"nputd", INST_TYPE_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000600, OPCODE_MASK_H34C
, nputd
, anyware_inst
},
348 {"tnputd", INST_TYPE_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000680, OPCODE_MASK_H34C
, tnputd
, anyware_inst
},
349 {"ncputd", INST_TYPE_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000700, OPCODE_MASK_H34C
, ncputd
, anyware_inst
},
350 {"tncputd", INST_TYPE_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000780, OPCODE_MASK_H34C
, tncputd
, anyware_inst
},
352 {"egetd", INST_TYPE_RD_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000020, OPCODE_MASK_H34C
, egetd
, anyware_inst
},
353 {"tegetd", INST_TYPE_RD_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C0000A0, OPCODE_MASK_H34C
, tegetd
, anyware_inst
},
354 {"ecgetd", INST_TYPE_RD_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000120, OPCODE_MASK_H34C
, ecgetd
, anyware_inst
},
355 {"tecgetd", INST_TYPE_RD_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C0001A0, OPCODE_MASK_H34C
, tecgetd
, anyware_inst
},
356 {"negetd", INST_TYPE_RD_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000220, OPCODE_MASK_H34C
, negetd
, anyware_inst
},
357 {"tnegetd", INST_TYPE_RD_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C0002A0, OPCODE_MASK_H34C
, tnegetd
, anyware_inst
},
358 {"necgetd", INST_TYPE_RD_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000320, OPCODE_MASK_H34C
, necgetd
, anyware_inst
},
359 {"tnecgetd", INST_TYPE_RD_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C0003A0, OPCODE_MASK_H34C
, tnecgetd
, anyware_inst
},
360 {"eputd", INST_TYPE_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000420, OPCODE_MASK_H34C
, eputd
, anyware_inst
},
361 {"teputd", INST_TYPE_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C0004A0, OPCODE_MASK_H34C
, teputd
, anyware_inst
},
362 {"ecputd", INST_TYPE_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000520, OPCODE_MASK_H34C
, ecputd
, anyware_inst
},
363 {"tecputd", INST_TYPE_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C0005A0, OPCODE_MASK_H34C
, tecputd
, anyware_inst
},
364 {"neputd", INST_TYPE_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000620, OPCODE_MASK_H34C
, neputd
, anyware_inst
},
365 {"tneputd", INST_TYPE_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C0006A0, OPCODE_MASK_H34C
, tneputd
, anyware_inst
},
366 {"necputd", INST_TYPE_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000720, OPCODE_MASK_H34C
, necputd
, anyware_inst
},
367 {"tnecputd", INST_TYPE_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C0007A0, OPCODE_MASK_H34C
, tnecputd
, anyware_inst
},
369 {"agetd", INST_TYPE_RD_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000040, OPCODE_MASK_H34C
, agetd
, anyware_inst
},
370 {"tagetd", INST_TYPE_RD_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C0000C0, OPCODE_MASK_H34C
, tagetd
, anyware_inst
},
371 {"cagetd", INST_TYPE_RD_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000140, OPCODE_MASK_H34C
, cagetd
, anyware_inst
},
372 {"tcagetd", INST_TYPE_RD_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C0001C0, OPCODE_MASK_H34C
, tcagetd
, anyware_inst
},
373 {"nagetd", INST_TYPE_RD_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000240, OPCODE_MASK_H34C
, nagetd
, anyware_inst
},
374 {"tnagetd", INST_TYPE_RD_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C0002C0, OPCODE_MASK_H34C
, tnagetd
, anyware_inst
},
375 {"ncagetd", INST_TYPE_RD_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000340, OPCODE_MASK_H34C
, ncagetd
, anyware_inst
},
376 {"tncagetd", INST_TYPE_RD_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C0003C0, OPCODE_MASK_H34C
, tncagetd
, anyware_inst
},
377 {"aputd", INST_TYPE_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000440, OPCODE_MASK_H34C
, aputd
, anyware_inst
},
378 {"taputd", INST_TYPE_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C0004C0, OPCODE_MASK_H34C
, taputd
, anyware_inst
},
379 {"caputd", INST_TYPE_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000540, OPCODE_MASK_H34C
, caputd
, anyware_inst
},
380 {"tcaputd", INST_TYPE_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C0005C0, OPCODE_MASK_H34C
, tcaputd
, anyware_inst
},
381 {"naputd", INST_TYPE_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000640, OPCODE_MASK_H34C
, naputd
, anyware_inst
},
382 {"tnaputd", INST_TYPE_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C0006C0, OPCODE_MASK_H34C
, tnaputd
, anyware_inst
},
383 {"ncaputd", INST_TYPE_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000740, OPCODE_MASK_H34C
, ncaputd
, anyware_inst
},
384 {"tncaputd", INST_TYPE_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C0007C0, OPCODE_MASK_H34C
, tncaputd
, anyware_inst
},
386 {"eagetd", INST_TYPE_RD_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000060, OPCODE_MASK_H34C
, eagetd
, anyware_inst
},
387 {"teagetd", INST_TYPE_RD_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C0000E0, OPCODE_MASK_H34C
, teagetd
, anyware_inst
},
388 {"ecagetd", INST_TYPE_RD_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000160, OPCODE_MASK_H34C
, ecagetd
, anyware_inst
},
389 {"tecagetd", INST_TYPE_RD_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C0001E0, OPCODE_MASK_H34C
, tecagetd
, anyware_inst
},
390 {"neagetd", INST_TYPE_RD_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000260, OPCODE_MASK_H34C
, neagetd
, anyware_inst
},
391 {"tneagetd", INST_TYPE_RD_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C0002E0, OPCODE_MASK_H34C
, tneagetd
, anyware_inst
},
392 {"necagetd", INST_TYPE_RD_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000360, OPCODE_MASK_H34C
, necagetd
, anyware_inst
},
393 {"tnecagetd", INST_TYPE_RD_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C0003E0, OPCODE_MASK_H34C
, tnecagetd
, anyware_inst
},
394 {"eaputd", INST_TYPE_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000460, OPCODE_MASK_H34C
, eaputd
, anyware_inst
},
395 {"teaputd", INST_TYPE_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C0004E0, OPCODE_MASK_H34C
, teaputd
, anyware_inst
},
396 {"ecaputd", INST_TYPE_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000560, OPCODE_MASK_H34C
, ecaputd
, anyware_inst
},
397 {"tecaputd", INST_TYPE_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C0005E0, OPCODE_MASK_H34C
, tecaputd
, anyware_inst
},
398 {"neaputd", INST_TYPE_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000660, OPCODE_MASK_H34C
, neaputd
, anyware_inst
},
399 {"tneaputd", INST_TYPE_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C0006E0, OPCODE_MASK_H34C
, tneaputd
, anyware_inst
},
400 {"necaputd", INST_TYPE_R1_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C000760, OPCODE_MASK_H34C
, necaputd
, anyware_inst
},
401 {"tnecaputd", INST_TYPE_R2
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x4C0007E0, OPCODE_MASK_H34C
, tnecaputd
, anyware_inst
},
402 {"clz", INST_TYPE_RD_R1
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x900000E0, OPCODE_MASK_H34
, clz
, special_inst
},
403 {"mbar", INST_TYPE_IMM5
, INST_PC_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xB8020004, OPCODE_MASK_HN
, mbar
, special_inst
},
404 {"sleep", INST_TYPE_NONE
, INST_PC_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0xBA020004, OPCODE_MASK_HN
, invalid_inst
, special_inst
}, /* translates to mbar 16. */
405 {"swapb", INST_TYPE_RD_R1
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x900001E0, OPCODE_MASK_H4
, swapb
, arithmetic_inst
},
406 {"swaph", INST_TYPE_RD_R1
, INST_NO_OFFSET
, NO_DELAY_SLOT
, IMMVAL_MASK_NON_SPECIAL
, 0x900001E2, OPCODE_MASK_H4
, swaph
, arithmetic_inst
},
407 {"", 0, 0, 0, 0, 0, 0, 0, 0},
410 /* Prefix for register names. */
411 char register_prefix
[] = "r";
412 char special_register_prefix
[] = "spr";
413 char fsl_register_prefix
[] = "rfsl";
414 char pvr_register_prefix
[] = "rpvr";
417 /* #defines for valid immediate range. */
418 #define MIN_IMM ((int) 0x80000000)
419 #define MAX_IMM ((int) 0x7fffffff)
421 #define MIN_IMM15 ((int) 0x0000)
422 #define MAX_IMM15 ((int) 0x7fff)
424 #define MIN_IMM5 ((int) 0x00000000)
425 #define MAX_IMM5 ((int) 0x0000001f)
427 #endif /* MICROBLAZE_OPC */