1 /* Native-dependent code for GNU/Linux AArch64.
3 Copyright (C) 2011-2019 Free Software Foundation, Inc.
4 Contributed by ARM Ltd.
6 This file is part of GDB.
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 3 of the License, or
11 (at your option) any later version.
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
18 You should have received a copy of the GNU General Public License
19 along with this program. If not, see <http://www.gnu.org/licenses/>. */
26 #include "linux-nat.h"
27 #include "target-descriptions.h"
30 #include "aarch64-tdep.h"
31 #include "aarch64-linux-tdep.h"
32 #include "aarch32-linux-nat.h"
33 #include "nat/aarch64-linux.h"
34 #include "nat/aarch64-linux-hw-point.h"
35 #include "nat/aarch64-sve-linux-ptrace.h"
37 #include "elf/external.h"
38 #include "elf/common.h"
40 #include "nat/gdb_ptrace.h"
41 #include <sys/utsname.h>
42 #include <asm/ptrace.h>
45 #include "linux-tdep.h"
47 /* Defines ps_err_e, struct ps_prochandle. */
48 #include "gdb_proc_service.h"
51 #define TRAP_HWBKPT 0x0004
54 class aarch64_linux_nat_target final
: public linux_nat_target
57 /* Add our register access methods. */
58 void fetch_registers (struct regcache
*, int) override
;
59 void store_registers (struct regcache
*, int) override
;
61 const struct target_desc
*read_description () override
;
63 /* Add our hardware breakpoint and watchpoint implementation. */
64 int can_use_hw_breakpoint (enum bptype
, int, int) override
;
65 int insert_hw_breakpoint (struct gdbarch
*, struct bp_target_info
*) override
;
66 int remove_hw_breakpoint (struct gdbarch
*, struct bp_target_info
*) override
;
67 int region_ok_for_hw_watchpoint (CORE_ADDR
, int) override
;
68 int insert_watchpoint (CORE_ADDR
, int, enum target_hw_bp_type
,
69 struct expression
*) override
;
70 int remove_watchpoint (CORE_ADDR
, int, enum target_hw_bp_type
,
71 struct expression
*) override
;
72 bool stopped_by_watchpoint () override
;
73 bool stopped_data_address (CORE_ADDR
*) override
;
74 bool watchpoint_addr_within_range (CORE_ADDR
, CORE_ADDR
, int) override
;
76 int can_do_single_step () override
;
78 /* Override the GNU/Linux inferior startup hook. */
79 void post_startup_inferior (ptid_t
) override
;
81 /* Override the GNU/Linux post attach hook. */
82 void post_attach (int pid
) override
;
84 /* These three defer to common nat/ code. */
85 void low_new_thread (struct lwp_info
*lp
) override
86 { aarch64_linux_new_thread (lp
); }
87 void low_delete_thread (struct arch_lwp_info
*lp
) override
88 { aarch64_linux_delete_thread (lp
); }
89 void low_prepare_to_resume (struct lwp_info
*lp
) override
90 { aarch64_linux_prepare_to_resume (lp
); }
92 void low_new_fork (struct lwp_info
*parent
, pid_t child_pid
) override
;
93 void low_forget_process (pid_t pid
) override
;
95 /* Add our siginfo layout converter. */
96 bool low_siginfo_fixup (siginfo_t
*ptrace
, gdb_byte
*inf
, int direction
)
100 static aarch64_linux_nat_target the_aarch64_linux_nat_target
;
102 /* Per-process data. We don't bind this to a per-inferior registry
103 because of targets like x86 GNU/Linux that need to keep track of
104 processes that aren't bound to any inferior (e.g., fork children,
107 struct aarch64_process_info
110 struct aarch64_process_info
*next
;
112 /* The process identifier. */
115 /* Copy of aarch64 hardware debug registers. */
116 struct aarch64_debug_reg_state state
;
119 static struct aarch64_process_info
*aarch64_process_list
= NULL
;
121 /* Find process data for process PID. */
123 static struct aarch64_process_info
*
124 aarch64_find_process_pid (pid_t pid
)
126 struct aarch64_process_info
*proc
;
128 for (proc
= aarch64_process_list
; proc
; proc
= proc
->next
)
129 if (proc
->pid
== pid
)
135 /* Add process data for process PID. Returns newly allocated info
138 static struct aarch64_process_info
*
139 aarch64_add_process (pid_t pid
)
141 struct aarch64_process_info
*proc
;
143 proc
= XCNEW (struct aarch64_process_info
);
146 proc
->next
= aarch64_process_list
;
147 aarch64_process_list
= proc
;
152 /* Get data specific info for process PID, creating it if necessary.
153 Never returns NULL. */
155 static struct aarch64_process_info
*
156 aarch64_process_info_get (pid_t pid
)
158 struct aarch64_process_info
*proc
;
160 proc
= aarch64_find_process_pid (pid
);
162 proc
= aarch64_add_process (pid
);
167 /* Called whenever GDB is no longer debugging process PID. It deletes
168 data structures that keep track of debug register state. */
171 aarch64_linux_nat_target::low_forget_process (pid_t pid
)
173 struct aarch64_process_info
*proc
, **proc_link
;
175 proc
= aarch64_process_list
;
176 proc_link
= &aarch64_process_list
;
180 if (proc
->pid
== pid
)
182 *proc_link
= proc
->next
;
188 proc_link
= &proc
->next
;
193 /* Get debug registers state for process PID. */
195 struct aarch64_debug_reg_state
*
196 aarch64_get_debug_reg_state (pid_t pid
)
198 return &aarch64_process_info_get (pid
)->state
;
201 /* Fill GDB's register array with the general-purpose register values
202 from the current thread. */
205 fetch_gregs_from_thread (struct regcache
*regcache
)
208 struct gdbarch
*gdbarch
= regcache
->arch ();
212 /* Make sure REGS can hold all registers contents on both aarch64
214 gdb_static_assert (sizeof (regs
) >= 18 * 4);
216 tid
= regcache
->ptid ().lwp ();
218 iovec
.iov_base
= ®s
;
219 if (gdbarch_bfd_arch_info (gdbarch
)->bits_per_word
== 32)
220 iovec
.iov_len
= 18 * 4;
222 iovec
.iov_len
= sizeof (regs
);
224 ret
= ptrace (PTRACE_GETREGSET
, tid
, NT_PRSTATUS
, &iovec
);
226 perror_with_name (_("Unable to fetch general registers."));
228 if (gdbarch_bfd_arch_info (gdbarch
)->bits_per_word
== 32)
229 aarch32_gp_regcache_supply (regcache
, (uint32_t *) regs
, 1);
234 for (regno
= AARCH64_X0_REGNUM
; regno
<= AARCH64_CPSR_REGNUM
; regno
++)
235 regcache
->raw_supply (regno
, ®s
[regno
- AARCH64_X0_REGNUM
]);
239 /* Store to the current thread the valid general-purpose register
240 values in the GDB's register array. */
243 store_gregs_to_thread (const struct regcache
*regcache
)
248 struct gdbarch
*gdbarch
= regcache
->arch ();
250 /* Make sure REGS can hold all registers contents on both aarch64
252 gdb_static_assert (sizeof (regs
) >= 18 * 4);
253 tid
= regcache
->ptid ().lwp ();
255 iovec
.iov_base
= ®s
;
256 if (gdbarch_bfd_arch_info (gdbarch
)->bits_per_word
== 32)
257 iovec
.iov_len
= 18 * 4;
259 iovec
.iov_len
= sizeof (regs
);
261 ret
= ptrace (PTRACE_GETREGSET
, tid
, NT_PRSTATUS
, &iovec
);
263 perror_with_name (_("Unable to fetch general registers."));
265 if (gdbarch_bfd_arch_info (gdbarch
)->bits_per_word
== 32)
266 aarch32_gp_regcache_collect (regcache
, (uint32_t *) regs
, 1);
271 for (regno
= AARCH64_X0_REGNUM
; regno
<= AARCH64_CPSR_REGNUM
; regno
++)
272 if (REG_VALID
== regcache
->get_register_status (regno
))
273 regcache
->raw_collect (regno
, ®s
[regno
- AARCH64_X0_REGNUM
]);
276 ret
= ptrace (PTRACE_SETREGSET
, tid
, NT_PRSTATUS
, &iovec
);
278 perror_with_name (_("Unable to store general registers."));
281 /* Fill GDB's register array with the fp/simd register values
282 from the current thread. */
285 fetch_fpregs_from_thread (struct regcache
*regcache
)
290 struct gdbarch
*gdbarch
= regcache
->arch ();
292 /* Make sure REGS can hold all VFP registers contents on both aarch64
294 gdb_static_assert (sizeof regs
>= VFP_REGS_SIZE
);
296 tid
= regcache
->ptid ().lwp ();
298 iovec
.iov_base
= ®s
;
300 if (gdbarch_bfd_arch_info (gdbarch
)->bits_per_word
== 32)
302 iovec
.iov_len
= VFP_REGS_SIZE
;
304 ret
= ptrace (PTRACE_GETREGSET
, tid
, NT_ARM_VFP
, &iovec
);
306 perror_with_name (_("Unable to fetch VFP registers."));
308 aarch32_vfp_regcache_supply (regcache
, (gdb_byte
*) ®s
, 32);
314 iovec
.iov_len
= sizeof (regs
);
316 ret
= ptrace (PTRACE_GETREGSET
, tid
, NT_FPREGSET
, &iovec
);
318 perror_with_name (_("Unable to fetch vFP/SIMD registers."));
320 for (regno
= AARCH64_V0_REGNUM
; regno
<= AARCH64_V31_REGNUM
; regno
++)
321 regcache
->raw_supply (regno
, ®s
.vregs
[regno
- AARCH64_V0_REGNUM
]);
323 regcache
->raw_supply (AARCH64_FPSR_REGNUM
, ®s
.fpsr
);
324 regcache
->raw_supply (AARCH64_FPCR_REGNUM
, ®s
.fpcr
);
328 /* Store to the current thread the valid fp/simd register
329 values in the GDB's register array. */
332 store_fpregs_to_thread (const struct regcache
*regcache
)
337 struct gdbarch
*gdbarch
= regcache
->arch ();
339 /* Make sure REGS can hold all VFP registers contents on both aarch64
341 gdb_static_assert (sizeof regs
>= VFP_REGS_SIZE
);
342 tid
= regcache
->ptid ().lwp ();
344 iovec
.iov_base
= ®s
;
346 if (gdbarch_bfd_arch_info (gdbarch
)->bits_per_word
== 32)
348 iovec
.iov_len
= VFP_REGS_SIZE
;
350 ret
= ptrace (PTRACE_GETREGSET
, tid
, NT_ARM_VFP
, &iovec
);
352 perror_with_name (_("Unable to fetch VFP registers."));
354 aarch32_vfp_regcache_collect (regcache
, (gdb_byte
*) ®s
, 32);
360 iovec
.iov_len
= sizeof (regs
);
362 ret
= ptrace (PTRACE_GETREGSET
, tid
, NT_FPREGSET
, &iovec
);
364 perror_with_name (_("Unable to fetch FP/SIMD registers."));
366 for (regno
= AARCH64_V0_REGNUM
; regno
<= AARCH64_V31_REGNUM
; regno
++)
367 if (REG_VALID
== regcache
->get_register_status (regno
))
368 regcache
->raw_collect
369 (regno
, (char *) ®s
.vregs
[regno
- AARCH64_V0_REGNUM
]);
371 if (REG_VALID
== regcache
->get_register_status (AARCH64_FPSR_REGNUM
))
372 regcache
->raw_collect (AARCH64_FPSR_REGNUM
, (char *) ®s
.fpsr
);
373 if (REG_VALID
== regcache
->get_register_status (AARCH64_FPCR_REGNUM
))
374 regcache
->raw_collect (AARCH64_FPCR_REGNUM
, (char *) ®s
.fpcr
);
377 if (gdbarch_bfd_arch_info (gdbarch
)->bits_per_word
== 32)
379 ret
= ptrace (PTRACE_SETREGSET
, tid
, NT_ARM_VFP
, &iovec
);
381 perror_with_name (_("Unable to store VFP registers."));
385 ret
= ptrace (PTRACE_SETREGSET
, tid
, NT_FPREGSET
, &iovec
);
387 perror_with_name (_("Unable to store FP/SIMD registers."));
391 /* Fill GDB's register array with the sve register values
392 from the current thread. */
395 fetch_sveregs_from_thread (struct regcache
*regcache
)
397 std::unique_ptr
<gdb_byte
[]> base
398 = aarch64_sve_get_sveregs (regcache
->ptid ().lwp ());
399 aarch64_sve_regs_copy_to_reg_buf (regcache
, base
.get ());
402 /* Store to the current thread the valid sve register
403 values in the GDB's register array. */
406 store_sveregs_to_thread (struct regcache
*regcache
)
410 int tid
= regcache
->ptid ().lwp ();
412 /* Obtain a dump of SVE registers from ptrace. */
413 std::unique_ptr
<gdb_byte
[]> base
= aarch64_sve_get_sveregs (tid
);
415 /* Overwrite with regcache state. */
416 aarch64_sve_regs_copy_from_reg_buf (regcache
, base
.get ());
418 /* Write back to the kernel. */
419 iovec
.iov_base
= base
.get ();
420 iovec
.iov_len
= ((struct user_sve_header
*) base
.get ())->size
;
421 ret
= ptrace (PTRACE_SETREGSET
, tid
, NT_ARM_SVE
, &iovec
);
424 perror_with_name (_("Unable to store sve registers"));
427 /* Fill GDB's register array with the pointer authentication mask values from
428 the current thread. */
431 fetch_pauth_masks_from_thread (struct regcache
*regcache
)
433 struct gdbarch_tdep
*tdep
= gdbarch_tdep (regcache
->arch ());
436 uint64_t pauth_regset
[2] = {0, 0};
437 int tid
= regcache
->ptid ().lwp ();
439 iovec
.iov_base
= &pauth_regset
;
440 iovec
.iov_len
= sizeof (pauth_regset
);
442 ret
= ptrace (PTRACE_GETREGSET
, tid
, NT_ARM_PAC_MASK
, &iovec
);
444 perror_with_name (_("unable to fetch pauth registers."));
446 regcache
->raw_supply (AARCH64_PAUTH_DMASK_REGNUM (tdep
->pauth_reg_base
),
448 regcache
->raw_supply (AARCH64_PAUTH_CMASK_REGNUM (tdep
->pauth_reg_base
),
452 /* Implement the "fetch_registers" target_ops method. */
455 aarch64_linux_nat_target::fetch_registers (struct regcache
*regcache
,
458 struct gdbarch_tdep
*tdep
= gdbarch_tdep (regcache
->arch ());
462 fetch_gregs_from_thread (regcache
);
463 if (tdep
->has_sve ())
464 fetch_sveregs_from_thread (regcache
);
466 fetch_fpregs_from_thread (regcache
);
468 if (tdep
->has_pauth ())
469 fetch_pauth_masks_from_thread (regcache
);
471 else if (regno
< AARCH64_V0_REGNUM
)
472 fetch_gregs_from_thread (regcache
);
473 else if (tdep
->has_sve ())
474 fetch_sveregs_from_thread (regcache
);
476 fetch_fpregs_from_thread (regcache
);
478 if (tdep
->has_pauth ())
480 if (regno
== AARCH64_PAUTH_DMASK_REGNUM (tdep
->pauth_reg_base
)
481 || regno
== AARCH64_PAUTH_CMASK_REGNUM (tdep
->pauth_reg_base
))
482 fetch_pauth_masks_from_thread (regcache
);
486 /* Implement the "store_registers" target_ops method. */
489 aarch64_linux_nat_target::store_registers (struct regcache
*regcache
,
492 struct gdbarch_tdep
*tdep
= gdbarch_tdep (regcache
->arch ());
496 store_gregs_to_thread (regcache
);
497 if (tdep
->has_sve ())
498 store_sveregs_to_thread (regcache
);
500 store_fpregs_to_thread (regcache
);
502 else if (regno
< AARCH64_V0_REGNUM
)
503 store_gregs_to_thread (regcache
);
504 else if (tdep
->has_sve ())
505 store_sveregs_to_thread (regcache
);
507 store_fpregs_to_thread (regcache
);
510 /* Fill register REGNO (if it is a general-purpose register) in
511 *GREGSETPS with the value in GDB's register array. If REGNO is -1,
512 do this for all registers. */
515 fill_gregset (const struct regcache
*regcache
,
516 gdb_gregset_t
*gregsetp
, int regno
)
518 regcache_collect_regset (&aarch64_linux_gregset
, regcache
,
519 regno
, (gdb_byte
*) gregsetp
,
520 AARCH64_LINUX_SIZEOF_GREGSET
);
523 /* Fill GDB's register array with the general-purpose register values
527 supply_gregset (struct regcache
*regcache
, const gdb_gregset_t
*gregsetp
)
529 regcache_supply_regset (&aarch64_linux_gregset
, regcache
, -1,
530 (const gdb_byte
*) gregsetp
,
531 AARCH64_LINUX_SIZEOF_GREGSET
);
534 /* Fill register REGNO (if it is a floating-point register) in
535 *FPREGSETP with the value in GDB's register array. If REGNO is -1,
536 do this for all registers. */
539 fill_fpregset (const struct regcache
*regcache
,
540 gdb_fpregset_t
*fpregsetp
, int regno
)
542 regcache_collect_regset (&aarch64_linux_fpregset
, regcache
,
543 regno
, (gdb_byte
*) fpregsetp
,
544 AARCH64_LINUX_SIZEOF_FPREGSET
);
547 /* Fill GDB's register array with the floating-point register values
551 supply_fpregset (struct regcache
*regcache
, const gdb_fpregset_t
*fpregsetp
)
553 regcache_supply_regset (&aarch64_linux_fpregset
, regcache
, -1,
554 (const gdb_byte
*) fpregsetp
,
555 AARCH64_LINUX_SIZEOF_FPREGSET
);
558 /* linux_nat_new_fork hook. */
561 aarch64_linux_nat_target::low_new_fork (struct lwp_info
*parent
,
565 struct aarch64_debug_reg_state
*parent_state
;
566 struct aarch64_debug_reg_state
*child_state
;
568 /* NULL means no watchpoint has ever been set in the parent. In
569 that case, there's nothing to do. */
570 if (parent
->arch_private
== NULL
)
573 /* GDB core assumes the child inherits the watchpoints/hw
574 breakpoints of the parent, and will remove them all from the
575 forked off process. Copy the debug registers mirrors into the
576 new process so that all breakpoints and watchpoints can be
579 parent_pid
= parent
->ptid
.pid ();
580 parent_state
= aarch64_get_debug_reg_state (parent_pid
);
581 child_state
= aarch64_get_debug_reg_state (child_pid
);
582 *child_state
= *parent_state
;
586 /* Called by libthread_db. Returns a pointer to the thread local
587 storage (or its descriptor). */
590 ps_get_thread_area (struct ps_prochandle
*ph
,
591 lwpid_t lwpid
, int idx
, void **base
)
594 = (gdbarch_bfd_arch_info (target_gdbarch ())->bits_per_word
== 64);
596 return aarch64_ps_get_thread_area (ph
, lwpid
, idx
, base
, is_64bit_p
);
600 /* Implement the "post_startup_inferior" target_ops method. */
603 aarch64_linux_nat_target::post_startup_inferior (ptid_t ptid
)
605 low_forget_process (ptid
.pid ());
606 aarch64_linux_get_debug_reg_capacity (ptid
.pid ());
607 linux_nat_target::post_startup_inferior (ptid
);
610 /* Implement the "post_attach" target_ops method. */
613 aarch64_linux_nat_target::post_attach (int pid
)
615 low_forget_process (pid
);
616 /* Set the hardware debug register capacity. If
617 aarch64_linux_get_debug_reg_capacity is not called
618 (as it is in aarch64_linux_child_post_startup_inferior) then
619 software watchpoints will be used instead of hardware
620 watchpoints when attaching to a target. */
621 aarch64_linux_get_debug_reg_capacity (pid
);
622 linux_nat_target::post_attach (pid
);
625 extern struct target_desc
*tdesc_arm_with_neon
;
627 /* Implement the "read_description" target_ops method. */
629 const struct target_desc
*
630 aarch64_linux_nat_target::read_description ()
633 gdb_byte regbuf
[VFP_REGS_SIZE
];
636 tid
= inferior_ptid
.lwp ();
638 iovec
.iov_base
= regbuf
;
639 iovec
.iov_len
= VFP_REGS_SIZE
;
641 ret
= ptrace (PTRACE_GETREGSET
, tid
, NT_ARM_VFP
, &iovec
);
643 return tdesc_arm_with_neon
;
645 CORE_ADDR hwcap
= linux_get_hwcap (this);
647 return aarch64_read_description (aarch64_sve_get_vq (tid
),
648 hwcap
& AARCH64_HWCAP_PACA
);
651 /* Convert a native/host siginfo object, into/from the siginfo in the
652 layout of the inferiors' architecture. Returns true if any
653 conversion was done; false otherwise. If DIRECTION is 1, then copy
654 from INF to NATIVE. If DIRECTION is 0, copy from NATIVE to
658 aarch64_linux_nat_target::low_siginfo_fixup (siginfo_t
*native
, gdb_byte
*inf
,
661 struct gdbarch
*gdbarch
= get_frame_arch (get_current_frame ());
663 /* Is the inferior 32-bit? If so, then do fixup the siginfo
665 if (gdbarch_bfd_arch_info (gdbarch
)->bits_per_word
== 32)
668 aarch64_compat_siginfo_from_siginfo ((struct compat_siginfo
*) inf
,
671 aarch64_siginfo_from_compat_siginfo (native
,
672 (struct compat_siginfo
*) inf
);
680 /* Returns the number of hardware watchpoints of type TYPE that we can
681 set. Value is positive if we can set CNT watchpoints, zero if
682 setting watchpoints of type TYPE is not supported, and negative if
683 CNT is more than the maximum number of watchpoints of type TYPE
684 that we can support. TYPE is one of bp_hardware_watchpoint,
685 bp_read_watchpoint, bp_write_watchpoint, or bp_hardware_breakpoint.
686 CNT is the number of such watchpoints used so far (including this
687 one). OTHERTYPE is non-zero if other types of watchpoints are
688 currently enabled. */
691 aarch64_linux_nat_target::can_use_hw_breakpoint (enum bptype type
,
692 int cnt
, int othertype
)
694 if (type
== bp_hardware_watchpoint
|| type
== bp_read_watchpoint
695 || type
== bp_access_watchpoint
|| type
== bp_watchpoint
)
697 if (aarch64_num_wp_regs
== 0)
700 else if (type
== bp_hardware_breakpoint
)
702 if (aarch64_num_bp_regs
== 0)
706 gdb_assert_not_reached ("unexpected breakpoint type");
708 /* We always return 1 here because we don't have enough information
709 about possible overlap of addresses that they want to watch. As an
710 extreme example, consider the case where all the watchpoints watch
711 the same address and the same region length: then we can handle a
712 virtually unlimited number of watchpoints, due to debug register
713 sharing implemented via reference counts. */
717 /* Insert a hardware-assisted breakpoint at BP_TGT->reqstd_address.
718 Return 0 on success, -1 on failure. */
721 aarch64_linux_nat_target::insert_hw_breakpoint (struct gdbarch
*gdbarch
,
722 struct bp_target_info
*bp_tgt
)
725 CORE_ADDR addr
= bp_tgt
->placed_address
= bp_tgt
->reqstd_address
;
727 const enum target_hw_bp_type type
= hw_execute
;
728 struct aarch64_debug_reg_state
*state
729 = aarch64_get_debug_reg_state (inferior_ptid
.pid ());
731 gdbarch_breakpoint_from_pc (gdbarch
, &addr
, &len
);
736 "insert_hw_breakpoint on entry (addr=0x%08lx, len=%d))\n",
737 (unsigned long) addr
, len
);
739 ret
= aarch64_handle_breakpoint (type
, addr
, len
, 1 /* is_insert */, state
);
743 aarch64_show_debug_reg_state (state
,
744 "insert_hw_breakpoint", addr
, len
, type
);
750 /* Remove a hardware-assisted breakpoint at BP_TGT->placed_address.
751 Return 0 on success, -1 on failure. */
754 aarch64_linux_nat_target::remove_hw_breakpoint (struct gdbarch
*gdbarch
,
755 struct bp_target_info
*bp_tgt
)
758 CORE_ADDR addr
= bp_tgt
->placed_address
;
760 const enum target_hw_bp_type type
= hw_execute
;
761 struct aarch64_debug_reg_state
*state
762 = aarch64_get_debug_reg_state (inferior_ptid
.pid ());
764 gdbarch_breakpoint_from_pc (gdbarch
, &addr
, &len
);
768 (gdb_stdlog
, "remove_hw_breakpoint on entry (addr=0x%08lx, len=%d))\n",
769 (unsigned long) addr
, len
);
771 ret
= aarch64_handle_breakpoint (type
, addr
, len
, 0 /* is_insert */, state
);
775 aarch64_show_debug_reg_state (state
,
776 "remove_hw_watchpoint", addr
, len
, type
);
782 /* Implement the "insert_watchpoint" target_ops method.
784 Insert a watchpoint to watch a memory region which starts at
785 address ADDR and whose length is LEN bytes. Watch memory accesses
786 of the type TYPE. Return 0 on success, -1 on failure. */
789 aarch64_linux_nat_target::insert_watchpoint (CORE_ADDR addr
, int len
,
790 enum target_hw_bp_type type
,
791 struct expression
*cond
)
794 struct aarch64_debug_reg_state
*state
795 = aarch64_get_debug_reg_state (inferior_ptid
.pid ());
798 fprintf_unfiltered (gdb_stdlog
,
799 "insert_watchpoint on entry (addr=0x%08lx, len=%d)\n",
800 (unsigned long) addr
, len
);
802 gdb_assert (type
!= hw_execute
);
804 ret
= aarch64_handle_watchpoint (type
, addr
, len
, 1 /* is_insert */, state
);
808 aarch64_show_debug_reg_state (state
,
809 "insert_watchpoint", addr
, len
, type
);
815 /* Implement the "remove_watchpoint" target_ops method.
816 Remove a watchpoint that watched the memory region which starts at
817 address ADDR, whose length is LEN bytes, and for accesses of the
818 type TYPE. Return 0 on success, -1 on failure. */
821 aarch64_linux_nat_target::remove_watchpoint (CORE_ADDR addr
, int len
,
822 enum target_hw_bp_type type
,
823 struct expression
*cond
)
826 struct aarch64_debug_reg_state
*state
827 = aarch64_get_debug_reg_state (inferior_ptid
.pid ());
830 fprintf_unfiltered (gdb_stdlog
,
831 "remove_watchpoint on entry (addr=0x%08lx, len=%d)\n",
832 (unsigned long) addr
, len
);
834 gdb_assert (type
!= hw_execute
);
836 ret
= aarch64_handle_watchpoint (type
, addr
, len
, 0 /* is_insert */, state
);
840 aarch64_show_debug_reg_state (state
,
841 "remove_watchpoint", addr
, len
, type
);
847 /* Implement the "region_ok_for_hw_watchpoint" target_ops method. */
850 aarch64_linux_nat_target::region_ok_for_hw_watchpoint (CORE_ADDR addr
, int len
)
852 return aarch64_linux_region_ok_for_watchpoint (addr
, len
);
855 /* Implement the "stopped_data_address" target_ops method. */
858 aarch64_linux_nat_target::stopped_data_address (CORE_ADDR
*addr_p
)
862 struct aarch64_debug_reg_state
*state
;
864 if (!linux_nat_get_siginfo (inferior_ptid
, &siginfo
))
867 /* This must be a hardware breakpoint. */
868 if (siginfo
.si_signo
!= SIGTRAP
869 || (siginfo
.si_code
& 0xffff) != TRAP_HWBKPT
)
872 /* Check if the address matches any watched address. */
873 state
= aarch64_get_debug_reg_state (inferior_ptid
.pid ());
874 for (i
= aarch64_num_wp_regs
- 1; i
>= 0; --i
)
876 const unsigned int offset
877 = aarch64_watchpoint_offset (state
->dr_ctrl_wp
[i
]);
878 const unsigned int len
= aarch64_watchpoint_length (state
->dr_ctrl_wp
[i
]);
879 const CORE_ADDR addr_trap
= (CORE_ADDR
) siginfo
.si_addr
;
880 const CORE_ADDR addr_watch
= state
->dr_addr_wp
[i
] + offset
;
881 const CORE_ADDR addr_watch_aligned
= align_down (state
->dr_addr_wp
[i
], 8);
882 const CORE_ADDR addr_orig
= state
->dr_addr_orig_wp
[i
];
884 if (state
->dr_ref_count_wp
[i
]
885 && DR_CONTROL_ENABLED (state
->dr_ctrl_wp
[i
])
886 && addr_trap
>= addr_watch_aligned
887 && addr_trap
< addr_watch
+ len
)
889 /* ADDR_TRAP reports the first address of the memory range
890 accessed by the CPU, regardless of what was the memory
891 range watched. Thus, a large CPU access that straddles
892 the ADDR_WATCH..ADDR_WATCH+LEN range may result in an
893 ADDR_TRAP that is lower than the
894 ADDR_WATCH..ADDR_WATCH+LEN range. E.g.:
896 addr: | 4 | 5 | 6 | 7 | 8 |
897 |---- range watched ----|
898 |----------- range accessed ------------|
900 In this case, ADDR_TRAP will be 4.
902 To match a watchpoint known to GDB core, we must never
903 report *ADDR_P outside of any ADDR_WATCH..ADDR_WATCH+LEN
904 range. ADDR_WATCH <= ADDR_TRAP < ADDR_ORIG is a false
905 positive on kernels older than 4.10. See PR
915 /* Implement the "stopped_by_watchpoint" target_ops method. */
918 aarch64_linux_nat_target::stopped_by_watchpoint ()
922 return stopped_data_address (&addr
);
925 /* Implement the "watchpoint_addr_within_range" target_ops method. */
928 aarch64_linux_nat_target::watchpoint_addr_within_range (CORE_ADDR addr
,
929 CORE_ADDR start
, int length
)
931 return start
<= addr
&& start
+ length
- 1 >= addr
;
934 /* Implement the "can_do_single_step" target_ops method. */
937 aarch64_linux_nat_target::can_do_single_step ()
942 /* Define AArch64 maintenance commands. */
945 add_show_debug_regs_command (void)
947 /* A maintenance command to enable printing the internal DRi mirror
949 add_setshow_boolean_cmd ("show-debug-regs", class_maintenance
,
950 &show_debug_regs
, _("\
951 Set whether to show variables that mirror the AArch64 debug registers."), _("\
952 Show whether to show variables that mirror the AArch64 debug registers."), _("\
953 Use \"on\" to enable, \"off\" to disable.\n\
954 If enabled, the debug registers values are shown when GDB inserts\n\
955 or removes a hardware breakpoint or watchpoint, and when the inferior\n\
956 triggers a breakpoint or watchpoint."),
959 &maintenance_set_cmdlist
,
960 &maintenance_show_cmdlist
);
964 _initialize_aarch64_linux_nat (void)
966 add_show_debug_regs_command ();
968 /* Register the target. */
969 linux_target
= &the_aarch64_linux_nat_target
;
970 add_inf_child_target (&the_aarch64_linux_nat_target
);