3 * Add support for the x86 Zhaoxin PadLock RNG2 instruction.
5 * Add support for AArch64 SME and SVE non-widening BFloat16 (SVE_B16B16 and
6 SME_B16B16) instructions.
8 * Add support for the x86 Intel AVX10.2 instructions.
10 * Add support for the x86 Intel SM4 AVX10.2 instructions.
12 * Support for Nios II targets has been dropped, as the architecture has
15 * Add support for the x86 Intel MSR_IMM instructions.
17 * Add support for the x86 Zhaoxin GMI instructions.
19 * On x86 emulation support (for secondary targets) was dropped.
21 * Add support for RISC-V Zcmp (cm.mva01s, cm.mvsa01), Smrnmi, S[sm]dbltrp,
22 CORE-V (xcvbitmanip, xcvsimd) extensions with version 1.0 and more SiFive
23 extensions (xsfvqmaccdod, xsfvqmaccqoq and xsfvfnrclipxfqf).
27 * Add support for LoongArch .option for fine-grained control of assembly
30 * The MIPS '--trap' command-line option now causes GAS to dynamically
31 track the ISA setting as code is assembled and to emit either trap or
32 breakpoint instructions according to whether the currently selected ISA
33 permits the use of trap instructions or not. Previously the ISA was
34 only checked at startup and GAS bailed out if the initial ISA was
35 incompatible with the '--trap' option.
37 * Support CFCMOV feature in Intel APX. Now, APX_F is fully supportted.
39 * Support CCMP and CTEST feature in Intel APX.
41 * Support zero-upper feature in Intel APX.
43 * Add a .base64 directive to the assembler which allows base64 encoded
44 binary data to be provided as strings.
46 * Add support for 'armv9.5-a' for -march in AArch64 GAS.
48 * In x86 Intel syntax undue mnemonic suffixes are now warned about. This is
49 a first step towards rejecting their use where unjustified.
51 * Assembler macros as well as the bodies of .irp / .irpc / .rept can now use
52 the syntax \+ to access the number of times a given macro has been executed.
53 This is similar to the already existing \@ syntax, except that the count is
54 maintained on a per-macro basis.
56 * Support the NF feature in Intel APX.
58 * Remove KEYLOCKER and SHA promotions from EVEX MAP4.
60 * References to FB and dollar labels, when supported, are no longer permitted
61 in a radix other than 10. (Note that definitions of such labels were already
62 thus restricted, except that leading zeroes were permitted.)
64 * Remove support for RISC-V privileged spec 1.9.1, but linker can still
65 recognize it in case of linking old objects.
67 * Add support for RISC-V Zacas extension with version 1.0.
69 * Add support for RISC-V Zcmp extension with version 1.0.
71 * Add support for RISC-V Zimop and Zcmop extensions with version 1.0.
73 * Add support for RISC-V Zfbfmin extension with version 1.0.
75 * Add support for RISC-V Zvfbfmin extension with version 1.0.
77 * Add support for RISC-V Zvfbfwma extension with version 1.0.
79 * Add support for RISC-V Smcsrind/Sscsrind extension with version 1.0.
81 * Add support for RISC-V CORE-V extensions (XCvMem, XCvBi, XCvElw) with
84 * Add support for RISC-V SiFive cease extension (XSfCease) with version 1.0.
86 * The base register operand in D(X,B) and D(L,B) may be explicitly omitted
87 in assembly on s390. It can now be coded as D(X,) or D(L,) instead of D(X,0)
88 D(X,%r0), D(L,0), and D(L,%r0).
90 * Warn when a register name type does not match the operand type on s390.
91 Add support for s390-specific option "warn-regtype-mismatch=[strict|relaxed|
92 no]" to override the register name type check behavior. The default
93 is "relaxed", which allows floating-point and vector register names to be
96 * Add support for 'armv9.5-a' for -march in Arm GAS.
98 * Add support for the AArch64 Lookup Table Extension (LUT).
100 * Add support for the AArch64 Lookup Table Extension v2 (LUTv2).
104 * Add support for AMD znver5 processor.
106 * Add support for the AArch64 Reliability, Availability and Serviceability
107 extension v2 (RASv2).
109 * Add support for the AArch64 128-bit Atomic Instructions (LSE128).
111 * Add support for the AArch64 Guarded Control Stack (GCS).
113 * Add support for the AArch64 Check Feature Status Extension (CHK).
115 * Add support for the AArch64 Enhanced Speculation Restriction Instructions
118 * Add support for the AArch64 Load-Acquire RCpc instructions version 3 (LRCPC3).
120 * Add support for the AArch64 Translation Hardening Extension (THE).
122 * Add support for the AArch64 Instruction Trace Extension (ITE).
124 * Add support for the AArch64 Translation Hardening Extension (THE).
126 * Add support for the AArch64 128-bit page table descriptors (D128).
128 * Add support for the AArch64 XS memory attribute (XS).
130 * Add support for '+fcma', '+jscvt', '+frintts', '+flagm2', '+rcpc2' and
131 '+wfxt' flags to enable existing AArch64 instructions.
133 * Add support for 'armv8.9-a' and 'armv9.4-a' for -march in AArch64 GAS.
135 * Add support for 'armv8.9-a' and 'armv9.4-a' for -march in Arm GAS.
137 * Add support for Cortex-A520, Cortex-A720, Cortex-X3 and Cortex-X4 for
140 * Experimental support in GAS to synthesize CFI for ABI-conformant,
141 hand-written asm using the new command line option --scfi=experimental on
142 x86-64. Only System V AMD64 ABI is supported.
144 * Initial support for Intel APX: 32 GPRs, NDD, PUSH2/POP2 and PUSHP/POPP.
146 * Add support for Intel USER_MSR instructions.
148 * Add support for Intel AVX10.1.
150 * Add support for Intel PBNDKB instructions.
152 * Add support for Intel SM4 instructions.
154 * Add support for Intel SM3 instructions.
156 * Add support for Intel SHA512 instructions.
158 * Add support for Intel AVX-VNNI-INT16 instructions.
160 * On RISC-V macro instructions expanding to AUIPC and a load, store, or branch
161 no longer accept x0 as an intermediate and/or destination register.
163 * Add support for RISC-V T-Head extensions (XTheadVector, XTheadZvlsseg
164 and XTheadZvamo) from version 2.3.0 of the T-Head ISA manual.
166 * Add support for RISC-V CORE-V extensions (XCVmac, XCValu) with version 1.0.
168 * Add support for RISC-V SiFive VCIX extension (XSfVcp) with version 1.0.
170 * The BPF assembler now uses semi-colon (;) to separate statements, and
171 therefore they cannot longer be used to begin line comments. This matches the
172 behavior of the clang/LLVM BPF assembler.
174 * The BPF assembler now allows using both hash (#) and double slash (//) to
177 * Add support for LoongArch v1.10 new instructions: estimated reciprocal
178 instructions, sub-word atomic instructions, atomic CAS instructions,
179 16-byte store-conditional instruction, load-linked instructions with
180 acquire semantics, and store-conditional instructions with release
183 * The %call36 relocation operator, along with the pseudo-instructions
184 call36 and tail36, are now usable with the LoongArch "medium" code
185 model, allowing text sections up to 128 GiB.
187 * TLS descriptors (TLSDESC) are now supported on LoongArch. This includes
188 the following new relocation operators: %desc_pc_hi20, %desc_pc_lo12,
189 %desc_ld, and %desc_call, and the la.tls.desc pseudo-instruction.
191 * TLS LE relaxation is now supported on LoongArch. New relocation
192 operators %le_hi20_r, %le_lo12r, and %le_add_r are now available.
194 * Add support for LoongArch branch relaxation: a conditional branch with
195 destination out of its immediate operand range, but still within
196 a "b"'s range, is now assembled as an inverted branch and a "b". This
197 works around the unreliable branch offset estimation of the compiler
198 when .align directive is encoded into a long NOP sequence with an
199 R_LARCH_RELAX by the assembler.
201 * Symbol or label names in LoongArch assembly can now be spelled with
206 * Add support for the KVX instruction set.
208 * Add support for Intel FRED instructions.
210 * Add support for Intel LKGS instructions.
212 * Add support for Intel AMX-COMPLEX instructions.
214 * Add SME2 support to the AArch64 port.
216 * A new .insn directive is recognized by x86 gas.
218 * Add support for LoongArch LSX instructions.
220 * Add support for LoongArch LASX instructions.
222 * Add support for LoongArch LVZ instructions.
224 * Add support for LoongArch LBT instructions.
226 * Initial LoongArch support for linker relaxation has been added.
228 * Deprecate the LoongArch register aliases $v0, $v1, $x, $fv0 and $fv1.
232 * Add support for Intel RAO-INT instructions.
234 * Add support for Intel AVX-NE-CONVERT instructions.
236 * Add support for Intel MSRLIST instructions.
238 * Add support for Intel WRMSRNS instructions.
240 * Add support for Intel CMPccXADD instructions.
242 * Add support for Intel AVX-VNNI-INT8 instructions.
244 * Add support for Intel AVX-IFMA instructions.
246 * Add support for Intel PREFETCHI instructions.
248 * Add support for Intel AMX-FP16 instructions.
250 * gas now supports --compress-debug-sections=zstd to compress
251 debug sections with zstd.
253 * Add --enable-default-compressed-debug-sections-algorithm={zlib,zstd}
254 that selects the default compression algorithm
255 for --enable-compressed-debug-sections.
257 * Add support for various T-Head extensions (XTheadBa, XTheadBb, XTheadBs,
258 XTheadCmo, XTheadCondMov, XTheadFMemIdx, XTheadFmv, XTheadInt, XTheadMemIdx,
259 XTheadMemPair, XTheadMac, and XTheadSync) from version 2.0 of the T-Head
260 ISA manual, which are implemented in the Allwinner D1.
262 * Add support for the RISC-V Zawrs extension, version 1.0-rc4.
264 * Add support for Cortex-X1C for Arm.
266 * New command line option --gsframe to generate SFrame unwind information
267 on x86_64 and aarch64 targets.
271 * Remove (rudimentary) support for the x86-64 sub-architectures Intel L1OM and
274 * Add support for the RISC-V Zicbop, Zicbom, and Zicboz extensions, version
277 * Add support for the RISC-V Zfh extension, version 1.0.
279 * Add support for the Zhinx extension, version 1.0.0-rc.
281 * Add support for the RISC-V H extension.
283 * Add support for the RISC-V Zfhmin extension, version 1.0, and Zhinxmin
284 extension, version 1.0.0-rc.
288 * Add support for AArch64 system registers that were missing in previous
291 * Add support for the LoongArch instruction set.
293 * Add a command-line option, -muse-unaligned-vector-move, for x86 target
294 to encode aligned vector move as unaligned vector move.
296 * Add support for Cortex-R52+ for Arm.
298 * Add support for Cortex-A510, Cortex-A710, Cortex-X2 for AArch64.
300 * Add support for Cortex-A710 for Arm.
302 * Add support for Scalable Matrix Extension (SME) for AArch64.
304 * The --multibyte-handling=[allow|warn|warn-sym-only] option tells the
305 assembler what to when it encoutners multibyte characters in the input. The
306 default is to allow them. Setting the option to "warn" will generate a
307 warning message whenever any multibyte character is encountered. Using the
308 option to "warn-sym-only" will make the assembler generate a warning whenever a
309 symbol is defined containing multibyte characters. (References to undefined
310 symbols will not generate warnings).
312 * Outputs of .ds.x directive and .tfloat directive with hex input from
313 x86 assembler have been reduced from 12 bytes to 10 bytes to match the
314 output of .tfloat directive.
316 * Add support for 'armv8.8-a', 'armv9-a', 'armv9.1-a', 'armv9.2-a' and
317 'armv9.3-a' for -march in AArch64 GAS.
319 * Add support for 'armv8.7-a', 'armv8.8-a', 'armv9-a', 'armv9.1-a',
320 'armv9.2-a' and 'armv9.3-a' for -march in Arm GAS.
322 * Add support for Intel AVX512_FP16 instructions.
324 * Add support for the RISC-V scalar crypto extension, version 1.0.0.
326 * Add support for the RISC-V vector extension, version 1.0.
328 * Add support for the Z{f,d,q}inx extensions, version 1.0.0-rc.
330 * Add support for the RISC-V svinval extension, version 1.0.
332 * Add support for the RISC-V hypervisor extension, as defined by Privileged
337 * arm-symbianelf support removed.
339 * Add support for Realm Management Extension (RME) for AArch64.
341 * Add support for the Zba, Zbb, Zbc, and Zbs subsets of the RISC-V
342 bit manipulation extension, version 0.93.
346 * Add support for Intel AVX VNNI instructions.
348 * Add support for Intel HRESET instruction.
350 * Add support for Intel UINTR instructions.
352 * Support non-absolute segment values for i386 lcall and ljmp.
354 * When setting the link order attribute of ELF sections, it is now possible to
355 use a numeric section index instead of symbol name.
357 * Add support for Cortex-A78, Cortex-A78AE, Cortex-A78C and Cortex-X1 for
359 Add support for Cortex-R82, Neoverse V1, and Neoverse N2 for ARM.
361 * Add support for ETMv4 (Embedded Trace Macrocell), ETE (Embedded Trace
362 Extension), TRBE (Trace Buffer Extension)and BRBE (Branch Record Buffer
363 Extension) system registers for AArch64.
365 * Add support for Armv8-R and Armv8.7-A AArch64.
367 * Add support for DSB memory nXS barrier, WFET and WFIT instruction for Armv8.7
370 * Add support for +flagm feature for -march in Armv8.4 AArch64.
372 * Add support for +ls64 feature for -march in Armv8.7 AArch64. Add atomic
373 64-byte load/store instructions for this feature.
375 * Add support for +pauth (Pointer Authentication) feature for -march in
378 * Add support for Intel TDX instructions.
380 * Add support for Intel Key Locker instructions.
382 * Added a .nop directive to generate a single no-op instruction in a target
383 neutral manner. This instruction does have an effect on DWARF line number
384 generation, if that is active.
386 * Removed --reduce-memory-overheads and --hash-size as gas now
387 uses hash tables that can be expand and shrink automatically.
389 * Add {disp16} pseudo prefix to x86 assembler.
391 * Add support for Intel AMX instructions.
393 * Configure with --enable-x86-used-note by default for Linux/x86.
395 * Add support for the SHF_GNU_RETAIN flag, which can be applied to
396 sections using the 'R' flag in the .section directive.
397 SHF_GNU_RETAIN specifies that the section should not be garbage
398 collected by the linker. It requires the GNU or FreeBSD ELF OSABIs.
400 * Add support for the RISC-V Zihintpause extension.
404 * X86 NaCl target support is removed.
406 * Extend .symver directive to update visibility of the original symbol
407 and assign one original symbol to different versioned symbols.
409 * Add support for Intel SERIALIZE and TSXLDTRK instructions.
411 * Add -mlfence-after-load=, -mlfence-before-indirect-branch= and
412 -mlfence-before-ret= options to x86 assembler to help mitigate
415 * Add --gdwarf-5 option to the assembler to generate DWARF 5 debug output
416 (if such output is being generated). Added the ability to generate
417 version 5 .debug_line sections.
419 * Add -mbig-obj support to i386 MingW targets.
421 * Add support for the -mriscv-isa-version argument, to select the version of
422 the RISC-V ISA specification used when assembling.
424 * Remove support for the RISC-V privileged specification, version 1.9.
428 * Add -malign-branch-boundary=NUM, -malign-branch=TYPE[+TYPE...],
429 -malign-branch-prefix-size=NUM and -mbranches-within-32B-boundaries
430 options to x86 assembler to align branches within a fixed boundary
431 with segment prefixes or NOPs.
433 * Add support for Zilog eZ80 and Zilog Z180 CPUs.
435 * Add support for z80-elf target.
437 * Add support for relocation of each byte or word of multibyte value to Z80
438 targets (just use right shift to 0, 8, 16, or 24 bits or AND operation
439 with 0xff/0xffff mask): ld a, label >> 16 \ ld hl, label & 0xffff
441 * Add SDCC support for Z80 targets.
445 * Add support for the Arm Scalable Vector Extension version 2 (SVE2)
448 * Add support for the Arm Transactional Memory Extension (TME)
451 * Add support for the Armv8.1-M Mainline and M-profile Vector Extension (MVE)
454 * For MIPS, Add -m[no-]fix-loongson3-llsc option to fix (or not) Loongson3
455 LLSC Errata. Add a --enable-mips-fix-loongson3-llsc=[yes|no] configure
456 time option to set the default behavior. Set the default if the configure
457 option is not used to "no".
459 * Add support for the Arm Cortex-A76AE, Cortex-A77 and Cortex-M35P
462 * Add support for the AArch64 Cortex-A34, Cortex-A65, Cortex-A65AE,
463 Cortex-A76AE, and Cortex-A77 processors.
465 * Add .float16 directive for both Arm and AArch64 to allow encoding of 16-bit
466 floating point literals. Add .float16_format directive and
467 -mfp16-format=[ieee|alternative] option for Arm to control the format of the
470 * Add --gdwarf-cie-version command line flag. This allows control over which
471 version of DWARF CIE the assembler creates.
475 * Add -mvexwig=[0|1] option to x86 assembler to control encoding of
476 VEX.W-ignored (WIG) VEX instructions.
478 * Add -mx86-used-note=[yes|no] option to generate (or not) x86 GNU property
479 notes. Add a --enable-x86-used-note configure time option to set the
480 default behavior. Set the default if the configure option is not used
483 * Add support for the MIPS Loongson EXTensions R2 (EXT2) instructions.
485 * Add support for the MIPS Loongson EXTensions (EXT) instructions.
487 * Add support for the MIPS Loongson Content Address Memory (CAM) ASE.
489 * Add support for the C-SKY processor series.
491 * Add support for the MIPS Loongson MultiMedia extensions Instructions (MMI)
496 * The ADR and ADRL pseudo-instructions supported by the ARM assembler
497 now only set the bottom bit of the address of thumb function symbols
498 if the -mthumb-interwork command line option is active.
500 * Add support for the MIPS Global INValidate (GINV) ASE.
502 * Add support for the MIPS Cyclic Redudancy Check (CRC) ASE.
504 * Add support for the Freescale S12Z architecture.
506 * Add --generate-missing-build-notes=[yes|no] option to create (or not) GNU
507 Build Attribute notes if none are present in the input sources. Add a
508 --enable-generate-build-notes=[yes|no] configure time option to set the
509 default behaviour. Set the default if the configure option is not used
512 * Remove -mold-gcc command-line option for x86 targets.
514 * Add -O[2|s] command-line options to x86 assembler to enable alternate
515 shorter instruction encoding.
517 * Add support for .nops directive. It is currently supported only for
520 * Add support for the .insn directive on RISC-V targets.
524 * Add support for loaction views in DWARF debug line information.
528 * Add support for ELF SHF_GNU_MBIND.
530 * Add support for the WebAssembly file format and wasm32 ELF conversion.
532 * PowerPC gas now checks that the correct register class is used in
533 instructions. For instance, "addi %f4,%cr3,%r31" warns three times
534 that the registers are invalid.
536 * Add support for the Texas Instruments PRU processor.
538 * Support for the ARMv8-R architecture and Cortex-R52 processor has been
539 added to the ARM port.
543 * Add support for the RISC-V architecture.
545 * Add support for the ARM Cortex-M23 and Cortex-M33 processors.
549 * Default to --enable-compressed-debug-sections=gas for Linux/x86 targets.
551 * Add --no-pad-sections to stop the assembler from padding the end of output
552 sections up to their alignment boundary.
554 * Support for the ARMv8-M architecture has been added to the ARM port. Support
555 for the ARMv8-M Security and DSP Extensions has also been added to the ARM
558 * ARC backend accepts .extInstruction, .extCondCode, .extAuxRegister, and
559 .extCoreRegister pseudo-ops that allow an user to define custom
560 instructions, conditional codes, auxiliary and core registers.
562 * Add a configure option --enable-elf-stt-common to decide whether ELF
563 assembler should generate common symbols with the STT_COMMON type by
564 default. Default to no.
566 * New command-line option --elf-stt-common= for ELF targets to control
567 whether to generate common symbols with the STT_COMMON type.
569 * Add ability to set section flags and types via numeric values for ELF
572 * Add a configure option --enable-x86-relax-relocations to decide whether
573 x86 assembler should generate relax relocations by default. Default to
574 yes, except for x86 Solaris targets older than Solaris 12.
576 * New command-line option -mrelax-relocations= for x86 target to control
577 whether to generate relax relocations.
579 * New command-line option -mfence-as-lock-add=yes for x86 target to encode
580 lfence, mfence and sfence as "lock addl $0x0, (%[re]sp)".
582 * Add assembly-time relaxation option for ARC cpus.
584 * Add --with-cpu=TYPE configure option for ARC gas. This allows the default
585 cpu type to be adjusted at configure time.
589 * Add a configure option --enable-compressed-debug-sections={all,gas} to
590 decide whether DWARF debug sections should be compressed by default.
592 * Add support for the ARC EM/HS, and ARC600/700 architectures. Remove
593 assembler support for Argonaut RISC architectures.
595 * Symbol and label names can now be enclosed in double quotes (") which allows
596 them to contain characters that are not part of valid symbol names in high
599 * Added the correctly spelled -march=armv6kz, for ARMv6KZ support. The
600 previous spelling, -march=armv6zk, is still accepted.
602 * Support for the ARMv8.1 architecture has been added to the Aarch64 port.
603 Support for the individual ARMv8.1 Adv.SIMD, LOR and PAN architecture
604 extensions has also been added to the Aarch64 port.
606 * Support for the ARMv8.1 architecture has been added to the ARM port. Support
607 for the individual ARMv8.1 Adv.SIMD and PAN architecture extensions has also
608 been added to the ARM port.
610 * Extend --compress-debug-sections option to support
611 --compress-debug-sections=[none|zlib|zlib-gnu|zlib-gabi] for ELF
614 * --compress-debug-sections is turned on for Linux/x86 by default.
618 * Add support for the AVR Tiny microcontrollers.
620 * Replace support for openrisc and or32 with support for or1k.
622 * Enhanced the ARM port to accept the assembler output from the CodeComposer
623 Studio tool. Support is enabled via the new command-line option -mccs.
625 * Add support for the Andes NDS32.
629 * Add support for the Texas Instruments MSP430X processor.
631 * Add -gdwarf-sections command-line option to enable per-code-section
632 generation of DWARF .debug_line sections.
634 * Add support for Altera Nios II.
636 * Add support for the Imagination Technologies Meta processor.
638 * Add support for the v850e3v5.
640 * Remove assembler support for MIPS ECOFF targets.
644 * Add support for the 64-bit ARM architecture: AArch64.
646 * Add support for S12X processor.
648 * Add support for the VLE extension to the PowerPC architecture.
650 * Add support for the Freescale XGATE architecture.
652 * Add support for .bundle_align_mode, .bundle_lock, and .bundle_unlock
653 directives. These are currently available only for x86 and ARM targets.
655 * Add support for the Renesas RL78 architecture.
657 * Add support for the Adapteva EPIPHANY architecture.
659 * For x86, allow 'rep bsf', 'rep bsr', and 'rep ret' syntax.
663 * Add support for the Tilera TILEPro and TILE-Gx architectures.
667 * Gas no longer requires doubling of ampersands in macros.
669 * Add support for the TMS320C6000 (TI C6X) processor family.
671 * GAS now understands an extended syntax in the .section directive flags
672 for COFF targets that allows the section's alignment to be specified. This
673 feature has also been backported to the 2.20 release series, starting with
676 * Add support for the Renesas RX processor.
678 * New command-line option, --compress-debug-sections, which requests
679 compression of DWARF debug information sections in the relocatable output
680 file. Compressed debug sections are supported by readelf, objdump, and
681 gold, but not currently by Gnu ld.
685 * Added support for v850e2 and v850e2v3.
687 * GNU/Linux targets now supports "gnu_unique_object" as a value in the .type
688 pseudo op. It marks the symbol as being globally unique in the entire
691 * ARM assembler now supports .inst[.nw] pseudo-ops to insert opcodes specified
692 in binary rather than text.
694 * Add support for common symbol alignment to PE formats.
696 * Add support for the new discriminator column in the DWARF line table,
697 with a discriminator operand for the .loc directive.
699 * Add support for Sunplus score architecture.
701 * The .type pseudo-op now accepts a type of STT_GNU_IFUNC which can be used to
702 indicate that if the symbol is the target of a relocation, its value should
703 not be use. Instead the function should be invoked and its result used as
706 * Add support for Lattice Mico32 (lm32) architecture.
708 * Add support for Xilinx MicroBlaze architecture.
712 * New pseudo op .cfi_val_encoded_addr, to record constant addresses in unwind
713 tables without runtime relocation.
715 * New command-line option, -h-tick-hex, for sh, m32c, and h8/300 targets, which
716 adds compatibility with H'00 style hex constants.
718 * New command-line option, -msse-check=[none|error|warning], for x86
721 * New sub-option added to the assembler's -a command-line switch to
722 generate a listing output. The 'g' sub-option will insert into the listing
723 various information about the assembly, such as assembler version, the
724 command-line options used, and a time stamp.
726 * New command-line option -msse2avx for x86 target to encode SSE
727 instructions with VEX prefix.
729 * Add Intel XSAVE, EPT, MOVBE, AES, PCLMUL, AVX/FMA support for x86 target.
731 * New command-line options, -march=CPU[,+EXTENSION...], -mtune=CPU,
732 -mmnemonic=[att|intel], -msyntax=[att|intel], -mindex-reg,
733 -mnaked-reg and -mold-gcc, for x86 targets.
735 * Support for generating wide character strings has been added via the new
736 pseudo ops: .string16, .string32 and .string64.
738 * Support for SSE5 has been added to the i386 port.
742 * The GAS sources are now released under the GPLv3.
744 * Support for the National Semiconductor CR16 target has been added.
746 * Added gas .reloc pseudo. This is a low-level interface for creating
749 * Add support for x86_64 PE+ target.
751 * Add support for Score target.
755 * Support for the Infineon XC16X has been added by KPIT Cummins Infosystems.
757 * Support for ms2 architecture has been added.
759 * Support for the Z80 processor family has been added.
761 * Add support for the "@<file>" syntax to the command line, so that extra
762 switches can be read from <file>.
764 * The SH target supports a new command-line switch --enable-reg-prefix which,
765 if enabled, will allow register names to be optionally prefixed with a $
766 character. This allows register names to be distinguished from label names.
768 * Macros with a variable number of arguments are now supported. See the
769 documentation for how this works.
771 * Added --reduce-memory-overheads switch to reduce the size of the hash
772 tables used, at the expense of longer assembly times, and
773 --hash-size=<NUMBER> to set the size of the hash tables used by gas.
775 * Macro names and macro parameter names can now be any identifier that would
776 also be legal as a symbol elsewhere. For macro parameter names, this is
777 known to cause problems in certain sources when the respective target uses
778 characters inconsistently, and thus macro parameter references may no longer
779 be recognized as such (see the documentation for details).
781 * Support the .f_floating, .d_floating, .g_floating and .h_floating directives
782 for the VAX target in order to be more compatible with the VAX MACRO
785 * New command-line option -mtune=[itanium1|itanium2] for IA64 targets.
789 * Redefinition of macros now results in an error.
791 * New command-line option -mhint.b=[ok|warning|error] for IA64 targets.
793 * New command-line option -munwind-check=[warning|error] for IA64
796 * The IA64 port now uses automatic dependency violation removal as its default
799 * Port to MAXQ processor contributed by HCL Tech.
801 * Added support for generating unwind tables for ARM ELF targets.
803 * Add a -g command-line option to generate debug information in the target's
804 preferred debug format.
806 * Support for the crx-elf target added.
808 * Support for the sh-symbianelf target added.
810 * Added a pseudo-op (.secrel32) to generate 32 bit section relative relocations
811 on pe[i]-i386; required for this target's DWARF 2 support.
813 * Support for Motorola MCF521x/5249/547x/548x added.
815 * Support for ColdFire EMAC instructions added and Motorola syntax for MAC/EMAC
818 * New command-line option -mno-shared for MIPS ELF targets.
820 * New command-line option --alternate and pseudo-ops .altmacro and .noaltmacro
821 added to enter (and leave) alternate macro syntax mode.
825 * The MIPS -membedded-pic option (Embedded-PIC code generation) is
826 deprecated and will be removed in a future release.
828 * Added PIC m32r Linux (ELF) and support to M32R assembler.
830 * Added support for ARM V6.
832 * Added support for sh4a and variants.
834 * Support for Renesas M32R2 added.
836 * Limited support for Mapping Symbols as specified in the ARM ELF
837 specification has been added to the arm assembler.
839 * On ARM architectures, added a new gas directive ".unreq" that undoes
840 definitions created by ".req".
842 * Support for Motorola ColdFire MCF528x added.
844 * Added --gstabs+ switch to enable the generation of STABS debug format
845 information with GNU extensions.
847 * Added support for MIPS64 Release 2.
849 * Added support for v850e1.
851 * Added -n switch for x86 assembler. By default, x86 GAS replaces
852 multiple nop instructions used for alignment within code sections
853 with multi-byte nop instructions such as leal 0(%esi,1),%esi. This
854 switch disables the optimization.
856 * Removed -n option from MIPS assembler. It was not useful, and confused the
857 existing -non_shared option.
861 * Added support for MIPS32 Release 2.
863 * Added support for Xtensa architecture.
865 * Support for Intel's iWMMXt processor (an ARM variant) added.
867 * An assembler test generator has been contributed and an example file that
868 uses it (gas/testsuite/gas/all/test-gen.c and test-exmaple.c).
870 * Support for SH2E added.
872 * GASP has now been removed.
874 * Support for Texas Instruments TMS320C4x and TMS320C3x series of
875 DSP's contributed by Michael Hayes and Svein E. Seldal.
877 * Support for the Ubicom IP2xxx microcontroller added.
881 * Support for the Fujitsu FRV architecture added by Red Hat. Models for FR400
884 * Support for DLX processor added.
886 * GASP has now been deprecated and will be removed in a future release. Use
887 the macro facilities in GAS instead.
889 * GASP now correctly parses floating point numbers. Unless the base is
890 explicitly specified, they are interpreted as decimal numbers regardless of
891 the currently specified base.
895 * Support for Don Knuth's MMIX, by Hans-Peter Nilsson.
897 * Support for the OpenRISC 32-bit embedded processor by OpenCores.
899 * The ARM assembler now accepts -march=..., -mcpu=... and -mfpu=... for
900 specifying the target instruction set. The old method of specifying the
901 target processor has been deprecated, but is still accepted for
904 * Support for the VFP floating-point instruction set has been added to
907 * New psuedo op: .incbin to include a set of binary data at a given point
908 in the assembly. Contributed by Anders Norlander.
910 * The MIPS assembler now accepts -march/-mtune. -mcpu has been deprecated
911 but still works for compatability.
913 * The MIPS assembler no longer issues a warning by default when it
914 generates a nop instruction from a macro. The new command-line option
915 -n will turn on the warning.
919 * Support for PDP-11 and 2.11BSD a.out format, by Lars Brinkhoff.
921 * x86 gas now supports the full Pentium4 instruction set.
923 * Support for AMD x86-64 architecture, by Jan Hubicka, SuSE Labs.
925 * Support for Motorola 68HC11 and 68HC12.
927 * Support for Texas Instruments TMS320C54x (tic54x).
931 * Support for i860, by Jason Eckhardt.
933 * Support for CRIS (Axis Communications ETRAX series).
935 * x86 gas has a new .arch pseudo op to specify the target CPU architecture.
937 * x86 gas -q command-line option quietens warnings about register size changes
938 due to suffix, indirect jmp/call without `*', stand-alone prefixes, and
939 translating various deprecated floating point instructions.
943 * Support for the ARM msr instruction was changed to only allow an immediate
944 operand when altering the flags field.
946 * Support for ATMEL AVR.
948 * Support for IBM 370 ELF. Somewhat experimental.
950 * Support for numbers with suffixes.
952 * Added support for breaking to the end of repeat loops.
954 * Added support for parallel instruction syntax (DOUBLEBAR_PARALLEL).
956 * New .elseif pseudo-op added.
958 * New --fatal-warnings option.
960 * picoJava architecture support added.
962 * Motorola MCore 210 processor support added.
964 * A new pseudo-op .intel_syntax has been implemented to allow gas to parse i386
965 assembly programs with intel syntax.
967 * New pseudo-ops .func,.endfunc to aid in debugging user-written assembler code.
969 * Added -gdwarf2 option to generate DWARF 2 debugging information.
971 * Full 16-bit mode support for i386.
973 * Greatly improved instruction operand checking for i386. This change will
974 produce errors or warnings on incorrect assembly code that previous versions
975 of gas accepted. If you get unexpected messages from code that worked with
976 older versions of gas, please double check the code before reporting a bug.
978 * Weak symbol support added for COFF targets.
980 * Mitsubishi D30V support added.
982 * Texas Instruments c80 (tms320c80) support added.
984 * i960 ELF support added.
986 * ARM ELF support added.
990 * Texas Instruments c30 (tms320c30) support added.
992 * The assembler now optimizes the exception frame information generated by egcs
993 and gcc 2.8. The new --traditional-format option disables this optimization.
995 * Added --gstabs option to generate stabs debugging information.
997 * The -a option takes a new suboption, m (e.g., -alm) to expand macros in a
1000 * Added -MD option to print dependencies.
1004 * BeOS support added.
1006 * MIPS16 support added.
1008 * Motorola ColdFire 5200 support added (configure for m68k and use -m5200).
1010 * Alpha/VMS support added.
1012 * m68k options --base-size-default-16, --base-size-default-32,
1013 --disp-size-default-16, and --disp-size-default-32 added.
1015 * The alignment directives now take an optional third argument, which is the
1016 maximum number of bytes to skip. If doing the alignment would require
1017 skipping more than the given number of bytes, the alignment is not done at
1020 * The ELF assembler has a new pseudo-op, .symver, used for symbol versioning.
1022 * The -a option takes a new suboption, c (e.g., -alc), to skip false
1023 conditionals in listings.
1025 * Added new pseudo-op, .equiv; it's like .equ, except that it is an error if
1026 the symbol is already defined.
1030 * The PowerPC assembler now allows the use of symbolic register names (r0,
1031 etc.) if -mregnames is used. Symbolic names preceded by a '%' (%r0, etc.)
1032 can be used any time. PowerPC 860 move to/from SPR instructions have been
1035 * Alpha Linux (ELF) support added.
1037 * PowerPC ELF support added.
1039 * m68k Linux (ELF) support added.
1041 * i960 Hx/Jx support added.
1043 * i386/PowerPC gnu-win32 support added.
1045 * SCO ELF support added. For OpenServer 5 targets (i386-unknown-sco3.2v5) the
1046 default is to build COFF-only support. To get a set of tools that generate
1047 ELF (they'll understand both COFF and ELF), you must configure with
1048 target=i386-unknown-sco3.2v5elf.
1050 * m88k-motorola-sysv3* support added.
1054 * Gas now directly supports macros, without requiring GASP.
1056 * Gas now has an MRI assembler compatibility mode. Use -M or --mri to select
1057 MRI mode. The pseudo-op ``.mri 1'' will switch into the MRI mode until the
1058 ``.mri 0'' is seen; this can be convenient for inline assembler code.
1060 * Added --defsym SYM=VALUE option.
1062 * Added -mips4 support to MIPS assembler.
1064 * Added PIC support to Solaris and SPARC SunOS 4 assembler.
1068 * Converted this directory to use an autoconf-generated configure script.
1070 * ARM support, from Richard Earnshaw.
1072 * Updated VMS support, from Pat Rankin, including considerably improved
1075 * Support for the control registers in the 68060.
1077 * Handles (ignores) a new directive ".this_GCC_requires_the_GNU_assembler", to
1078 provide for possible future gcc changes, for targets where gas provides some
1079 features not available in the native assembler. If the native assembler is
1080 used, it should become obvious pretty quickly what the problem is.
1082 * Usage message is available with "--help".
1084 * The GNU Assembler Preprocessor (gasp) is included. (Actually, it was in 2.3
1085 also, but didn't get into the NEWS file.)
1087 * Weak symbol support for a.out.
1089 * A bug in the listing code which could cause an infinite loop has been fixed.
1090 Bugs in listings when generating a COFF object file have also been fixed.
1092 * Initial i386-svr4 PIC implementation from Eric Youngdale, based on code by
1095 * Improved Alpha support. Immediate constants can have a much larger range
1096 now. Support for the 21164 has been contributed by Digital.
1098 * Updated ns32k (pc532-mach, netbsd532) support from Ian Dall.
1102 * Mach i386 support, by David Mackenzie and Ken Raeburn.
1104 * RS/6000 and PowerPC support by Ian Taylor.
1106 * VMS command scripts (make-gas.com, config-gas.com) have been worked on a bit,
1107 based on mail received from various people. The `-h#' option should work
1110 * HP-PA work, by Jeff Law. Note, for the PA, gas-2.3 has been designed to work
1111 with gdb-4.12 and gcc-2.6. As gcc-2.6 has not been released yet, a special
1112 version of gcc-2.5.8 has been patched to work with gas-2.3. You can retrieve
1113 this special version of gcc-2.5.8 via anonymous ftp from jaguar.cs.utah.edu
1114 in the "dist" directory.
1116 * Vax support in gas fixed for BSD, so it builds and seems to run a couple
1117 simple tests okay. I haven't put it through extensive testing. (GNU make is
1118 currently required for BSD 4.3 builds.)
1120 * Support for the DEC Alpha, running OSF/1 (ECOFF format). The gas support is
1121 based on code donated by CMU, which used an a.out-based format. I'm afraid
1122 the alpha-a.out support is pretty badly mangled, and much of it removed;
1123 making it work will require rewriting it as BFD support for the format anyways.
1127 * The test suites have been fixed up a bit, so that they should work with a
1128 couple different versions of expect and dejagnu.
1130 * Symbols' values are now handled internally as expressions, permitting more
1131 flexibility in evaluating them in some cases. Some details of relocation
1132 handling have also changed, and simple constant pool management has been
1133 added, to make the Alpha port easier.
1135 * New option "--statistics" for printing out program run times. This is
1136 intended to be used with the gcc "-Q" option, which prints out times spent in
1137 various phases of compilation. (You should be able to get all of them
1138 printed out with "gcc -Q -Wa,--statistics", I think.)
1142 * RS/6000 AIX and MIPS SGI Irix 5 support has been added.
1144 * Configurations that are still in development (and therefore are convenient to
1145 have listed in configure.in) still get rejected without a minor change to
1146 gas/Makefile.in, so people not doing development work shouldn't get the
1147 impression that support for such configurations is actually believed to be
1150 * The program name (usually "as") is printed when a fatal error message is
1151 displayed. This should prevent some confusion about the source of occasional
1152 messages about "internal errors".
1154 * ELF support is falling into place. Support for the 386 should be working.
1155 Support for SPARC Solaris is in. HPPA support from Utah is being integrated.
1157 * Symbol values are maintained as expressions instead of being immediately
1158 boiled down to add-symbol, sub-symbol, and constant. This permits slightly
1159 more complex calculations involving symbols whose values are not alreadey
1162 * DBX-style debugging info ("stabs") is now supported for COFF formats.
1163 If any stabs directives are seen in the source, GAS will create two new
1164 sections: a ".stab" and a ".stabstr" section. The format of the .stab
1165 section is nearly identical to the a.out symbol format, and .stabstr is
1166 its string table. For this to be useful, you must have configured GCC
1167 to generate stabs (by defining DBX_DEBUGGING_INFO), and must have a GDB
1168 that can use the stab sections (4.11 or later).
1170 * LynxOS, on i386 and m68k platforms, is now supported. SPARC LynxOS
1171 support is in progress.
1175 * Several small fixes for i386-aix (PS/2) support from Minh Tran-Le have been
1176 incorporated, but not well tested yet.
1178 * Altered the opcode table split for m68k; it should require less VM to compile
1181 * Some minor adjustments to add (Convergent Technologies') Miniframe support,
1182 suggested by Ronald Cole.
1184 * HPPA support (running OSF only, not HPUX) has been contributed by Utah. This
1185 includes improved ELF support, which I've started adapting for SPARC Solaris
1186 2.x. Integration isn't completely, so it probably won't work.
1188 * HP9000/300 support, donated by HP, has been merged in.
1190 * Ian Taylor has finished the MIPS ECOFF (Ultrix, Irix) support.
1192 * Better error messages for unsupported configurations (e.g., hppa-hpux).
1194 * Test suite framework is starting to become reasonable.
1200 * Some more merging of BFD and ELF code, but ELF still doesn't work.
1204 * BFD merge is partly done. Adventurous souls may try giving configure the
1205 "--with-bfd-assembler" option. Currently, ELF format requires it, a.out
1206 format accepts it; SPARC CPU accepts it. It's the default only for OS "elf"
1207 or "solaris". (ELF isn't really supported yet. It needs work. I've got
1208 some code from Utah for HP-PA ELF, and from DG for m88k ELF, but they're not
1211 * The 68K opcode table has been split in half. It should now compile under gcc
1212 without consuming ridiculous amounts of memory.
1214 * A couple data structures have been reduced in size. This should result in
1215 saving a little bit of space at runtime.
1217 * Support for MIPS, from OSF and Ralph Campbell, has been merged in. The OSF
1218 code provided ROSE format support, which I haven't merged in yet. (I can
1219 make it available, if anyone wants to try it out.) Ralph's code, for BSD
1220 4.4, supports a.out format. We don't have ECOFF support in just yet; it's
1223 * Support for the Hitachi H8/500 has been added.
1225 * VMS host and target support should be working now, thanks chiefly to Eric
1230 * For m68k, support for more processors has been added: 68040, CPU32, 68851.
1232 * For i386, .align is now power-of-two; was number-of-bytes.
1234 * For m68k, "%" is now accepted before register names. For COFF format, which
1235 doesn't use underscore prefixes for C labels, it is required, so variable "a0"
1236 can be distinguished from the register.
1238 * Last public release was 1.38. Lots of configuration changes since then, lots
1239 of new CPUs and formats, lots of bugs fixed.
1242 Copyright (C) 2012-2025 Free Software Foundation, Inc.
1244 Copying and distribution of this file, with or without modification,
1245 are permitted in any medium without royalty provided the copyright
1246 notice and this notice are preserved.