1 # frv testcase for maddhss $FRi,$FRj,$FRj
2 # mach: frv fr500 fr400
4 .include "testutils.inc"
10 set_fr_iimmed 0x0000,0x0000,fr10
11 set_fr_iimmed 0x0000,0x0000,fr11
12 maddhss fr10,fr11,fr12
13 test_fr_limmed 0x0000,0x0000,fr12
14 test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
15 test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
16 test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
17 test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
19 set_fr_iimmed 0xdead,0x0000,fr10
20 set_fr_iimmed 0x0000,0xbeef,fr11
21 maddhss fr10,fr11,fr12
22 test_fr_limmed 0xdead,0xbeef,fr12
23 test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
24 test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
25 test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
26 test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
28 set_fr_iimmed 0x0000,0xdead,fr10
29 set_fr_iimmed 0xbeef,0x0000,fr11
30 maddhss fr10,fr11,fr12
31 test_fr_limmed 0xbeef,0xdead,fr12
32 test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
33 test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
34 test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
35 test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
37 set_fr_iimmed 0x1234,0x5678,fr10
38 set_fr_iimmed 0x1111,0x1111,fr11
39 maddhss fr10,fr11,fr12
40 test_fr_limmed 0x2345,0x6789,fr12
41 test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
42 test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
43 test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
44 test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
46 set_fr_iimmed 0x1234,0x5678,fr10
47 set_fr_iimmed 0xffff,0xffff,fr11
48 maddhss fr10,fr11,fr12
49 test_fr_limmed 0x1233,0x5677,fr12
50 test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
51 test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
52 test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
53 test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
56 set_fr_iimmed 0x7ffe,0x7ffe,fr10
57 set_fr_iimmed 0x0002,0x0001,fr11
58 maddhss fr10,fr11,fr12
59 test_fr_limmed 0x7fff,0x7fff,fr12
60 test_spr_bits 0x3c,2,0x8,msr0 ; msr0.sie is set
61 test_spr_bits 2,1,1,msr0 ; msr0.ovf set
62 test_spr_bits 1,0,1,msr0 ; msr0.aovf set
63 test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt set
66 set_fr_iimmed 0x8001,0x8001,fr10
67 set_fr_iimmed 0xffff,0xfffe,fr11
68 maddhss fr10,fr11,fr12
69 test_spr_bits 0x3c,2,0x4,msr0 ; msr0.sie is set
70 test_fr_limmed 0x8000,0x8000,fr12
71 test_spr_bits 2,1,1,msr0 ; msr0.ovf set
72 test_spr_bits 1,0,1,msr0 ; msr0.aovf set
73 test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt set
76 set_fr_iimmed 0x8001,0x8001,fr10
77 set_fr_iimmed 0xfffe,0xfffe,fr11
78 maddhss fr10,fr11,fr12
79 test_fr_limmed 0x8000,0x8000,fr12
80 test_spr_bits 0x3c,2,0xc,msr0 ; msr0.sie is set
81 test_spr_bits 2,1,1,msr0 ; msr0.ovf set
82 test_spr_bits 1,0,1,msr0 ; msr0.aovf set
83 test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt set
87 set_fr_iimmed 0x0001,0x0001,fr10
88 set_fr_iimmed 0x7fff,0x7fff,fr11
89 maddhss.p fr10,fr10,fr12
90 maddhss fr11,fr11,fr13
91 test_fr_limmed 0x0002,0x0002,fr12
92 test_fr_limmed 0x7fff,0x7fff,fr13
93 test_spr_bits 0x3c,2,0x0,msr0 ; msr0.sie not set
94 test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
95 test_spr_bits 0x3c,2,0xc,msr1 ; msr1.sie is set
96 test_spr_bits 2,1,1,msr1 ; msr1.ovf set
97 test_spr_bits 1,0,1,msr0 ; msr0.aovf set
98 test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt set