1 //Original
:/testcases
/core
/c_dsp32shift_ahalf_lp
/c_dsp32shift_ahalf_lp.dsp
2 // Spec Reference
: dsp32shift ashift half reg left positive
5 .include "testutils.inc"
10 // Ashift
: positive data
, count
(+)=left
(half reg
)
11 // d_lo
= ashft
(d_lo BY d_lo
)
21 R0.
L = ASHIFT R0.
L BY R0.
L;
22 R1.
L = ASHIFT R1.
L BY R0.
L;
23 R2.
L = ASHIFT R2.
L BY R0.
L;
24 R3.
L = ASHIFT R3.
L BY R0.
L;
25 R4.
L = ASHIFT R4.
L BY R0.
L;
26 R5.
L = ASHIFT R5.
L BY R0.
L;
27 R6.
L = ASHIFT R6.
L BY R0.
L;
28 R7.
L = ASHIFT R7.
L BY R0.
L;
29 CHECKREG
r0, 0x00000000;
30 CHECKREG
r1, 0x00000001;
31 CHECKREG
r2, 0x00000002;
32 CHECKREG
r3, 0x00000003;
33 CHECKREG
r4, 0x00000004;
34 CHECKREG
r5, 0x00000005;
35 CHECKREG
r6, 0x00000006;
36 CHECKREG
r7, 0x00000007;
46 R0.
L = ASHIFT R0.
L BY R1.
L;
47 //rl1
= ashift
(rl1 by rl1
);
48 R2.
L = ASHIFT R2.
L BY R1.
L;
49 R3.
L = ASHIFT R3.
L BY R1.
L;
50 R4.
L = ASHIFT R4.
L BY R1.
L;
51 R5.
L = ASHIFT R5.
L BY R1.
L;
52 R6.
L = ASHIFT R6.
L BY R1.
L;
53 R7.
L = ASHIFT R7.
L BY R1.
L;
54 CHECKREG
r0, 0x00000002;
55 CHECKREG
r1, 0x00000001;
56 CHECKREG
r2, 0x00000004;
57 CHECKREG
r3, 0x00000006;
58 CHECKREG
r4, 0x00000008;
59 CHECKREG
r5, 0x0000000a;
60 CHECKREG
r6, 0x0000000c;
61 CHECKREG
r7, 0x0000000e;
72 R0.
L = ASHIFT R0.
L BY R2.
L;
73 R1.
L = ASHIFT R1.
L BY R2.
L;
74 //rl2
= ashift
(rl2 by rl2
);
75 R3.
L = ASHIFT R3.
L BY R2.
L;
76 R4.
L = ASHIFT R4.
L BY R2.
L;
77 R5.
L = ASHIFT R5.
L BY R2.
L;
78 R6.
L = ASHIFT R6.
L BY R2.
L;
79 R7.
L = ASHIFT R7.
L BY R2.
L;
80 CHECKREG
r0, 0x00008000;
81 CHECKREG
r1, 0x00008000;
82 CHECKREG
r2, 0x0000000f;
83 CHECKREG
r3, 0x00008000;
84 CHECKREG
r4, 0x00000000;
85 CHECKREG
r5, 0x00008000;
86 CHECKREG
r6, 0x00000000;
87 CHECKREG
r7, 0x00008000;
97 R0.
L = ASHIFT R0.
L BY R3.
L;
98 R1.
L = ASHIFT R1.
L BY R3.
L;
99 R2.
L = ASHIFT R2.
L BY R3.
L;
100 //rl3
= ashift
(rl3 by rl3
);
101 R4.
L = ASHIFT R4.
L BY R3.
L;
102 R5.
L = ASHIFT R5.
L BY R3.
L;
103 R6.
L = ASHIFT R6.
L BY R3.
L;
104 R7.
L = ASHIFT R7.
L BY R3.
L;
105 CHECKREG
r0, 0x00000000;
106 CHECKREG
r1, 0x00000000;
107 CHECKREG
r2, 0x00000000;
108 CHECKREG
r3, 0x00000010;
109 CHECKREG
r4, 0x00000000;
110 CHECKREG
r5, 0x00000000;
111 CHECKREG
r6, 0x00000000;
112 CHECKREG
r7, 0x00000000;
114 // d_lo
= ashft
(d_hi BY d_lo
)
116 imm32
r0, 0x00000000;
117 imm32
r1, 0x00010000;
118 imm32
r2, 0x00020000;
119 imm32
r3, 0x00030000;
120 imm32
r4, 0x00040000;
121 imm32
r5, 0x00050000;
122 imm32
r6, 0x00060000;
123 imm32
r7, 0x00070000;
124 R0.
L = ASHIFT R0.H BY R0.
L;
125 R1.
L = ASHIFT R1.H BY R0.
L;
126 R2.
L = ASHIFT R2.H BY R0.
L;
127 R3.
L = ASHIFT R3.H BY R0.
L;
128 R4.
L = ASHIFT R4.H BY R0.
L;
129 R5.
L = ASHIFT R5.H BY R0.
L;
130 R6.
L = ASHIFT R6.H BY R0.
L;
131 R7.
L = ASHIFT R7.H BY R0.
L;
132 CHECKREG
r0, 0x00000000;
133 CHECKREG
r1, 0x00010001;
134 CHECKREG
r2, 0x00020002;
135 CHECKREG
r3, 0x00030003;
136 CHECKREG
r4, 0x00040004;
137 CHECKREG
r5, 0x00050005;
138 CHECKREG
r6, 0x00060006;
139 CHECKREG
r7, 0x00070007;
141 imm32
r0, 0x00010000;
142 imm32
r1, 0x00010001;
143 imm32
r2, 0x00020000;
144 imm32
r3, 0x00030000;
145 imm32
r4, 0x00040000;
146 imm32
r5, 0x00050000;
147 imm32
r6, 0x00060000;
148 imm32
r7, 0x00070000;
149 R0.
L = ASHIFT R0.H BY R1.
L;
150 //rl1
= ashift
(rh1 by rl1
);
151 R2.
L = ASHIFT R2.H BY R1.
L;
152 R3.
L = ASHIFT R3.H BY R1.
L;
153 R4.
L = ASHIFT R4.H BY R1.
L;
154 R5.
L = ASHIFT R5.H BY R1.
L;
155 R6.
L = ASHIFT R6.H BY R1.
L;
156 R7.
L = ASHIFT R7.H BY R1.
L;
157 CHECKREG
r0, 0x00010002;
158 CHECKREG
r1, 0x00010001;
159 CHECKREG
r2, 0x00020004;
160 CHECKREG
r3, 0x00030006;
161 CHECKREG
r4, 0x00040008;
162 CHECKREG
r5, 0x0005000a;
163 CHECKREG
r6, 0x0006000c;
164 CHECKREG
r7, 0x0007000e;
167 imm32
r0, 0x00010000;
168 imm32
r1, 0x00010000;
169 imm32
r2, 0x0002000f;
170 imm32
r3, 0x00030000;
171 imm32
r4, 0x00040000;
172 imm32
r5, 0x00050000;
173 imm32
r6, 0x00060000;
174 imm32
r7, 0x00070000;
175 R0.
L = ASHIFT R0.H BY R2.
L;
176 R1.
L = ASHIFT R1.H BY R2.
L;
177 //rl2
= ashift
(rh2 by rl2
);
178 R3.
L = ASHIFT R3.H BY R2.
L;
179 R4.
L = ASHIFT R4.H BY R2.
L;
180 R5.
L = ASHIFT R5.H BY R2.
L;
181 R6.
L = ASHIFT R6.H BY R2.
L;
182 R7.
L = ASHIFT R7.H BY R2.
L;
183 CHECKREG
r0, 0x00018000;
184 CHECKREG
r1, 0x00018000;
185 CHECKREG
r2, 0x0002000f;
186 CHECKREG
r3, 0x00038000;
187 CHECKREG
r4, 0x00040000;
188 CHECKREG
r5, 0x00058000;
189 CHECKREG
r6, 0x00060000;
190 CHECKREG
r7, 0x00078000;
192 imm32
r0, 0x00010001;
193 imm32
r1, 0x00010001;
194 imm32
r2, 0x00020002;
195 imm32
r3, 0x00030010;
196 imm32
r4, 0x00040004;
197 imm32
r5, 0x00050005;
198 imm32
r6, 0x00060006;
199 imm32
r7, 0x00070007;
200 R0.
L = ASHIFT R0.H BY R3.
L;
201 R1.
L = ASHIFT R1.H BY R3.
L;
202 R2.
L = ASHIFT R2.H BY R3.
L;
203 //rl3
= ashift
(rh3 by rl3
);
204 R4.
L = ASHIFT R4.H BY R3.
L;
205 R5.
L = ASHIFT R5.H BY R3.
L;
206 R6.
L = ASHIFT R6.H BY R3.
L;
207 R7.
L = ASHIFT R7.H BY R3.
L;
208 CHECKREG
r0, 0x00010000;
209 CHECKREG
r1, 0x00010000;
210 CHECKREG
r2, 0x00020000;
211 CHECKREG
r3, 0x00030010;
212 CHECKREG
r4, 0x00040000;
213 CHECKREG
r5, 0x00050000;
214 CHECKREG
r6, 0x00060000;
215 CHECKREG
r7, 0x00070000;
217 // d_hi
= ashft
(d_lo BY d_lo
)
219 imm32
r0, 0x00000000;
220 imm32
r1, 0x00000001;
221 imm32
r2, 0x00000002;
222 imm32
r3, 0x00000003;
223 imm32
r4, 0x00000004;
224 imm32
r5, 0x00000005;
225 imm32
r6, 0x00000006;
226 imm32
r7, 0x00000007;
227 R0.H
= ASHIFT R0.
L BY R0.
L;
228 R1.H
= ASHIFT R1.
L BY R0.
L;
229 R2.H
= ASHIFT R2.
L BY R0.
L;
230 R3.H
= ASHIFT R3.
L BY R0.
L;
231 R4.H
= ASHIFT R4.
L BY R0.
L;
232 R5.H
= ASHIFT R5.
L BY R0.
L;
233 R6.H
= ASHIFT R6.
L BY R0.
L;
234 R7.H
= ASHIFT R7.
L BY R0.
L;
235 CHECKREG
r0, 0x00000000;
236 CHECKREG
r1, 0x00010001;
237 CHECKREG
r2, 0x00020002;
238 CHECKREG
r3, 0x00030003;
239 CHECKREG
r4, 0x00040004;
240 CHECKREG
r5, 0x00050005;
241 CHECKREG
r6, 0x00060006;
242 CHECKREG
r7, 0x00070007;
244 imm32
r0, 0x00000001;
245 imm32
r1, 0x00000001;
246 imm32
r2, 0x00000002;
247 imm32
r3, 0x00000003;
248 imm32
r4, 0x00000004;
249 imm32
r5, 0x00000005;
250 imm32
r6, 0x00000006;
251 imm32
r7, 0x00000007;
252 R0.H
= ASHIFT R0.
L BY R1.
L;
253 R1.H
= ASHIFT R1.
L BY R1.
L;
254 R2.H
= ASHIFT R2.
L BY R1.
L;
255 R3.H
= ASHIFT R3.
L BY R1.
L;
256 R4.H
= ASHIFT R4.
L BY R1.
L;
257 R5.H
= ASHIFT R5.
L BY R1.
L;
258 R6.H
= ASHIFT R6.
L BY R1.
L;
259 R7.H
= ASHIFT R7.
L BY R1.
L;
260 CHECKREG
r0, 0x00020001;
261 CHECKREG
r1, 0x00020001;
262 CHECKREG
r2, 0x00040002;
263 CHECKREG
r3, 0x00060003;
264 CHECKREG
r4, 0x00080004;
265 CHECKREG
r5, 0x000a0005;
266 CHECKREG
r6, 0x000c0006;
267 CHECKREG
r7, 0x000e0007;
270 imm32
r0, 0x00000001;
271 imm32
r1, 0x00000001;
272 imm32
r2, 0x0000000f;
273 imm32
r3, 0x00000003;
274 imm32
r4, 0x00000004;
275 imm32
r5, 0x00000005;
276 imm32
r6, 0x00000006;
277 imm32
r7, 0x00000007;
278 R0.H
= ASHIFT R0.
L BY R2.
L;
279 R1.H
= ASHIFT R1.
L BY R2.
L;
280 //rh2
= ashift
(rl2 by rl2
);
281 R3.H
= ASHIFT R3.
L BY R2.
L;
282 R4.H
= ASHIFT R4.
L BY R2.
L;
283 R5.H
= ASHIFT R5.
L BY R2.
L;
284 R6.H
= ASHIFT R6.
L BY R2.
L;
285 R7.H
= ASHIFT R7.
L BY R2.
L;
286 CHECKREG
r0, 0x80000001;
287 CHECKREG
r1, 0x80000001;
288 CHECKREG
r2, 0x0000000f;
289 CHECKREG
r3, 0x80000003;
290 CHECKREG
r4, 0x00000004;
291 CHECKREG
r5, 0x80000005;
292 CHECKREG
r6, 0x00000006;
293 CHECKREG
r7, 0x80000007;
295 imm32
r0, 0x00000001;
296 imm32
r1, 0x00000001;
297 imm32
r2, 0x00000002;
298 imm32
r3, 0x00000010;
299 imm32
r4, 0x00000004;
300 imm32
r5, 0x00000005;
301 imm32
r6, 0x00000006;
302 imm32
r7, 0x00000007;
303 R0.H
= ASHIFT R0.
L BY R3.
L;
304 R1.H
= ASHIFT R1.
L BY R3.
L;
305 R2.H
= ASHIFT R2.
L BY R3.
L;
306 R3.H
= ASHIFT R3.
L BY R3.
L;
307 R4.H
= ASHIFT R4.
L BY R3.
L;
308 R5.H
= ASHIFT R5.
L BY R3.
L;
309 R6.H
= ASHIFT R6.
L BY R3.
L;
310 R7.H
= ASHIFT R7.
L BY R3.
L;
311 CHECKREG
r0, 0x00000001;
312 CHECKREG
r1, 0x00000001;
313 CHECKREG
r2, 0x00000002;
314 CHECKREG
r3, 0x00000010;
315 CHECKREG
r4, 0x00000004;
316 CHECKREG
r5, 0x00000005;
317 CHECKREG
r6, 0x00000006;
318 CHECKREG
r7, 0x00000007;
320 // d_lo
= ashft
(d_hi BY d_lo
)
322 imm32
r0, 0x00000000;
323 imm32
r1, 0x00010000;
324 imm32
r2, 0x00020000;
325 imm32
r3, 0x00030000;
326 imm32
r4, 0x00040000;
327 imm32
r5, 0x00050000;
328 imm32
r6, 0x00060000;
329 imm32
r7, 0x00070000;
330 R0.H
= ASHIFT R0.H BY R0.
L;
331 R1.H
= ASHIFT R1.H BY R0.
L;
332 R2.H
= ASHIFT R2.H BY R0.
L;
333 R3.H
= ASHIFT R3.H BY R0.
L;
334 R4.H
= ASHIFT R4.H BY R0.
L;
335 R5.H
= ASHIFT R5.H BY R0.
L;
336 R6.H
= ASHIFT R6.H BY R0.
L;
337 R7.H
= ASHIFT R7.H BY R0.
L;
338 CHECKREG
r0, 0x00000000;
339 CHECKREG
r1, 0x00010000;
340 CHECKREG
r2, 0x00020000;
341 CHECKREG
r3, 0x00030000;
342 CHECKREG
r4, 0x00040000;
343 CHECKREG
r5, 0x00050000;
344 CHECKREG
r6, 0x00060000;
345 CHECKREG
r7, 0x00070000;
347 imm32
r0, 0x00010000;
348 imm32
r1, 0x00010001;
349 imm32
r2, 0x00020000;
350 imm32
r3, 0x00030000;
351 imm32
r4, 0x00040000;
352 imm32
r5, 0x00050000;
353 imm32
r6, 0x00060000;
354 imm32
r7, 0x00070000;
355 R0.H
= ASHIFT R0.H BY R1.
L;
356 R1.H
= ASHIFT R1.H BY R1.
L;
357 R2.H
= ASHIFT R2.H BY R1.
L;
358 R3.H
= ASHIFT R3.H BY R1.
L;
359 R4.H
= ASHIFT R4.H BY R1.
L;
360 R5.H
= ASHIFT R5.H BY R1.
L;
361 R6.H
= ASHIFT R6.H BY R1.
L;
362 R7.H
= ASHIFT R7.H BY R1.
L;
363 CHECKREG
r0, 0x00020000;
364 CHECKREG
r1, 0x00020001;
365 CHECKREG
r2, 0x00040000;
366 CHECKREG
r3, 0x00060000;
367 CHECKREG
r4, 0x00080000;
368 CHECKREG
r5, 0x000a0000;
369 CHECKREG
r6, 0x000c0000;
370 CHECKREG
r7, 0x000e0000;
373 imm32
r0, 0x00010000;
374 imm32
r1, 0x00010000;
375 imm32
r2, 0x0002000f;
376 imm32
r3, 0x00030000;
377 imm32
r4, 0x00040000;
378 imm32
r5, 0x00050000;
379 imm32
r6, 0x00060000;
380 imm32
r7, 0x00070000;
381 R0.
L = ASHIFT R0.H BY R2.
L;
382 R1.
L = ASHIFT R1.H BY R2.
L;
383 //rl2
= ashift
(rh2 by rl2
);
384 R3.
L = ASHIFT R3.H BY R2.
L;
385 R4.
L = ASHIFT R4.H BY R2.
L;
386 R5.
L = ASHIFT R5.H BY R2.
L;
387 R6.
L = ASHIFT R6.H BY R2.
L;
388 R7.
L = ASHIFT R7.H BY R2.
L;
389 CHECKREG
r0, 0x00018000;
390 CHECKREG
r1, 0x00018000;
391 CHECKREG
r2, 0x0002000f;
392 CHECKREG
r3, 0x00038000;
393 CHECKREG
r4, 0x00040000;
394 CHECKREG
r5, 0x00058000;
395 CHECKREG
r6, 0x00060000;
396 CHECKREG
r7, 0x00078000;
398 imm32
r0, 0x00010000;
399 imm32
r1, 0x00010000;
400 imm32
r2, 0x00020000;
401 imm32
r3, 0x00030010;
402 imm32
r4, 0x00040000;
403 imm32
r5, 0x00050000;
404 imm32
r6, 0x00060000;
405 imm32
r7, 0x00070000;
406 R0.H
= ASHIFT R0.H BY R3.
L;
407 R1.H
= ASHIFT R1.H BY R3.
L;
408 R2.H
= ASHIFT R2.H BY R3.
L;
409 R3.H
= ASHIFT R3.H BY R3.
L;
410 R4.H
= ASHIFT R4.H BY R3.
L;
411 R5.H
= ASHIFT R5.H BY R3.
L;
412 R6.H
= ASHIFT R6.H BY R3.
L;
413 R7.H
= ASHIFT R7.H BY R3.
L;
414 CHECKREG
r0, 0x00000000;
415 CHECKREG
r1, 0x00000000;
416 CHECKREG
r2, 0x00000000;
417 CHECKREG
r3, 0x00000010;
418 CHECKREG
r4, 0x00000000;
419 CHECKREG
r5, 0x00000000;
420 CHECKREG
r6, 0x00000000;
421 CHECKREG
r7, 0x00000000;