1 //Original:/proj/frio/dv/testcases/core/c_interr_timer/c_interr_timer.dsp
2 // Spec Reference: interrupt on HW TIMER
4 # sim: --environment operating
7 .include "testutils.inc"
15 include(selfcheck.inc)
20 #define TCNTL 0xFFE03000
23 #define TPERIOD 0xFFE03004
26 #define TSCALE 0xFFE03008
29 #define TCOUNT 0xFFE0300c
32 #define EVT 0xFFE02000
35 #define EVT15 0xFFE0203c
38 #define EVT_OVERRIDE 0xFFE02100
41 #define ITABLE 0x000FF000
44 #define PROGRAM_STACK 0x000FF100
47 #define STACKSIZE 0x00000300
53 INIT_R_REGS(0); // Initialize Dregs
54 INIT_P_REGS(0); // Initialize Pregs
56 // CHECK_INIT(p5, 0xE0000000);
62 LD32(p0, EVT); // Setup Event Vectors and Handlers
64 LD32_LABEL(r0, EHANDLE); // Emulation Handler (Int0)
67 LD32_LABEL(r0, RHANDLE); // Reset Handler (Int1)
70 LD32_LABEL(r0, NHANDLE); // NMI Handler (Int2)
73 LD32_LABEL(r0, XHANDLE); // Exception Handler (Int3)
76 [ P0 ++ ] = R0; // IVT4 not used
78 LD32_LABEL(r0, HWHANDLE); // HW Error Handler (Int5)
81 LD32_LABEL(r0, THANDLE); // Timer Handler (Int6)
84 LD32_LABEL(r0, I7HANDLE); // IVG7 Handler
87 LD32_LABEL(r0, I8HANDLE); // IVG8 Handler
90 LD32_LABEL(r0, I9HANDLE); // IVG9 Handler
93 LD32_LABEL(r0, I10HANDLE); // IVG10 Handler
96 LD32_LABEL(r0, I11HANDLE); // IVG11 Handler
99 LD32_LABEL(r0, I12HANDLE); // IVG12 Handler
102 LD32_LABEL(r0, I13HANDLE); // IVG13 Handler
105 LD32_LABEL(r0, I14HANDLE); // IVG14 Handler
108 LD32_LABEL(r0, I15HANDLE); // IVG15 Handler
111 LD32(p0, EVT_OVERRIDE);
114 R0 = -1; // Change this to mask interrupts (*)
115 [ P0 ] = R0; // IMASK
117 LD32_LABEL(p1, START);
120 [ P0 ] = P1; // IVG15 (General) handler (Int 15) load with start
122 RAISE 15; // after we RTI, INT 15 should be taken
124 LD32_LABEL(r7, START);
126 NOP; // Workaround for Bug 217
152 [ -- SP ] = RETI; // Enable Nested Interrupts
154 WR_MMR(TCNTL, 0x00000001, p0, r0); // Turn ON TMPWR(0) (active state)
155 WR_MMR(TPERIOD, 0x00000050, p0, r0);
156 // WR_MMR(TCOUNT, 0x00000013, p0, r0);
157 WR_MMR(TCOUNT, 0x00000000, p0, r0);
158 WR_MMR(TSCALE, 0x00000000, p0, r0);
160 // Read the contents of the Timer
162 RD_MMR(TPERIOD, p0, r2);
163 CHECKREG(r2, 0x00000050);
166 WR_MMR(TCNTL, 0x00000003, p0, r0); // enable Timer (TMPWR(0), TMREN(1))
167 CSYNC; // TIMER interrupt
169 RD_MMR(TCOUNT, p0, r3);
171 CHECKREG(r3, 0x00000000);
172 CHECKREG(r7, 0x00000001);
173 WR_MMR(TCNTL, 0x00000001, p0, r0); // enable Timer (TMPWR(0), TMREN(1)=0)
174 WR_MMR(TCOUNT, 0x00000013, p0, r0);
175 WR_MMR(TCNTL, 0x00000003, p0, r0); // enable Timer (TMPWR(0), TMREN(1))
185 RD_MMR(TCOUNT, p0, r4);
186 CHECKREG(r4, 0x00000000);
188 RD_MMR(TCNTL, p0, r5);
189 CHECKREG(r5, 0x0000000B);
191 WR_MMR(TCNTL, 0x00000000, p0, r0); // Turn OFF Timer
194 WR_MMR(TCNTL, 0x00000001, p0, r0); // Turn ON Timer Power
195 WR_MMR(TCNTL, 0x00000003, p0, r0); // Turn ON Power, EN -> interr
197 CHECKREG(r7, 0x00000003); // 3 interr already happened
199 WR_MMR(TPERIOD, 0x00000040, p0, r0);
200 WR_MMR(TCOUNT, 0x00000013, p0, r0);
201 WR_MMR(TSCALE, 0x00000002, p0, r0);
202 WR_MMR(TCNTL, 0x00000007, p0, r0); // Turn ON Timer auto load
220 R4.L = 0x1111; // Will be killed
221 R4.H = 0x1111; // Will be killed
225 label5: R5.H = 0x7777;
228 R5.L = 0x1111; // Will be killed
229 R5.H = 0x1111; // Will be killed
236 label4: R4.H = 0x5555;
240 R5.L = 0x2222; // Will be killed
241 R5.H = 0x2222; // Will be killed
246 label6: R3.H = 0x7999;
256 // Read the contents of the Timer
258 RD_MMR(TPERIOD, p0, r2);
259 CHECKREG(r2, 0x00000040);
261 // CHECKREG(r7, 0x00000002);
264 WR_MMR(TPERIOD, 0x00000030, p0, r0); // SHOULD NOT EXECUTE
268 NOP; NOP; NOP; NOP; NOP;
269 NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP;
270 NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP;
271 NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP;
272 NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP;
273 NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP;
276 RD_MMR(TCNTL , p0, r3);
277 CHECKREG(r3, 0x0000000F);
280 WR_MMR(TCNTL, 0x00000003, p0, r0); // Turn ON Timer
282 RD_MMR(TPERIOD, p0, r2);
283 CHECKREG(r2, 0x00000040);
286 NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP;
287 NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP;
288 NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP;
289 NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP;
290 NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP;
291 NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP;
292 NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP;
293 NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP;
294 NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP;
295 NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP;
296 NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP;
297 NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP;
298 NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP;
299 NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP;
300 NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP;
301 NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP;
302 NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP; NOP;
303 RD_MMR(TCOUNT, p0, r4);
304 CHECKREG(r4, 0x00000000);
306 RD_MMR(TCNTL, p0, r5);
307 CHECKREG(r5, 0x0000000B);
309 WR_MMR(TCNTL, 0x00000000, p0, r0); // Turn OFF Timer
313 WR_MMR(TPERIOD, 0x00000060, p0, r0);
316 RD_MMR(TPERIOD, p0, r6);
317 CHECKREG(r6, 0x00000060);
322 dbg_pass; // Call Endtest Macro
326 //*********************************************************************
328 // Handlers for Events
331 EHANDLE: // Emulation Handler 0
334 RHANDLE: // Reset Handler 1
337 NHANDLE: // NMI Handler 2
340 XHANDLE: // Exception Handler 3
343 HWHANDLE: // HW Error Handler 5
346 THANDLE: // Timer Handler 6
350 I7HANDLE: // IVG 7 Handler
353 I8HANDLE: // IVG 8 Handler
356 I9HANDLE: // IVG 9 Handler
359 I10HANDLE: // IVG 10 Handler
362 I11HANDLE: // IVG 11 Handler
365 I12HANDLE: // IVG 12 Handler
368 I13HANDLE: // IVG 13 Handler
371 I14HANDLE: // IVG 14 Handler
374 I15HANDLE: // IVG 15 Handler
380 .section MEM_DATA_ADDR_1,"aw"
384 NOP;NOP;NOP;NOP;NOP;NOP;NOP; // needed for icache bug