1 //Original:/proj/frio/dv/testcases/core/c_interr_timer_reload/c_interr_timer_reload.dsp
2 // Spec Reference: interrupt on HW TIMER auto-reload
4 # sim: --environment operating
7 .include "testutils.inc"
15 include(selfcheck.inc)
20 #define TCNTL 0xFFE03000
23 #define TPERIOD 0xFFE03004
26 #define TSCALE 0xFFE03008
29 #define TCOUNT 0xFFE0300c
32 #define EVT 0xFFE02000
35 #define EVT15 0xFFE0203c
38 #define EVT_OVERRIDE 0xFFE02100
41 #define ITABLE 0x000FF000
44 #define PROGRAM_STACK 0x000FF100
47 #define STACKSIZE 0x00000300
53 INIT_R_REGS(0); // Initialize Dregs
54 INIT_P_REGS(0); // Initialize Pregs
56 // CHECK_INIT(p5, 0x00BFFFFC);
57 // CHECK_INIT(p5, 0xE0000000);
63 LD32(p0, EVT); // Setup Event Vectors and Handlers
65 LD32_LABEL(r0, EHANDLE); // Emulation Handler (Int0)
68 LD32_LABEL(r0, RHANDLE); // Reset Handler (Int1)
71 LD32_LABEL(r0, NHANDLE); // NMI Handler (Int2)
74 LD32_LABEL(r0, XHANDLE); // Exception Handler (Int3)
77 [ P0 ++ ] = R0; // IVT4 not used
79 LD32_LABEL(r0, HWHANDLE); // HW Error Handler (Int5)
82 LD32_LABEL(r0, THANDLE); // Timer Handler (Int6)
85 LD32_LABEL(r0, I7HANDLE); // IVG7 Handler
88 LD32_LABEL(r0, I8HANDLE); // IVG8 Handler
91 LD32_LABEL(r0, I9HANDLE); // IVG9 Handler
94 LD32_LABEL(r0, I10HANDLE); // IVG10 Handler
97 LD32_LABEL(r0, I11HANDLE); // IVG11 Handler
100 LD32_LABEL(r0, I12HANDLE); // IVG12 Handler
103 LD32_LABEL(r0, I13HANDLE); // IVG13 Handler
106 LD32_LABEL(r0, I14HANDLE); // IVG14 Handler
109 LD32_LABEL(r0, I15HANDLE); // IVG15 Handler
112 LD32(p0, EVT_OVERRIDE);
115 R0 = -1; // Change this to mask interrupts (*)
116 [ P0 ] = R0; // IMASK
118 LD32_LABEL(p1, START);
121 [ P0 ] = P1; // IVG15 (General) handler (Int 15) load with start
124 RAISE 15; // after we RTI, INT 15 should be taken
126 LD32_LABEL(r7, START);
128 NOP; // Workaround for Bug 217
137 [ -- SP ] = RETI; // Enable Nested Interrupts
139 WR_MMR(TCNTL, 0x00000001, p0, r0); // Turn ON TMPWR (active state)
140 WR_MMR(TPERIOD, 0x00000020, p0, r0);
141 WR_MMR(TCOUNT, 0x00000002, p0, r0);
142 WR_MMR(TSCALE, 0x00000005, p0, r0);
144 // Read the contents of the Timer
146 RD_MMR(TPERIOD, p0, r2);
147 CHECKREG(r2, 0x00000020);
149 RD_MMR(TCOUNT, p0, r3);
150 CHECKREG(r3, 0x00000002);// fsim -ro useChecker=regtrace
153 WR_MMR(TCNTL, 0x00000003, p0, r0); // enable Timer (TMPWR, TMREN)
158 NOP; NOP; NOP; NOP; NOP;
159 NOP; NOP; NOP; NOP; NOP;
160 NOP; NOP; NOP; NOP; NOP;
162 RD_MMR(TCOUNT, p0, r4);
163 CHECKREG(r4, 0x00000000);
165 RD_MMR(TCNTL, p0, r5);
166 CHECKREG(r5, 0x0000000B);
168 WR_MMR(TCNTL, 0x00000000, p0, r0); // Turn OFF Timer
170 CHECKREG(r7, 0x00000001);
173 WR_MMR(TCNTL, 0x00000001, p0, r0); // Turn ON Timer Power
174 WR_MMR(TPERIOD, 0x00000020, p0, r0);
175 WR_MMR(TCOUNT, 0x00000003, p0, r0);
176 WR_MMR(TSCALE, 0x00000002, p0, r0);
177 WR_MMR(TCNTL, 0x00000007, p0, r0); // Turn ON Timer auo-reload
179 NOP; NOP; NOP; NOP; NOP;
180 NOP; NOP; NOP; NOP; NOP;
181 NOP; NOP; NOP; NOP; NOP;
182 NOP; NOP; NOP; NOP; NOP;
184 // Read the contents of the Timer
186 // CHECKREG(r7, 0x00000002);
189 WR_MMR(TPERIOD, 0x00000030, p0, r0); // SHOULD NOT EXECUTE
194 RD_MMR(TPERIOD, p0, r2);
195 CHECKREG(r2, 0x00000020);
197 RD_MMR(TCNTL , p0, r3);
198 CHECKREG(r3, 0x0000000F);
200 WR_MMR(TCNTL, 0x00000003, p0, r0); // Turn ON Timer but not auto-reload
210 RD_MMR(TCOUNT, p0, r4);
211 CHECKREG(r4, 0x00000000);
213 RD_MMR(TCNTL, p0, r5);
214 CHECKREG(r5, 0x0000000B);
216 WR_MMR(TCNTL, 0x00000000, p0, r0); // Turn OFF Timer
224 dbg_pass; // Call Endtest Macro
228 //*********************************************************************
230 // Handlers for Events
233 EHANDLE: // Emulation Handler 0
236 RHANDLE: // Reset Handler 1
239 NHANDLE: // NMI Handler 2
242 XHANDLE: // Exception Handler 3
245 HWHANDLE: // HW Error Handler 5
248 THANDLE: // Timer Handler 6
252 I7HANDLE: // IVG 7 Handler
255 I8HANDLE: // IVG 8 Handler
258 I9HANDLE: // IVG 9 Handler
261 I10HANDLE: // IVG 10 Handler
264 I11HANDLE: // IVG 11 Handler
267 I12HANDLE: // IVG 12 Handler
270 I13HANDLE: // IVG 13 Handler
273 I14HANDLE: // IVG 14 Handler
276 I15HANDLE: // IVG 15 Handler
282 .section MEM_DATA_ADDR_1,"aw"
286 NOP;NOP;NOP;NOP;NOP;NOP;NOP; // needed for icache bug