1 # frv testcase for cfcmps $FRi,$FRj,$FCCi,$CCi,$cond_2
2 # mach: fr500 fr550 frv
4 .include "testutils.inc"
12 set_spr_immed 0x1b1b,cccr
14 set_fcc 0x7,0 ; Set mask opposite of expected
15 cfcmps fr0,fr0,fcc0,cc0,1
17 set_fcc 0xb,0 ; Set mask opposite of expected
18 cfcmps fr0,fr4,fcc0,cc0,1
20 set_fcc 0xb,0 ; Set mask opposite of expected
21 cfcmps fr0,fr8,fcc0,cc0,1
23 set_fcc 0xb,0 ; Set mask opposite of expected
24 cfcmps fr0,fr12,fcc0,cc0,1
26 set_fcc 0xb,0 ; Set mask opposite of expected
27 cfcmps fr0,fr16,fcc0,cc0,1
29 set_fcc 0xb,0 ; Set mask opposite of expected
30 cfcmps fr0,fr20,fcc0,cc0,1
32 set_fcc 0xb,0 ; Set mask opposite of expected
33 cfcmps fr0,fr24,fcc0,cc0,1
35 set_fcc 0xb,0 ; Set mask opposite of expected
36 cfcmps fr0,fr28,fcc0,cc0,1
38 set_fcc 0xb,0 ; Set mask opposite of expected
39 cfcmps fr0,fr32,fcc0,cc0,1
41 set_fcc 0xb,0 ; Set mask opposite of expected
42 cfcmps fr0,fr36,fcc0,cc0,1
44 set_fcc 0xb,0 ; Set mask opposite of expected
45 cfcmps fr0,fr40,fcc0,cc0,1
47 set_fcc 0xb,0 ; Set mask opposite of expected
48 cfcmps fr0,fr44,fcc0,cc0,1
50 set_fcc 0xb,0 ; Set mask opposite of expected
51 cfcmps fr0,fr48,fcc0,cc0,1
53 set_fcc 0xb,0 ; Set mask opposite of expected
54 cfcmps fr0,fr52,fcc0,cc0,1
56 set_fcc 0xe,0 ; Set mask opposite of expected
57 cfcmps fr0,fr56,fcc0,cc0,1
59 set_fcc 0xe,0 ; Set mask opposite of expected
60 cfcmps fr0,fr60,fcc0,cc0,1
63 set_fcc 0xd,0 ; Set mask opposite of expected
64 cfcmps fr4,fr0,fcc0,cc0,1
66 set_fcc 0x7,0 ; Set mask opposite of expected
67 cfcmps fr4,fr4,fcc0,cc0,1
69 set_fcc 0xb,0 ; Set mask opposite of expected
70 cfcmps fr4,fr8,fcc0,cc0,1
72 set_fcc 0xb,0 ; Set mask opposite of expected
73 cfcmps fr4,fr12,fcc0,cc0,1
75 set_fcc 0xb,0 ; Set mask opposite of expected
76 cfcmps fr4,fr16,fcc0,cc0,1
78 set_fcc 0xb,0 ; Set mask opposite of expected
79 cfcmps fr4,fr20,fcc0,cc0,1
81 set_fcc 0xb,0 ; Set mask opposite of expected
82 cfcmps fr4,fr24,fcc0,cc0,1
84 set_fcc 0xb,0 ; Set mask opposite of expected
85 cfcmps fr4,fr28,fcc0,cc0,1
87 set_fcc 0xb,0 ; Set mask opposite of expected
88 cfcmps fr4,fr32,fcc0,cc0,1
90 set_fcc 0xb,0 ; Set mask opposite of expected
91 cfcmps fr4,fr36,fcc0,cc0,1
93 set_fcc 0xb,0 ; Set mask opposite of expected
94 cfcmps fr4,fr40,fcc0,cc0,1
96 set_fcc 0xb,0 ; Set mask opposite of expected
97 cfcmps fr4,fr44,fcc0,cc0,1
99 set_fcc 0xb,0 ; Set mask opposite of expected
100 cfcmps fr4,fr48,fcc0,cc0,1
102 set_fcc 0xb,0 ; Set mask opposite of expected
103 cfcmps fr4,fr52,fcc0,cc0,1
105 set_fcc 0xe,0 ; Set mask opposite of expected
106 cfcmps fr4,fr56,fcc0,cc0,1
108 set_fcc 0xe,0 ; Set mask opposite of expected
109 cfcmps fr4,fr60,fcc0,cc0,1
112 set_fcc 0xd,0 ; Set mask opposite of expected
113 cfcmps fr8,fr0,fcc0,cc0,1
115 set_fcc 0xd,0 ; Set mask opposite of expected
116 cfcmps fr8,fr4,fcc0,cc0,1
118 set_fcc 0x7,0 ; Set mask opposite of expected
119 cfcmps fr8,fr8,fcc0,cc0,1
121 set_fcc 0xb,0 ; Set mask opposite of expected
122 cfcmps fr8,fr12,fcc0,cc0,1
124 set_fcc 0xb,0 ; Set mask opposite of expected
125 cfcmps fr8,fr16,fcc0,cc0,1
127 set_fcc 0xb,0 ; Set mask opposite of expected
128 cfcmps fr8,fr20,fcc0,cc0,1
130 set_fcc 0xb,0 ; Set mask opposite of expected
131 cfcmps fr8,fr24,fcc0,cc0,1
133 set_fcc 0xb,0 ; Set mask opposite of expected
134 cfcmps fr8,fr28,fcc0,cc0,1
136 set_fcc 0xb,0 ; Set mask opposite of expected
137 cfcmps fr8,fr32,fcc0,cc0,1
139 set_fcc 0xb,0 ; Set mask opposite of expected
140 cfcmps fr8,fr36,fcc0,cc0,1
142 set_fcc 0xb,0 ; Set mask opposite of expected
143 cfcmps fr8,fr40,fcc0,cc0,1
145 set_fcc 0xb,0 ; Set mask opposite of expected
146 cfcmps fr8,fr44,fcc0,cc0,1
148 set_fcc 0xb,0 ; Set mask opposite of expected
149 cfcmps fr8,fr48,fcc0,cc0,1
151 set_fcc 0xb,0 ; Set mask opposite of expected
152 cfcmps fr8,fr52,fcc0,cc0,1
154 set_fcc 0xe,0 ; Set mask opposite of expected
155 cfcmps fr8,fr56,fcc0,cc0,1
157 set_fcc 0xe,0 ; Set mask opposite of expected
158 cfcmps fr8,fr60,fcc0,cc0,1
161 set_fcc 0xd,0 ; Set mask opposite of expected
162 cfcmps fr12,fr0,fcc0,cc0,1
164 set_fcc 0xd,0 ; Set mask opposite of expected
165 cfcmps fr12,fr4,fcc0,cc0,1
167 set_fcc 0xd,0 ; Set mask opposite of expected
168 cfcmps fr12,fr8,fcc0,cc0,1
170 set_fcc 0x7,0 ; Set mask opposite of expected
171 cfcmps fr12,fr12,fcc0,cc0,1
173 set_fcc 0xb,0 ; Set mask opposite of expected
174 cfcmps fr12,fr16,fcc0,cc0,1
176 set_fcc 0xb,0 ; Set mask opposite of expected
177 cfcmps fr12,fr20,fcc0,cc0,1
179 set_fcc 0xb,0 ; Set mask opposite of expected
180 cfcmps fr12,fr24,fcc0,cc0,1
182 set_fcc 0xb,0 ; Set mask opposite of expected
183 cfcmps fr12,fr28,fcc0,cc0,1
185 set_fcc 0xb,0 ; Set mask opposite of expected
186 cfcmps fr12,fr32,fcc0,cc0,1
188 set_fcc 0xb,0 ; Set mask opposite of expected
189 cfcmps fr12,fr36,fcc0,cc0,1
191 set_fcc 0xb,0 ; Set mask opposite of expected
192 cfcmps fr12,fr40,fcc0,cc0,1
194 set_fcc 0xb,0 ; Set mask opposite of expected
195 cfcmps fr12,fr44,fcc0,cc0,1
197 set_fcc 0xb,0 ; Set mask opposite of expected
198 cfcmps fr12,fr48,fcc0,cc0,1
200 set_fcc 0xb,0 ; Set mask opposite of expected
201 cfcmps fr12,fr52,fcc0,cc0,1
203 set_fcc 0xe,0 ; Set mask opposite of expected
204 cfcmps fr12,fr56,fcc0,cc0,1
206 set_fcc 0xe,0 ; Set mask opposite of expected
207 cfcmps fr12,fr60,fcc0,cc0,1
210 set_fcc 0xd,0 ; Set mask opposite of expected
211 cfcmps fr16,fr0,fcc0,cc0,1
213 set_fcc 0xd,0 ; Set mask opposite of expected
214 cfcmps fr16,fr4,fcc0,cc0,1
216 set_fcc 0xd,0 ; Set mask opposite of expected
217 cfcmps fr16,fr8,fcc0,cc0,1
219 set_fcc 0xd,0 ; Set mask opposite of expected
220 cfcmps fr16,fr12,fcc0,cc0,1
222 set_fcc 0x7,0 ; Set mask opposite of expected
223 cfcmps fr16,fr16,fcc0,cc0,1
225 set_fcc 0x7,0 ; Set mask opposite of expected
226 cfcmps fr16,fr20,fcc0,cc0,1
228 set_fcc 0xb,0 ; Set mask opposite of expected
229 cfcmps fr16,fr24,fcc0,cc0,1
231 set_fcc 0xb,0 ; Set mask opposite of expected
232 cfcmps fr16,fr28,fcc0,cc0,1
234 set_fcc 0xb,0 ; Set mask opposite of expected
235 cfcmps fr16,fr32,fcc0,cc0,1
237 set_fcc 0xb,0 ; Set mask opposite of expected
238 cfcmps fr16,fr36,fcc0,cc0,1
240 set_fcc 0xb,0 ; Set mask opposite of expected
241 cfcmps fr16,fr40,fcc0,cc0,1
243 set_fcc 0xb,0 ; Set mask opposite of expected
244 cfcmps fr16,fr44,fcc0,cc0,1
246 set_fcc 0xb,0 ; Set mask opposite of expected
247 cfcmps fr16,fr48,fcc0,cc0,1
249 set_fcc 0xb,0 ; Set mask opposite of expected
250 cfcmps fr16,fr52,fcc0,cc0,1
252 set_fcc 0xe,0 ; Set mask opposite of expected
253 cfcmps fr16,fr56,fcc0,cc0,1
255 set_fcc 0xe,0 ; Set mask opposite of expected
256 cfcmps fr16,fr60,fcc0,cc0,1
259 set_fcc 0xd,0 ; Set mask opposite of expected
260 cfcmps fr20,fr0,fcc0,cc0,1
262 set_fcc 0xd,0 ; Set mask opposite of expected
263 cfcmps fr20,fr4,fcc0,cc0,1
265 set_fcc 0xd,0 ; Set mask opposite of expected
266 cfcmps fr20,fr8,fcc0,cc0,1
268 set_fcc 0xd,0 ; Set mask opposite of expected
269 cfcmps fr20,fr12,fcc0,cc0,1
271 set_fcc 0x7,0 ; Set mask opposite of expected
272 cfcmps fr20,fr16,fcc0,cc0,1
274 set_fcc 0x7,0 ; Set mask opposite of expected
275 cfcmps fr20,fr20,fcc0,cc0,1
277 set_fcc 0xb,0 ; Set mask opposite of expected
278 cfcmps fr20,fr24,fcc0,cc0,1
280 set_fcc 0xb,0 ; Set mask opposite of expected
281 cfcmps fr20,fr28,fcc0,cc0,1
283 set_fcc 0xb,0 ; Set mask opposite of expected
284 cfcmps fr20,fr32,fcc0,cc0,1
286 set_fcc 0xb,0 ; Set mask opposite of expected
287 cfcmps fr20,fr36,fcc0,cc0,1
289 set_fcc 0xb,0 ; Set mask opposite of expected
290 cfcmps fr20,fr40,fcc0,cc0,1
292 set_fcc 0xb,0 ; Set mask opposite of expected
293 cfcmps fr20,fr44,fcc0,cc0,1
295 set_fcc 0xb,0 ; Set mask opposite of expected
296 cfcmps fr20,fr48,fcc0,cc0,1
298 set_fcc 0xb,0 ; Set mask opposite of expected
299 cfcmps fr20,fr52,fcc0,cc0,1
301 set_fcc 0xe,0 ; Set mask opposite of expected
302 cfcmps fr20,fr56,fcc0,cc0,1
304 set_fcc 0xe,0 ; Set mask opposite of expected
305 cfcmps fr20,fr60,fcc0,cc0,1
308 set_fcc 0xd,0 ; Set mask opposite of expected
309 cfcmps fr24,fr0,fcc0,cc4,1
311 set_fcc 0xd,0 ; Set mask opposite of expected
312 cfcmps fr24,fr4,fcc0,cc4,1
314 set_fcc 0xd,0 ; Set mask opposite of expected
315 cfcmps fr24,fr8,fcc0,cc4,1
317 set_fcc 0xd,0 ; Set mask opposite of expected
318 cfcmps fr24,fr12,fcc0,cc4,1
320 set_fcc 0xd,0 ; Set mask opposite of expected
321 cfcmps fr24,fr16,fcc0,cc4,1
323 set_fcc 0xd,0 ; Set mask opposite of expected
324 cfcmps fr24,fr20,fcc0,cc4,1
326 set_fcc 0x7,0 ; Set mask opposite of expected
327 cfcmps fr24,fr24,fcc0,cc4,1
329 set_fcc 0xb,0 ; Set mask opposite of expected
330 cfcmps fr24,fr28,fcc0,cc4,1
332 set_fcc 0xb,0 ; Set mask opposite of expected
333 cfcmps fr24,fr32,fcc0,cc4,1
335 set_fcc 0xb,0 ; Set mask opposite of expected
336 cfcmps fr24,fr36,fcc0,cc4,1
338 set_fcc 0xb,0 ; Set mask opposite of expected
339 cfcmps fr24,fr40,fcc0,cc4,1
341 set_fcc 0xb,0 ; Set mask opposite of expected
342 cfcmps fr24,fr44,fcc0,cc4,1
344 set_fcc 0xb,0 ; Set mask opposite of expected
345 cfcmps fr24,fr48,fcc0,cc4,1
347 set_fcc 0xb,0 ; Set mask opposite of expected
348 cfcmps fr24,fr52,fcc0,cc4,1
350 set_fcc 0xe,0 ; Set mask opposite of expected
351 cfcmps fr24,fr56,fcc0,cc4,1
353 set_fcc 0xe,0 ; Set mask opposite of expected
354 cfcmps fr24,fr60,fcc0,cc4,1
357 set_fcc 0xd,0 ; Set mask opposite of expected
358 cfcmps fr28,fr0,fcc0,cc4,1
360 set_fcc 0xd,0 ; Set mask opposite of expected
361 cfcmps fr28,fr4,fcc0,cc4,1
363 set_fcc 0xd,0 ; Set mask opposite of expected
364 cfcmps fr28,fr8,fcc0,cc4,1
366 set_fcc 0xd,0 ; Set mask opposite of expected
367 cfcmps fr28,fr12,fcc0,cc4,1
369 set_fcc 0xd,0 ; Set mask opposite of expected
370 cfcmps fr28,fr16,fcc0,cc4,1
372 set_fcc 0xd,0 ; Set mask opposite of expected
373 cfcmps fr28,fr20,fcc0,cc4,1
375 set_fcc 0xd,0 ; Set mask opposite of expected
376 cfcmps fr28,fr24,fcc0,cc4,1
378 set_fcc 0x7,0 ; Set mask opposite of expected
379 cfcmps fr28,fr28,fcc0,cc4,1
381 set_fcc 0xb,0 ; Set mask opposite of expected
382 cfcmps fr28,fr32,fcc0,cc4,1
384 set_fcc 0xb,0 ; Set mask opposite of expected
385 cfcmps fr28,fr36,fcc0,cc4,1
387 set_fcc 0xb,0 ; Set mask opposite of expected
388 cfcmps fr28,fr40,fcc0,cc4,1
390 set_fcc 0xb,0 ; Set mask opposite of expected
391 cfcmps fr28,fr44,fcc0,cc4,1
393 set_fcc 0xb,0 ; Set mask opposite of expected
394 cfcmps fr28,fr48,fcc0,cc4,1
396 set_fcc 0xb,0 ; Set mask opposite of expected
397 cfcmps fr28,fr52,fcc0,cc4,1
399 set_fcc 0xe,0 ; Set mask opposite of expected
400 cfcmps fr28,fr56,fcc0,cc4,1
402 set_fcc 0xe,0 ; Set mask opposite of expected
403 cfcmps fr28,fr60,fcc0,cc4,1
406 set_fcc 0xd,0 ; Set mask opposite of expected
407 cfcmps fr48,fr0,fcc0,cc4,1
409 set_fcc 0xd,0 ; Set mask opposite of expected
410 cfcmps fr48,fr4,fcc0,cc4,1
412 set_fcc 0xd,0 ; Set mask opposite of expected
413 cfcmps fr48,fr8,fcc0,cc4,1
415 set_fcc 0xd,0 ; Set mask opposite of expected
416 cfcmps fr48,fr12,fcc0,cc4,1
418 set_fcc 0xd,0 ; Set mask opposite of expected
419 cfcmps fr48,fr16,fcc0,cc4,1
421 set_fcc 0xd,0 ; Set mask opposite of expected
422 cfcmps fr48,fr20,fcc0,cc4,1
424 set_fcc 0xd,0 ; Set mask opposite of expected
425 cfcmps fr48,fr24,fcc0,cc4,1
427 set_fcc 0xd,0 ; Set mask opposite of expected
428 cfcmps fr48,fr28,fcc0,cc4,1
430 set_fcc 0xd,0 ; Set mask opposite of expected
431 cfcmps fr48,fr32,fcc0,cc4,1
433 set_fcc 0xd,0 ; Set mask opposite of expected
434 cfcmps fr48,fr36,fcc0,cc4,1
436 set_fcc 0xd,0 ; Set mask opposite of expected
437 cfcmps fr48,fr40,fcc0,cc4,1
439 set_fcc 0xd,0 ; Set mask opposite of expected
440 cfcmps fr48,fr44,fcc0,cc4,1
442 set_fcc 0x7,0 ; Set mask opposite of expected
443 cfcmps fr48,fr48,fcc0,cc4,1
445 set_fcc 0xb,0 ; Set mask opposite of expected
446 cfcmps fr48,fr52,fcc0,cc4,1
448 set_fcc 0xe,0 ; Set mask opposite of expected
449 cfcmps fr48,fr56,fcc0,cc4,1
451 set_fcc 0xe,0 ; Set mask opposite of expected
452 cfcmps fr48,fr60,fcc0,cc4,1
455 set_fcc 0xd,0 ; Set mask opposite of expected
456 cfcmps fr52,fr0,fcc0,cc4,1
458 set_fcc 0xd,0 ; Set mask opposite of expected
459 cfcmps fr52,fr4,fcc0,cc4,1
461 set_fcc 0xd,0 ; Set mask opposite of expected
462 cfcmps fr52,fr8,fcc0,cc4,1
464 set_fcc 0xd,0 ; Set mask opposite of expected
465 cfcmps fr52,fr12,fcc0,cc4,1
467 set_fcc 0xd,0 ; Set mask opposite of expected
468 cfcmps fr52,fr16,fcc0,cc4,1
470 set_fcc 0xd,0 ; Set mask opposite of expected
471 cfcmps fr52,fr20,fcc0,cc4,1
473 set_fcc 0xd,0 ; Set mask opposite of expected
474 cfcmps fr52,fr24,fcc0,cc4,1
476 set_fcc 0xd,0 ; Set mask opposite of expected
477 cfcmps fr52,fr28,fcc0,cc4,1
479 set_fcc 0xd,0 ; Set mask opposite of expected
480 cfcmps fr52,fr32,fcc0,cc4,1
482 set_fcc 0xd,0 ; Set mask opposite of expected
483 cfcmps fr52,fr36,fcc0,cc4,1
485 set_fcc 0xd,0 ; Set mask opposite of expected
486 cfcmps fr52,fr40,fcc0,cc4,1
488 set_fcc 0xd,0 ; Set mask opposite of expected
489 cfcmps fr52,fr44,fcc0,cc4,1
491 set_fcc 0xd,0 ; Set mask opposite of expected
492 cfcmps fr52,fr48,fcc0,cc4,1
494 set_fcc 0x7,0 ; Set mask opposite of expected
495 cfcmps fr52,fr52,fcc0,cc4,1
497 set_fcc 0xe,0 ; Set mask opposite of expected
498 cfcmps fr52,fr56,fcc0,cc4,1
500 set_fcc 0xe,0 ; Set mask opposite of expected
501 cfcmps fr52,fr60,fcc0,cc4,1
504 set_fcc 0xe,0 ; Set mask opposite of expected
505 cfcmps fr56,fr0,fcc0,cc4,1
507 set_fcc 0xe,0 ; Set mask opposite of expected
508 cfcmps fr56,fr4,fcc0,cc4,1
510 set_fcc 0xe,0 ; Set mask opposite of expected
511 cfcmps fr56,fr8,fcc0,cc4,1
513 set_fcc 0xe,0 ; Set mask opposite of expected
514 cfcmps fr56,fr12,fcc0,cc4,1
516 set_fcc 0xe,0 ; Set mask opposite of expected
517 cfcmps fr56,fr16,fcc0,cc4,1
519 set_fcc 0xe,0 ; Set mask opposite of expected
520 cfcmps fr56,fr20,fcc0,cc4,1
522 set_fcc 0xe,0 ; Set mask opposite of expected
523 cfcmps fr56,fr24,fcc0,cc4,1
525 set_fcc 0xe,0 ; Set mask opposite of expected
526 cfcmps fr56,fr28,fcc0,cc4,1
528 set_fcc 0xe,0 ; Set mask opposite of expected
529 cfcmps fr56,fr32,fcc0,cc4,1
531 set_fcc 0xe,0 ; Set mask opposite of expected
532 cfcmps fr56,fr36,fcc0,cc4,1
534 set_fcc 0xe,0 ; Set mask opposite of expected
535 cfcmps fr56,fr40,fcc0,cc4,1
537 set_fcc 0xe,0 ; Set mask opposite of expected
538 cfcmps fr56,fr44,fcc0,cc4,1
540 set_fcc 0xe,0 ; Set mask opposite of expected
541 cfcmps fr56,fr48,fcc0,cc4,1
543 set_fcc 0xe,0 ; Set mask opposite of expected
544 cfcmps fr56,fr52,fcc0,cc4,1
546 set_fcc 0xe,0 ; Set mask opposite of expected
547 cfcmps fr56,fr56,fcc0,cc4,1
549 set_fcc 0xe,0 ; Set mask opposite of expected
550 cfcmps fr56,fr60,fcc0,cc4,1
553 set_fcc 0xe,0 ; Set mask opposite of expected
554 cfcmps fr60,fr0,fcc0,cc4,1
556 set_fcc 0xe,0 ; Set mask opposite of expected
557 cfcmps fr60,fr4,fcc0,cc4,1
559 set_fcc 0xe,0 ; Set mask opposite of expected
560 cfcmps fr60,fr8,fcc0,cc4,1
562 set_fcc 0xe,0 ; Set mask opposite of expected
563 cfcmps fr60,fr12,fcc0,cc4,1
565 set_fcc 0xe,0 ; Set mask opposite of expected
566 cfcmps fr60,fr16,fcc0,cc4,1
568 set_fcc 0xe,0 ; Set mask opposite of expected
569 cfcmps fr60,fr20,fcc0,cc4,1
571 set_fcc 0xe,0 ; Set mask opposite of expected
572 cfcmps fr60,fr24,fcc0,cc4,1
574 set_fcc 0xe,0 ; Set mask opposite of expected
575 cfcmps fr60,fr28,fcc0,cc4,1
577 set_fcc 0xe,0 ; Set mask opposite of expected
578 cfcmps fr60,fr32,fcc0,cc4,1
580 set_fcc 0xe,0 ; Set mask opposite of expected
581 cfcmps fr60,fr36,fcc0,cc4,1
583 set_fcc 0xe,0 ; Set mask opposite of expected
584 cfcmps fr60,fr40,fcc0,cc4,1
586 set_fcc 0xe,0 ; Set mask opposite of expected
587 cfcmps fr60,fr44,fcc0,cc4,1
589 set_fcc 0xe,0 ; Set mask opposite of expected
590 cfcmps fr60,fr48,fcc0,cc4,1
592 set_fcc 0xe,0 ; Set mask opposite of expected
593 cfcmps fr60,fr52,fcc0,cc4,1
595 set_fcc 0xe,0 ; Set mask opposite of expected
596 cfcmps fr60,fr56,fcc0,cc4,1
598 set_fcc 0xe,0 ; Set mask opposite of expected
599 cfcmps fr60,fr60,fcc0,cc4,1
602 set_fcc 0x7,0 ; Set mask opposite of expected
603 cfcmps fr0,fr0,fcc0,cc1,0
605 set_fcc 0xb,0 ; Set mask opposite of expected
606 cfcmps fr0,fr4,fcc0,cc1,0
608 set_fcc 0xb,0 ; Set mask opposite of expected
609 cfcmps fr0,fr8,fcc0,cc1,0
611 set_fcc 0xb,0 ; Set mask opposite of expected
612 cfcmps fr0,fr12,fcc0,cc1,0
614 set_fcc 0xb,0 ; Set mask opposite of expected
615 cfcmps fr0,fr16,fcc0,cc1,0
617 set_fcc 0xb,0 ; Set mask opposite of expected
618 cfcmps fr0,fr20,fcc0,cc1,0
620 set_fcc 0xb,0 ; Set mask opposite of expected
621 cfcmps fr0,fr24,fcc0,cc1,0
623 set_fcc 0xb,0 ; Set mask opposite of expected
624 cfcmps fr0,fr28,fcc0,cc1,0
626 set_fcc 0xb,0 ; Set mask opposite of expected
627 cfcmps fr0,fr32,fcc0,cc1,0
629 set_fcc 0xb,0 ; Set mask opposite of expected
630 cfcmps fr0,fr36,fcc0,cc1,0
632 set_fcc 0xb,0 ; Set mask opposite of expected
633 cfcmps fr0,fr40,fcc0,cc1,0
635 set_fcc 0xb,0 ; Set mask opposite of expected
636 cfcmps fr0,fr44,fcc0,cc1,0
638 set_fcc 0xb,0 ; Set mask opposite of expected
639 cfcmps fr0,fr48,fcc0,cc1,0
641 set_fcc 0xb,0 ; Set mask opposite of expected
642 cfcmps fr0,fr52,fcc0,cc1,0
644 set_fcc 0xe,0 ; Set mask opposite of expected
645 cfcmps fr0,fr56,fcc0,cc1,0
647 set_fcc 0xe,0 ; Set mask opposite of expected
648 cfcmps fr0,fr60,fcc0,cc1,0
651 set_fcc 0xd,0 ; Set mask opposite of expected
652 cfcmps fr4,fr0,fcc0,cc1,0
654 set_fcc 0x7,0 ; Set mask opposite of expected
655 cfcmps fr4,fr4,fcc0,cc1,0
657 set_fcc 0xb,0 ; Set mask opposite of expected
658 cfcmps fr4,fr8,fcc0,cc1,0
660 set_fcc 0xb,0 ; Set mask opposite of expected
661 cfcmps fr4,fr12,fcc0,cc1,0
663 set_fcc 0xb,0 ; Set mask opposite of expected
664 cfcmps fr4,fr16,fcc0,cc1,0
666 set_fcc 0xb,0 ; Set mask opposite of expected
667 cfcmps fr4,fr20,fcc0,cc1,0
669 set_fcc 0xb,0 ; Set mask opposite of expected
670 cfcmps fr4,fr24,fcc0,cc1,0
672 set_fcc 0xb,0 ; Set mask opposite of expected
673 cfcmps fr4,fr28,fcc0,cc1,0
675 set_fcc 0xb,0 ; Set mask opposite of expected
676 cfcmps fr4,fr32,fcc0,cc1,0
678 set_fcc 0xb,0 ; Set mask opposite of expected
679 cfcmps fr4,fr36,fcc0,cc1,0
681 set_fcc 0xb,0 ; Set mask opposite of expected
682 cfcmps fr4,fr40,fcc0,cc1,0
684 set_fcc 0xb,0 ; Set mask opposite of expected
685 cfcmps fr4,fr44,fcc0,cc1,0
687 set_fcc 0xb,0 ; Set mask opposite of expected
688 cfcmps fr4,fr48,fcc0,cc1,0
690 set_fcc 0xb,0 ; Set mask opposite of expected
691 cfcmps fr4,fr52,fcc0,cc1,0
693 set_fcc 0xe,0 ; Set mask opposite of expected
694 cfcmps fr4,fr56,fcc0,cc1,0
696 set_fcc 0xe,0 ; Set mask opposite of expected
697 cfcmps fr4,fr60,fcc0,cc1,0
700 set_fcc 0xd,0 ; Set mask opposite of expected
701 cfcmps fr8,fr0,fcc0,cc1,0
703 set_fcc 0xd,0 ; Set mask opposite of expected
704 cfcmps fr8,fr4,fcc0,cc1,0
706 set_fcc 0x7,0 ; Set mask opposite of expected
707 cfcmps fr8,fr8,fcc0,cc1,0
709 set_fcc 0xb,0 ; Set mask opposite of expected
710 cfcmps fr8,fr12,fcc0,cc1,0
712 set_fcc 0xb,0 ; Set mask opposite of expected
713 cfcmps fr8,fr16,fcc0,cc1,0
715 set_fcc 0xb,0 ; Set mask opposite of expected
716 cfcmps fr8,fr20,fcc0,cc1,0
718 set_fcc 0xb,0 ; Set mask opposite of expected
719 cfcmps fr8,fr24,fcc0,cc1,0
721 set_fcc 0xb,0 ; Set mask opposite of expected
722 cfcmps fr8,fr28,fcc0,cc1,0
724 set_fcc 0xb,0 ; Set mask opposite of expected
725 cfcmps fr8,fr32,fcc0,cc1,0
727 set_fcc 0xb,0 ; Set mask opposite of expected
728 cfcmps fr8,fr36,fcc0,cc1,0
730 set_fcc 0xb,0 ; Set mask opposite of expected
731 cfcmps fr8,fr40,fcc0,cc1,0
733 set_fcc 0xb,0 ; Set mask opposite of expected
734 cfcmps fr8,fr44,fcc0,cc1,0
736 set_fcc 0xb,0 ; Set mask opposite of expected
737 cfcmps fr8,fr48,fcc0,cc1,0
739 set_fcc 0xb,0 ; Set mask opposite of expected
740 cfcmps fr8,fr52,fcc0,cc1,0
742 set_fcc 0xe,0 ; Set mask opposite of expected
743 cfcmps fr8,fr56,fcc0,cc1,0
745 set_fcc 0xe,0 ; Set mask opposite of expected
746 cfcmps fr8,fr60,fcc0,cc1,0
749 set_fcc 0xd,0 ; Set mask opposite of expected
750 cfcmps fr12,fr0,fcc0,cc1,0
752 set_fcc 0xd,0 ; Set mask opposite of expected
753 cfcmps fr12,fr4,fcc0,cc1,0
755 set_fcc 0xd,0 ; Set mask opposite of expected
756 cfcmps fr12,fr8,fcc0,cc1,0
758 set_fcc 0x7,0 ; Set mask opposite of expected
759 cfcmps fr12,fr12,fcc0,cc1,0
761 set_fcc 0xb,0 ; Set mask opposite of expected
762 cfcmps fr12,fr16,fcc0,cc1,0
764 set_fcc 0xb,0 ; Set mask opposite of expected
765 cfcmps fr12,fr20,fcc0,cc1,0
767 set_fcc 0xb,0 ; Set mask opposite of expected
768 cfcmps fr12,fr24,fcc0,cc1,0
770 set_fcc 0xb,0 ; Set mask opposite of expected
771 cfcmps fr12,fr28,fcc0,cc1,0
773 set_fcc 0xb,0 ; Set mask opposite of expected
774 cfcmps fr12,fr32,fcc0,cc1,0
776 set_fcc 0xb,0 ; Set mask opposite of expected
777 cfcmps fr12,fr36,fcc0,cc1,0
779 set_fcc 0xb,0 ; Set mask opposite of expected
780 cfcmps fr12,fr40,fcc0,cc1,0
782 set_fcc 0xb,0 ; Set mask opposite of expected
783 cfcmps fr12,fr44,fcc0,cc1,0
785 set_fcc 0xb,0 ; Set mask opposite of expected
786 cfcmps fr12,fr48,fcc0,cc1,0
788 set_fcc 0xb,0 ; Set mask opposite of expected
789 cfcmps fr12,fr52,fcc0,cc1,0
791 set_fcc 0xe,0 ; Set mask opposite of expected
792 cfcmps fr12,fr56,fcc0,cc1,0
794 set_fcc 0xe,0 ; Set mask opposite of expected
795 cfcmps fr12,fr60,fcc0,cc1,0
798 set_fcc 0xd,0 ; Set mask opposite of expected
799 cfcmps fr16,fr0,fcc0,cc1,0
801 set_fcc 0xd,0 ; Set mask opposite of expected
802 cfcmps fr16,fr4,fcc0,cc1,0
804 set_fcc 0xd,0 ; Set mask opposite of expected
805 cfcmps fr16,fr8,fcc0,cc1,0
807 set_fcc 0xd,0 ; Set mask opposite of expected
808 cfcmps fr16,fr12,fcc0,cc1,0
810 set_fcc 0x7,0 ; Set mask opposite of expected
811 cfcmps fr16,fr16,fcc0,cc1,0
813 set_fcc 0x7,0 ; Set mask opposite of expected
814 cfcmps fr16,fr20,fcc0,cc1,0
816 set_fcc 0xb,0 ; Set mask opposite of expected
817 cfcmps fr16,fr24,fcc0,cc1,0
819 set_fcc 0xb,0 ; Set mask opposite of expected
820 cfcmps fr16,fr28,fcc0,cc1,0
822 set_fcc 0xb,0 ; Set mask opposite of expected
823 cfcmps fr16,fr32,fcc0,cc1,0
825 set_fcc 0xb,0 ; Set mask opposite of expected
826 cfcmps fr16,fr36,fcc0,cc1,0
828 set_fcc 0xb,0 ; Set mask opposite of expected
829 cfcmps fr16,fr40,fcc0,cc1,0
831 set_fcc 0xb,0 ; Set mask opposite of expected
832 cfcmps fr16,fr44,fcc0,cc1,0
834 set_fcc 0xb,0 ; Set mask opposite of expected
835 cfcmps fr16,fr48,fcc0,cc1,0
837 set_fcc 0xb,0 ; Set mask opposite of expected
838 cfcmps fr16,fr52,fcc0,cc1,0
840 set_fcc 0xe,0 ; Set mask opposite of expected
841 cfcmps fr16,fr56,fcc0,cc1,0
843 set_fcc 0xe,0 ; Set mask opposite of expected
844 cfcmps fr16,fr60,fcc0,cc1,0
847 set_fcc 0xd,0 ; Set mask opposite of expected
848 cfcmps fr20,fr0,fcc0,cc1,0
850 set_fcc 0xd,0 ; Set mask opposite of expected
851 cfcmps fr20,fr4,fcc0,cc1,0
853 set_fcc 0xd,0 ; Set mask opposite of expected
854 cfcmps fr20,fr8,fcc0,cc1,0
856 set_fcc 0xd,0 ; Set mask opposite of expected
857 cfcmps fr20,fr12,fcc0,cc1,0
859 set_fcc 0x7,0 ; Set mask opposite of expected
860 cfcmps fr20,fr16,fcc0,cc1,0
862 set_fcc 0x7,0 ; Set mask opposite of expected
863 cfcmps fr20,fr20,fcc0,cc1,0
865 set_fcc 0xb,0 ; Set mask opposite of expected
866 cfcmps fr20,fr24,fcc0,cc1,0
868 set_fcc 0xb,0 ; Set mask opposite of expected
869 cfcmps fr20,fr28,fcc0,cc1,0
871 set_fcc 0xb,0 ; Set mask opposite of expected
872 cfcmps fr20,fr32,fcc0,cc1,0
874 set_fcc 0xb,0 ; Set mask opposite of expected
875 cfcmps fr20,fr36,fcc0,cc1,0
877 set_fcc 0xb,0 ; Set mask opposite of expected
878 cfcmps fr20,fr40,fcc0,cc1,0
880 set_fcc 0xb,0 ; Set mask opposite of expected
881 cfcmps fr20,fr44,fcc0,cc1,0
883 set_fcc 0xb,0 ; Set mask opposite of expected
884 cfcmps fr20,fr48,fcc0,cc1,0
886 set_fcc 0xb,0 ; Set mask opposite of expected
887 cfcmps fr20,fr52,fcc0,cc1,0
889 set_fcc 0xe,0 ; Set mask opposite of expected
890 cfcmps fr20,fr56,fcc0,cc1,0
892 set_fcc 0xe,0 ; Set mask opposite of expected
893 cfcmps fr20,fr60,fcc0,cc1,0
896 set_fcc 0xd,0 ; Set mask opposite of expected
897 cfcmps fr24,fr0,fcc0,cc5,0
899 set_fcc 0xd,0 ; Set mask opposite of expected
900 cfcmps fr24,fr4,fcc0,cc5,0
902 set_fcc 0xd,0 ; Set mask opposite of expected
903 cfcmps fr24,fr8,fcc0,cc5,0
905 set_fcc 0xd,0 ; Set mask opposite of expected
906 cfcmps fr24,fr12,fcc0,cc5,0
908 set_fcc 0xd,0 ; Set mask opposite of expected
909 cfcmps fr24,fr16,fcc0,cc5,0
911 set_fcc 0xd,0 ; Set mask opposite of expected
912 cfcmps fr24,fr20,fcc0,cc5,0
914 set_fcc 0x7,0 ; Set mask opposite of expected
915 cfcmps fr24,fr24,fcc0,cc5,0
917 set_fcc 0xb,0 ; Set mask opposite of expected
918 cfcmps fr24,fr28,fcc0,cc5,0
920 set_fcc 0xb,0 ; Set mask opposite of expected
921 cfcmps fr24,fr32,fcc0,cc5,0
923 set_fcc 0xb,0 ; Set mask opposite of expected
924 cfcmps fr24,fr36,fcc0,cc5,0
926 set_fcc 0xb,0 ; Set mask opposite of expected
927 cfcmps fr24,fr40,fcc0,cc5,0
929 set_fcc 0xb,0 ; Set mask opposite of expected
930 cfcmps fr24,fr44,fcc0,cc5,0
932 set_fcc 0xb,0 ; Set mask opposite of expected
933 cfcmps fr24,fr48,fcc0,cc5,0
935 set_fcc 0xb,0 ; Set mask opposite of expected
936 cfcmps fr24,fr52,fcc0,cc5,0
938 set_fcc 0xe,0 ; Set mask opposite of expected
939 cfcmps fr24,fr56,fcc0,cc5,0
941 set_fcc 0xe,0 ; Set mask opposite of expected
942 cfcmps fr24,fr60,fcc0,cc5,0
945 set_fcc 0xd,0 ; Set mask opposite of expected
946 cfcmps fr28,fr0,fcc0,cc5,0
948 set_fcc 0xd,0 ; Set mask opposite of expected
949 cfcmps fr28,fr4,fcc0,cc5,0
951 set_fcc 0xd,0 ; Set mask opposite of expected
952 cfcmps fr28,fr8,fcc0,cc5,0
954 set_fcc 0xd,0 ; Set mask opposite of expected
955 cfcmps fr28,fr12,fcc0,cc5,0
957 set_fcc 0xd,0 ; Set mask opposite of expected
958 cfcmps fr28,fr16,fcc0,cc5,0
960 set_fcc 0xd,0 ; Set mask opposite of expected
961 cfcmps fr28,fr20,fcc0,cc5,0
963 set_fcc 0xd,0 ; Set mask opposite of expected
964 cfcmps fr28,fr24,fcc0,cc5,0
966 set_fcc 0x7,0 ; Set mask opposite of expected
967 cfcmps fr28,fr28,fcc0,cc5,0
969 set_fcc 0xb,0 ; Set mask opposite of expected
970 cfcmps fr28,fr32,fcc0,cc5,0
972 set_fcc 0xb,0 ; Set mask opposite of expected
973 cfcmps fr28,fr36,fcc0,cc5,0
975 set_fcc 0xb,0 ; Set mask opposite of expected
976 cfcmps fr28,fr40,fcc0,cc5,0
978 set_fcc 0xb,0 ; Set mask opposite of expected
979 cfcmps fr28,fr44,fcc0,cc5,0
981 set_fcc 0xb,0 ; Set mask opposite of expected
982 cfcmps fr28,fr48,fcc0,cc5,0
984 set_fcc 0xb,0 ; Set mask opposite of expected
985 cfcmps fr28,fr52,fcc0,cc5,0
987 set_fcc 0xe,0 ; Set mask opposite of expected
988 cfcmps fr28,fr56,fcc0,cc5,0
990 set_fcc 0xe,0 ; Set mask opposite of expected
991 cfcmps fr28,fr60,fcc0,cc5,0
994 set_fcc 0xd,0 ; Set mask opposite of expected
995 cfcmps fr48,fr0,fcc0,cc5,0
997 set_fcc 0xd,0 ; Set mask opposite of expected
998 cfcmps fr48,fr4,fcc0,cc5,0
1000 set_fcc 0xd,0 ; Set mask opposite of expected
1001 cfcmps fr48,fr8,fcc0,cc5,0
1003 set_fcc 0xd,0 ; Set mask opposite of expected
1004 cfcmps fr48,fr12,fcc0,cc5,0
1006 set_fcc 0xd,0 ; Set mask opposite of expected
1007 cfcmps fr48,fr16,fcc0,cc5,0
1009 set_fcc 0xd,0 ; Set mask opposite of expected
1010 cfcmps fr48,fr20,fcc0,cc5,0
1012 set_fcc 0xd,0 ; Set mask opposite of expected
1013 cfcmps fr48,fr24,fcc0,cc5,0
1015 set_fcc 0xd,0 ; Set mask opposite of expected
1016 cfcmps fr48,fr28,fcc0,cc5,0
1018 set_fcc 0xd,0 ; Set mask opposite of expected
1019 cfcmps fr48,fr32,fcc0,cc5,0
1021 set_fcc 0xd,0 ; Set mask opposite of expected
1022 cfcmps fr48,fr36,fcc0,cc5,0
1024 set_fcc 0xd,0 ; Set mask opposite of expected
1025 cfcmps fr48,fr40,fcc0,cc5,0
1027 set_fcc 0xd,0 ; Set mask opposite of expected
1028 cfcmps fr48,fr44,fcc0,cc5,0
1030 set_fcc 0x7,0 ; Set mask opposite of expected
1031 cfcmps fr48,fr48,fcc0,cc5,0
1033 set_fcc 0xb,0 ; Set mask opposite of expected
1034 cfcmps fr48,fr52,fcc0,cc5,0
1036 set_fcc 0xe,0 ; Set mask opposite of expected
1037 cfcmps fr48,fr56,fcc0,cc5,0
1039 set_fcc 0xe,0 ; Set mask opposite of expected
1040 cfcmps fr48,fr60,fcc0,cc5,0
1043 set_fcc 0xd,0 ; Set mask opposite of expected
1044 cfcmps fr52,fr0,fcc0,cc5,0
1046 set_fcc 0xd,0 ; Set mask opposite of expected
1047 cfcmps fr52,fr4,fcc0,cc5,0
1049 set_fcc 0xd,0 ; Set mask opposite of expected
1050 cfcmps fr52,fr8,fcc0,cc5,0
1052 set_fcc 0xd,0 ; Set mask opposite of expected
1053 cfcmps fr52,fr12,fcc0,cc5,0
1055 set_fcc 0xd,0 ; Set mask opposite of expected
1056 cfcmps fr52,fr16,fcc0,cc5,0
1058 set_fcc 0xd,0 ; Set mask opposite of expected
1059 cfcmps fr52,fr20,fcc0,cc5,0
1061 set_fcc 0xd,0 ; Set mask opposite of expected
1062 cfcmps fr52,fr24,fcc0,cc5,0
1064 set_fcc 0xd,0 ; Set mask opposite of expected
1065 cfcmps fr52,fr28,fcc0,cc5,0
1067 set_fcc 0xd,0 ; Set mask opposite of expected
1068 cfcmps fr52,fr32,fcc0,cc5,0
1070 set_fcc 0xd,0 ; Set mask opposite of expected
1071 cfcmps fr52,fr36,fcc0,cc5,0
1073 set_fcc 0xd,0 ; Set mask opposite of expected
1074 cfcmps fr52,fr40,fcc0,cc5,0
1076 set_fcc 0xd,0 ; Set mask opposite of expected
1077 cfcmps fr52,fr44,fcc0,cc5,0
1079 set_fcc 0xd,0 ; Set mask opposite of expected
1080 cfcmps fr52,fr48,fcc0,cc5,0
1082 set_fcc 0x7,0 ; Set mask opposite of expected
1083 cfcmps fr52,fr52,fcc0,cc5,0
1085 set_fcc 0xe,0 ; Set mask opposite of expected
1086 cfcmps fr52,fr56,fcc0,cc5,0
1088 set_fcc 0xe,0 ; Set mask opposite of expected
1089 cfcmps fr52,fr60,fcc0,cc5,0
1092 set_fcc 0xe,0 ; Set mask opposite of expected
1093 cfcmps fr56,fr0,fcc0,cc5,0
1095 set_fcc 0xe,0 ; Set mask opposite of expected
1096 cfcmps fr56,fr4,fcc0,cc5,0
1098 set_fcc 0xe,0 ; Set mask opposite of expected
1099 cfcmps fr56,fr8,fcc0,cc5,0
1101 set_fcc 0xe,0 ; Set mask opposite of expected
1102 cfcmps fr56,fr12,fcc0,cc5,0
1104 set_fcc 0xe,0 ; Set mask opposite of expected
1105 cfcmps fr56,fr16,fcc0,cc5,0
1107 set_fcc 0xe,0 ; Set mask opposite of expected
1108 cfcmps fr56,fr20,fcc0,cc5,0
1110 set_fcc 0xe,0 ; Set mask opposite of expected
1111 cfcmps fr56,fr24,fcc0,cc5,0
1113 set_fcc 0xe,0 ; Set mask opposite of expected
1114 cfcmps fr56,fr28,fcc0,cc5,0
1116 set_fcc 0xe,0 ; Set mask opposite of expected
1117 cfcmps fr56,fr32,fcc0,cc5,0
1119 set_fcc 0xe,0 ; Set mask opposite of expected
1120 cfcmps fr56,fr36,fcc0,cc5,0
1122 set_fcc 0xe,0 ; Set mask opposite of expected
1123 cfcmps fr56,fr40,fcc0,cc5,0
1125 set_fcc 0xe,0 ; Set mask opposite of expected
1126 cfcmps fr56,fr44,fcc0,cc5,0
1128 set_fcc 0xe,0 ; Set mask opposite of expected
1129 cfcmps fr56,fr48,fcc0,cc5,0
1131 set_fcc 0xe,0 ; Set mask opposite of expected
1132 cfcmps fr56,fr52,fcc0,cc5,0
1134 set_fcc 0xe,0 ; Set mask opposite of expected
1135 cfcmps fr56,fr56,fcc0,cc5,0
1137 set_fcc 0xe,0 ; Set mask opposite of expected
1138 cfcmps fr56,fr60,fcc0,cc5,0
1141 set_fcc 0xe,0 ; Set mask opposite of expected
1142 cfcmps fr60,fr0,fcc0,cc5,0
1144 set_fcc 0xe,0 ; Set mask opposite of expected
1145 cfcmps fr60,fr4,fcc0,cc5,0
1147 set_fcc 0xe,0 ; Set mask opposite of expected
1148 cfcmps fr60,fr8,fcc0,cc5,0
1150 set_fcc 0xe,0 ; Set mask opposite of expected
1151 cfcmps fr60,fr12,fcc0,cc5,0
1153 set_fcc 0xe,0 ; Set mask opposite of expected
1154 cfcmps fr60,fr16,fcc0,cc5,0
1156 set_fcc 0xe,0 ; Set mask opposite of expected
1157 cfcmps fr60,fr20,fcc0,cc5,0
1159 set_fcc 0xe,0 ; Set mask opposite of expected
1160 cfcmps fr60,fr24,fcc0,cc5,0
1162 set_fcc 0xe,0 ; Set mask opposite of expected
1163 cfcmps fr60,fr28,fcc0,cc5,0
1165 set_fcc 0xe,0 ; Set mask opposite of expected
1166 cfcmps fr60,fr32,fcc0,cc5,0
1168 set_fcc 0xe,0 ; Set mask opposite of expected
1169 cfcmps fr60,fr36,fcc0,cc5,0
1171 set_fcc 0xe,0 ; Set mask opposite of expected
1172 cfcmps fr60,fr40,fcc0,cc5,0
1174 set_fcc 0xe,0 ; Set mask opposite of expected
1175 cfcmps fr60,fr44,fcc0,cc5,0
1177 set_fcc 0xe,0 ; Set mask opposite of expected
1178 cfcmps fr60,fr48,fcc0,cc5,0
1180 set_fcc 0xe,0 ; Set mask opposite of expected
1181 cfcmps fr60,fr52,fcc0,cc5,0
1183 set_fcc 0xe,0 ; Set mask opposite of expected
1184 cfcmps fr60,fr56,fcc0,cc5,0
1186 set_fcc 0xe,0 ; Set mask opposite of expected
1187 cfcmps fr60,fr60,fcc0,cc5,0
1190 set_fcc 0x7,0 ; Set mask opposite of expected
1191 cfcmps fr0,fr0,fcc0,cc0,0
1193 set_fcc 0xb,0 ; Set mask opposite of expected
1194 cfcmps fr0,fr4,fcc0,cc0,0
1196 set_fcc 0xb,0 ; Set mask opposite of expected
1197 cfcmps fr0,fr8,fcc0,cc0,0
1199 set_fcc 0xb,0 ; Set mask opposite of expected
1200 cfcmps fr0,fr12,fcc0,cc0,0
1202 set_fcc 0xb,0 ; Set mask opposite of expected
1203 cfcmps fr0,fr16,fcc0,cc0,0
1205 set_fcc 0xb,0 ; Set mask opposite of expected
1206 cfcmps fr0,fr20,fcc0,cc0,0
1208 set_fcc 0xb,0 ; Set mask opposite of expected
1209 cfcmps fr0,fr24,fcc0,cc0,0
1211 set_fcc 0xb,0 ; Set mask opposite of expected
1212 cfcmps fr0,fr28,fcc0,cc0,0
1214 set_fcc 0xb,0 ; Set mask opposite of expected
1215 cfcmps fr0,fr32,fcc0,cc0,0
1217 set_fcc 0xb,0 ; Set mask opposite of expected
1218 cfcmps fr0,fr36,fcc0,cc0,0
1220 set_fcc 0xb,0 ; Set mask opposite of expected
1221 cfcmps fr0,fr40,fcc0,cc0,0
1223 set_fcc 0xb,0 ; Set mask opposite of expected
1224 cfcmps fr0,fr44,fcc0,cc0,0
1226 set_fcc 0xb,0 ; Set mask opposite of expected
1227 cfcmps fr0,fr48,fcc0,cc0,0
1229 set_fcc 0xb,0 ; Set mask opposite of expected
1230 cfcmps fr0,fr52,fcc0,cc0,0
1232 set_fcc 0xe,0 ; Set mask opposite of expected
1233 cfcmps fr0,fr56,fcc0,cc0,0
1235 set_fcc 0xe,0 ; Set mask opposite of expected
1236 cfcmps fr0,fr60,fcc0,cc0,0
1239 set_fcc 0xd,0 ; Set mask opposite of expected
1240 cfcmps fr4,fr0,fcc0,cc0,0
1242 set_fcc 0x7,0 ; Set mask opposite of expected
1243 cfcmps fr4,fr4,fcc0,cc0,0
1245 set_fcc 0xb,0 ; Set mask opposite of expected
1246 cfcmps fr4,fr8,fcc0,cc0,0
1248 set_fcc 0xb,0 ; Set mask opposite of expected
1249 cfcmps fr4,fr12,fcc0,cc0,0
1251 set_fcc 0xb,0 ; Set mask opposite of expected
1252 cfcmps fr4,fr16,fcc0,cc0,0
1254 set_fcc 0xb,0 ; Set mask opposite of expected
1255 cfcmps fr4,fr20,fcc0,cc0,0
1257 set_fcc 0xb,0 ; Set mask opposite of expected
1258 cfcmps fr4,fr24,fcc0,cc0,0
1260 set_fcc 0xb,0 ; Set mask opposite of expected
1261 cfcmps fr4,fr28,fcc0,cc0,0
1263 set_fcc 0xb,0 ; Set mask opposite of expected
1264 cfcmps fr4,fr32,fcc0,cc0,0
1266 set_fcc 0xb,0 ; Set mask opposite of expected
1267 cfcmps fr4,fr36,fcc0,cc0,0
1269 set_fcc 0xb,0 ; Set mask opposite of expected
1270 cfcmps fr4,fr40,fcc0,cc0,0
1272 set_fcc 0xb,0 ; Set mask opposite of expected
1273 cfcmps fr4,fr44,fcc0,cc0,0
1275 set_fcc 0xb,0 ; Set mask opposite of expected
1276 cfcmps fr4,fr48,fcc0,cc0,0
1278 set_fcc 0xb,0 ; Set mask opposite of expected
1279 cfcmps fr4,fr52,fcc0,cc0,0
1281 set_fcc 0xe,0 ; Set mask opposite of expected
1282 cfcmps fr4,fr56,fcc0,cc0,0
1284 set_fcc 0xe,0 ; Set mask opposite of expected
1285 cfcmps fr4,fr60,fcc0,cc0,0
1288 set_fcc 0xd,0 ; Set mask opposite of expected
1289 cfcmps fr8,fr0,fcc0,cc0,0
1291 set_fcc 0xd,0 ; Set mask opposite of expected
1292 cfcmps fr8,fr4,fcc0,cc0,0
1294 set_fcc 0x7,0 ; Set mask opposite of expected
1295 cfcmps fr8,fr8,fcc0,cc0,0
1297 set_fcc 0xb,0 ; Set mask opposite of expected
1298 cfcmps fr8,fr12,fcc0,cc0,0
1300 set_fcc 0xb,0 ; Set mask opposite of expected
1301 cfcmps fr8,fr16,fcc0,cc0,0
1303 set_fcc 0xb,0 ; Set mask opposite of expected
1304 cfcmps fr8,fr20,fcc0,cc0,0
1306 set_fcc 0xb,0 ; Set mask opposite of expected
1307 cfcmps fr8,fr24,fcc0,cc0,0
1309 set_fcc 0xb,0 ; Set mask opposite of expected
1310 cfcmps fr8,fr28,fcc0,cc0,0
1312 set_fcc 0xb,0 ; Set mask opposite of expected
1313 cfcmps fr8,fr32,fcc0,cc0,0
1315 set_fcc 0xb,0 ; Set mask opposite of expected
1316 cfcmps fr8,fr36,fcc0,cc0,0
1318 set_fcc 0xb,0 ; Set mask opposite of expected
1319 cfcmps fr8,fr40,fcc0,cc0,0
1321 set_fcc 0xb,0 ; Set mask opposite of expected
1322 cfcmps fr8,fr44,fcc0,cc0,0
1324 set_fcc 0xb,0 ; Set mask opposite of expected
1325 cfcmps fr8,fr48,fcc0,cc0,0
1327 set_fcc 0xb,0 ; Set mask opposite of expected
1328 cfcmps fr8,fr52,fcc0,cc0,0
1330 set_fcc 0xe,0 ; Set mask opposite of expected
1331 cfcmps fr8,fr56,fcc0,cc0,0
1333 set_fcc 0xe,0 ; Set mask opposite of expected
1334 cfcmps fr8,fr60,fcc0,cc0,0
1337 set_fcc 0xd,0 ; Set mask opposite of expected
1338 cfcmps fr12,fr0,fcc0,cc0,0
1340 set_fcc 0xd,0 ; Set mask opposite of expected
1341 cfcmps fr12,fr4,fcc0,cc0,0
1343 set_fcc 0xd,0 ; Set mask opposite of expected
1344 cfcmps fr12,fr8,fcc0,cc0,0
1346 set_fcc 0x7,0 ; Set mask opposite of expected
1347 cfcmps fr12,fr12,fcc0,cc0,0
1349 set_fcc 0xb,0 ; Set mask opposite of expected
1350 cfcmps fr12,fr16,fcc0,cc0,0
1352 set_fcc 0xb,0 ; Set mask opposite of expected
1353 cfcmps fr12,fr20,fcc0,cc0,0
1355 set_fcc 0xb,0 ; Set mask opposite of expected
1356 cfcmps fr12,fr24,fcc0,cc0,0
1358 set_fcc 0xb,0 ; Set mask opposite of expected
1359 cfcmps fr12,fr28,fcc0,cc0,0
1361 set_fcc 0xb,0 ; Set mask opposite of expected
1362 cfcmps fr12,fr32,fcc0,cc0,0
1364 set_fcc 0xb,0 ; Set mask opposite of expected
1365 cfcmps fr12,fr36,fcc0,cc0,0
1367 set_fcc 0xb,0 ; Set mask opposite of expected
1368 cfcmps fr12,fr40,fcc0,cc0,0
1370 set_fcc 0xb,0 ; Set mask opposite of expected
1371 cfcmps fr12,fr44,fcc0,cc0,0
1373 set_fcc 0xb,0 ; Set mask opposite of expected
1374 cfcmps fr12,fr48,fcc0,cc0,0
1376 set_fcc 0xb,0 ; Set mask opposite of expected
1377 cfcmps fr12,fr52,fcc0,cc0,0
1379 set_fcc 0xe,0 ; Set mask opposite of expected
1380 cfcmps fr12,fr56,fcc0,cc0,0
1382 set_fcc 0xe,0 ; Set mask opposite of expected
1383 cfcmps fr12,fr60,fcc0,cc0,0
1386 set_fcc 0xd,0 ; Set mask opposite of expected
1387 cfcmps fr16,fr0,fcc0,cc0,0
1389 set_fcc 0xd,0 ; Set mask opposite of expected
1390 cfcmps fr16,fr4,fcc0,cc0,0
1392 set_fcc 0xd,0 ; Set mask opposite of expected
1393 cfcmps fr16,fr8,fcc0,cc0,0
1395 set_fcc 0xd,0 ; Set mask opposite of expected
1396 cfcmps fr16,fr12,fcc0,cc0,0
1398 set_fcc 0x7,0 ; Set mask opposite of expected
1399 cfcmps fr16,fr16,fcc0,cc0,0
1401 set_fcc 0x7,0 ; Set mask opposite of expected
1402 cfcmps fr16,fr20,fcc0,cc0,0
1404 set_fcc 0xb,0 ; Set mask opposite of expected
1405 cfcmps fr16,fr24,fcc0,cc0,0
1407 set_fcc 0xb,0 ; Set mask opposite of expected
1408 cfcmps fr16,fr28,fcc0,cc0,0
1410 set_fcc 0xb,0 ; Set mask opposite of expected
1411 cfcmps fr16,fr32,fcc0,cc0,0
1413 set_fcc 0xb,0 ; Set mask opposite of expected
1414 cfcmps fr16,fr36,fcc0,cc0,0
1416 set_fcc 0xb,0 ; Set mask opposite of expected
1417 cfcmps fr16,fr40,fcc0,cc0,0
1419 set_fcc 0xb,0 ; Set mask opposite of expected
1420 cfcmps fr16,fr44,fcc0,cc0,0
1422 set_fcc 0xb,0 ; Set mask opposite of expected
1423 cfcmps fr16,fr48,fcc0,cc0,0
1425 set_fcc 0xb,0 ; Set mask opposite of expected
1426 cfcmps fr16,fr52,fcc0,cc0,0
1428 set_fcc 0xe,0 ; Set mask opposite of expected
1429 cfcmps fr16,fr56,fcc0,cc0,0
1431 set_fcc 0xe,0 ; Set mask opposite of expected
1432 cfcmps fr16,fr60,fcc0,cc0,0
1435 set_fcc 0xd,0 ; Set mask opposite of expected
1436 cfcmps fr20,fr0,fcc0,cc0,0
1438 set_fcc 0xd,0 ; Set mask opposite of expected
1439 cfcmps fr20,fr4,fcc0,cc0,0
1441 set_fcc 0xd,0 ; Set mask opposite of expected
1442 cfcmps fr20,fr8,fcc0,cc0,0
1444 set_fcc 0xd,0 ; Set mask opposite of expected
1445 cfcmps fr20,fr12,fcc0,cc0,0
1447 set_fcc 0x7,0 ; Set mask opposite of expected
1448 cfcmps fr20,fr16,fcc0,cc0,0
1450 set_fcc 0x7,0 ; Set mask opposite of expected
1451 cfcmps fr20,fr20,fcc0,cc0,0
1453 set_fcc 0xb,0 ; Set mask opposite of expected
1454 cfcmps fr20,fr24,fcc0,cc0,0
1456 set_fcc 0xb,0 ; Set mask opposite of expected
1457 cfcmps fr20,fr28,fcc0,cc0,0
1459 set_fcc 0xb,0 ; Set mask opposite of expected
1460 cfcmps fr20,fr32,fcc0,cc0,0
1462 set_fcc 0xb,0 ; Set mask opposite of expected
1463 cfcmps fr20,fr36,fcc0,cc0,0
1465 set_fcc 0xb,0 ; Set mask opposite of expected
1466 cfcmps fr20,fr40,fcc0,cc0,0
1468 set_fcc 0xb,0 ; Set mask opposite of expected
1469 cfcmps fr20,fr44,fcc0,cc0,0
1471 set_fcc 0xb,0 ; Set mask opposite of expected
1472 cfcmps fr20,fr48,fcc0,cc0,0
1474 set_fcc 0xb,0 ; Set mask opposite of expected
1475 cfcmps fr20,fr52,fcc0,cc0,0
1477 set_fcc 0xe,0 ; Set mask opposite of expected
1478 cfcmps fr20,fr56,fcc0,cc0,0
1480 set_fcc 0xe,0 ; Set mask opposite of expected
1481 cfcmps fr20,fr60,fcc0,cc0,0
1484 set_fcc 0xd,0 ; Set mask opposite of expected
1485 cfcmps fr24,fr0,fcc0,cc4,0
1487 set_fcc 0xd,0 ; Set mask opposite of expected
1488 cfcmps fr24,fr4,fcc0,cc4,0
1490 set_fcc 0xd,0 ; Set mask opposite of expected
1491 cfcmps fr24,fr8,fcc0,cc4,0
1493 set_fcc 0xd,0 ; Set mask opposite of expected
1494 cfcmps fr24,fr12,fcc0,cc4,0
1496 set_fcc 0xd,0 ; Set mask opposite of expected
1497 cfcmps fr24,fr16,fcc0,cc4,0
1499 set_fcc 0xd,0 ; Set mask opposite of expected
1500 cfcmps fr24,fr20,fcc0,cc4,0
1502 set_fcc 0x7,0 ; Set mask opposite of expected
1503 cfcmps fr24,fr24,fcc0,cc4,0
1505 set_fcc 0xb,0 ; Set mask opposite of expected
1506 cfcmps fr24,fr28,fcc0,cc4,0
1508 set_fcc 0xb,0 ; Set mask opposite of expected
1509 cfcmps fr24,fr32,fcc0,cc4,0
1511 set_fcc 0xb,0 ; Set mask opposite of expected
1512 cfcmps fr24,fr36,fcc0,cc4,0
1514 set_fcc 0xb,0 ; Set mask opposite of expected
1515 cfcmps fr24,fr40,fcc0,cc4,0
1517 set_fcc 0xb,0 ; Set mask opposite of expected
1518 cfcmps fr24,fr44,fcc0,cc4,0
1520 set_fcc 0xb,0 ; Set mask opposite of expected
1521 cfcmps fr24,fr48,fcc0,cc4,0
1523 set_fcc 0xb,0 ; Set mask opposite of expected
1524 cfcmps fr24,fr52,fcc0,cc4,0
1526 set_fcc 0xe,0 ; Set mask opposite of expected
1527 cfcmps fr24,fr56,fcc0,cc4,0
1529 set_fcc 0xe,0 ; Set mask opposite of expected
1530 cfcmps fr24,fr60,fcc0,cc4,0
1533 set_fcc 0xd,0 ; Set mask opposite of expected
1534 cfcmps fr28,fr0,fcc0,cc4,0
1536 set_fcc 0xd,0 ; Set mask opposite of expected
1537 cfcmps fr28,fr4,fcc0,cc4,0
1539 set_fcc 0xd,0 ; Set mask opposite of expected
1540 cfcmps fr28,fr8,fcc0,cc4,0
1542 set_fcc 0xd,0 ; Set mask opposite of expected
1543 cfcmps fr28,fr12,fcc0,cc4,0
1545 set_fcc 0xd,0 ; Set mask opposite of expected
1546 cfcmps fr28,fr16,fcc0,cc4,0
1548 set_fcc 0xd,0 ; Set mask opposite of expected
1549 cfcmps fr28,fr20,fcc0,cc4,0
1551 set_fcc 0xd,0 ; Set mask opposite of expected
1552 cfcmps fr28,fr24,fcc0,cc4,0
1554 set_fcc 0x7,0 ; Set mask opposite of expected
1555 cfcmps fr28,fr28,fcc0,cc4,0
1557 set_fcc 0xb,0 ; Set mask opposite of expected
1558 cfcmps fr28,fr32,fcc0,cc4,0
1560 set_fcc 0xb,0 ; Set mask opposite of expected
1561 cfcmps fr28,fr36,fcc0,cc4,0
1563 set_fcc 0xb,0 ; Set mask opposite of expected
1564 cfcmps fr28,fr40,fcc0,cc4,0
1566 set_fcc 0xb,0 ; Set mask opposite of expected
1567 cfcmps fr28,fr44,fcc0,cc4,0
1569 set_fcc 0xb,0 ; Set mask opposite of expected
1570 cfcmps fr28,fr48,fcc0,cc4,0
1572 set_fcc 0xb,0 ; Set mask opposite of expected
1573 cfcmps fr28,fr52,fcc0,cc4,0
1575 set_fcc 0xe,0 ; Set mask opposite of expected
1576 cfcmps fr28,fr56,fcc0,cc4,0
1578 set_fcc 0xe,0 ; Set mask opposite of expected
1579 cfcmps fr28,fr60,fcc0,cc4,0
1582 set_fcc 0xd,0 ; Set mask opposite of expected
1583 cfcmps fr48,fr0,fcc0,cc4,0
1585 set_fcc 0xd,0 ; Set mask opposite of expected
1586 cfcmps fr48,fr4,fcc0,cc4,0
1588 set_fcc 0xd,0 ; Set mask opposite of expected
1589 cfcmps fr48,fr8,fcc0,cc4,0
1591 set_fcc 0xd,0 ; Set mask opposite of expected
1592 cfcmps fr48,fr12,fcc0,cc4,0
1594 set_fcc 0xd,0 ; Set mask opposite of expected
1595 cfcmps fr48,fr16,fcc0,cc4,0
1597 set_fcc 0xd,0 ; Set mask opposite of expected
1598 cfcmps fr48,fr20,fcc0,cc4,0
1600 set_fcc 0xd,0 ; Set mask opposite of expected
1601 cfcmps fr48,fr24,fcc0,cc4,0
1603 set_fcc 0xd,0 ; Set mask opposite of expected
1604 cfcmps fr48,fr28,fcc0,cc4,0
1606 set_fcc 0xd,0 ; Set mask opposite of expected
1607 cfcmps fr48,fr32,fcc0,cc4,0
1609 set_fcc 0xd,0 ; Set mask opposite of expected
1610 cfcmps fr48,fr36,fcc0,cc4,0
1612 set_fcc 0xd,0 ; Set mask opposite of expected
1613 cfcmps fr48,fr40,fcc0,cc4,0
1615 set_fcc 0xd,0 ; Set mask opposite of expected
1616 cfcmps fr48,fr44,fcc0,cc4,0
1618 set_fcc 0x7,0 ; Set mask opposite of expected
1619 cfcmps fr48,fr48,fcc0,cc4,0
1621 set_fcc 0xb,0 ; Set mask opposite of expected
1622 cfcmps fr48,fr52,fcc0,cc4,0
1624 set_fcc 0xe,0 ; Set mask opposite of expected
1625 cfcmps fr48,fr56,fcc0,cc4,0
1627 set_fcc 0xe,0 ; Set mask opposite of expected
1628 cfcmps fr48,fr60,fcc0,cc4,0
1631 set_fcc 0xd,0 ; Set mask opposite of expected
1632 cfcmps fr52,fr0,fcc0,cc4,0
1634 set_fcc 0xd,0 ; Set mask opposite of expected
1635 cfcmps fr52,fr4,fcc0,cc4,0
1637 set_fcc 0xd,0 ; Set mask opposite of expected
1638 cfcmps fr52,fr8,fcc0,cc4,0
1640 set_fcc 0xd,0 ; Set mask opposite of expected
1641 cfcmps fr52,fr12,fcc0,cc4,0
1643 set_fcc 0xd,0 ; Set mask opposite of expected
1644 cfcmps fr52,fr16,fcc0,cc4,0
1646 set_fcc 0xd,0 ; Set mask opposite of expected
1647 cfcmps fr52,fr20,fcc0,cc4,0
1649 set_fcc 0xd,0 ; Set mask opposite of expected
1650 cfcmps fr52,fr24,fcc0,cc4,0
1652 set_fcc 0xd,0 ; Set mask opposite of expected
1653 cfcmps fr52,fr28,fcc0,cc4,0
1655 set_fcc 0xd,0 ; Set mask opposite of expected
1656 cfcmps fr52,fr32,fcc0,cc4,0
1658 set_fcc 0xd,0 ; Set mask opposite of expected
1659 cfcmps fr52,fr36,fcc0,cc4,0
1661 set_fcc 0xd,0 ; Set mask opposite of expected
1662 cfcmps fr52,fr40,fcc0,cc4,0
1664 set_fcc 0xd,0 ; Set mask opposite of expected
1665 cfcmps fr52,fr44,fcc0,cc4,0
1667 set_fcc 0xd,0 ; Set mask opposite of expected
1668 cfcmps fr52,fr48,fcc0,cc4,0
1670 set_fcc 0x7,0 ; Set mask opposite of expected
1671 cfcmps fr52,fr52,fcc0,cc4,0
1673 set_fcc 0xe,0 ; Set mask opposite of expected
1674 cfcmps fr52,fr56,fcc0,cc4,0
1676 set_fcc 0xe,0 ; Set mask opposite of expected
1677 cfcmps fr52,fr60,fcc0,cc4,0
1680 set_fcc 0xe,0 ; Set mask opposite of expected
1681 cfcmps fr56,fr0,fcc0,cc4,0
1683 set_fcc 0xe,0 ; Set mask opposite of expected
1684 cfcmps fr56,fr4,fcc0,cc4,0
1686 set_fcc 0xe,0 ; Set mask opposite of expected
1687 cfcmps fr56,fr8,fcc0,cc4,0
1689 set_fcc 0xe,0 ; Set mask opposite of expected
1690 cfcmps fr56,fr12,fcc0,cc4,0
1692 set_fcc 0xe,0 ; Set mask opposite of expected
1693 cfcmps fr56,fr16,fcc0,cc4,0
1695 set_fcc 0xe,0 ; Set mask opposite of expected
1696 cfcmps fr56,fr20,fcc0,cc4,0
1698 set_fcc 0xe,0 ; Set mask opposite of expected
1699 cfcmps fr56,fr24,fcc0,cc4,0
1701 set_fcc 0xe,0 ; Set mask opposite of expected
1702 cfcmps fr56,fr28,fcc0,cc4,0
1704 set_fcc 0xe,0 ; Set mask opposite of expected
1705 cfcmps fr56,fr32,fcc0,cc4,0
1707 set_fcc 0xe,0 ; Set mask opposite of expected
1708 cfcmps fr56,fr36,fcc0,cc4,0
1710 set_fcc 0xe,0 ; Set mask opposite of expected
1711 cfcmps fr56,fr40,fcc0,cc4,0
1713 set_fcc 0xe,0 ; Set mask opposite of expected
1714 cfcmps fr56,fr44,fcc0,cc4,0
1716 set_fcc 0xe,0 ; Set mask opposite of expected
1717 cfcmps fr56,fr48,fcc0,cc4,0
1719 set_fcc 0xe,0 ; Set mask opposite of expected
1720 cfcmps fr56,fr52,fcc0,cc4,0
1722 set_fcc 0xe,0 ; Set mask opposite of expected
1723 cfcmps fr56,fr56,fcc0,cc4,0
1725 set_fcc 0xe,0 ; Set mask opposite of expected
1726 cfcmps fr56,fr60,fcc0,cc4,0
1729 set_fcc 0xe,0 ; Set mask opposite of expected
1730 cfcmps fr60,fr0,fcc0,cc4,0
1732 set_fcc 0xe,0 ; Set mask opposite of expected
1733 cfcmps fr60,fr4,fcc0,cc4,0
1735 set_fcc 0xe,0 ; Set mask opposite of expected
1736 cfcmps fr60,fr8,fcc0,cc4,0
1738 set_fcc 0xe,0 ; Set mask opposite of expected
1739 cfcmps fr60,fr12,fcc0,cc4,0
1741 set_fcc 0xe,0 ; Set mask opposite of expected
1742 cfcmps fr60,fr16,fcc0,cc4,0
1744 set_fcc 0xe,0 ; Set mask opposite of expected
1745 cfcmps fr60,fr20,fcc0,cc4,0
1747 set_fcc 0xe,0 ; Set mask opposite of expected
1748 cfcmps fr60,fr24,fcc0,cc4,0
1750 set_fcc 0xe,0 ; Set mask opposite of expected
1751 cfcmps fr60,fr28,fcc0,cc4,0
1753 set_fcc 0xe,0 ; Set mask opposite of expected
1754 cfcmps fr60,fr32,fcc0,cc4,0
1756 set_fcc 0xe,0 ; Set mask opposite of expected
1757 cfcmps fr60,fr36,fcc0,cc4,0
1759 set_fcc 0xe,0 ; Set mask opposite of expected
1760 cfcmps fr60,fr40,fcc0,cc4,0
1762 set_fcc 0xe,0 ; Set mask opposite of expected
1763 cfcmps fr60,fr44,fcc0,cc4,0
1765 set_fcc 0xe,0 ; Set mask opposite of expected
1766 cfcmps fr60,fr48,fcc0,cc4,0
1768 set_fcc 0xe,0 ; Set mask opposite of expected
1769 cfcmps fr60,fr52,fcc0,cc4,0
1771 set_fcc 0xe,0 ; Set mask opposite of expected
1772 cfcmps fr60,fr56,fcc0,cc4,0
1774 set_fcc 0xe,0 ; Set mask opposite of expected
1775 cfcmps fr60,fr60,fcc0,cc4,0
1778 set_fcc 0x7,0 ; Set mask opposite of expected
1779 cfcmps fr0,fr0,fcc0,cc1,1
1781 set_fcc 0xb,0 ; Set mask opposite of expected
1782 cfcmps fr0,fr4,fcc0,cc1,1
1784 set_fcc 0xb,0 ; Set mask opposite of expected
1785 cfcmps fr0,fr8,fcc0,cc1,1
1787 set_fcc 0xb,0 ; Set mask opposite of expected
1788 cfcmps fr0,fr12,fcc0,cc1,1
1790 set_fcc 0xb,0 ; Set mask opposite of expected
1791 cfcmps fr0,fr16,fcc0,cc1,1
1793 set_fcc 0xb,0 ; Set mask opposite of expected
1794 cfcmps fr0,fr20,fcc0,cc1,1
1796 set_fcc 0xb,0 ; Set mask opposite of expected
1797 cfcmps fr0,fr24,fcc0,cc1,1
1799 set_fcc 0xb,0 ; Set mask opposite of expected
1800 cfcmps fr0,fr28,fcc0,cc1,1
1802 set_fcc 0xb,0 ; Set mask opposite of expected
1803 cfcmps fr0,fr32,fcc0,cc1,1
1805 set_fcc 0xb,0 ; Set mask opposite of expected
1806 cfcmps fr0,fr36,fcc0,cc1,1
1808 set_fcc 0xb,0 ; Set mask opposite of expected
1809 cfcmps fr0,fr40,fcc0,cc1,1
1811 set_fcc 0xb,0 ; Set mask opposite of expected
1812 cfcmps fr0,fr44,fcc0,cc1,1
1814 set_fcc 0xb,0 ; Set mask opposite of expected
1815 cfcmps fr0,fr48,fcc0,cc1,1
1817 set_fcc 0xb,0 ; Set mask opposite of expected
1818 cfcmps fr0,fr52,fcc0,cc1,1
1820 set_fcc 0xe,0 ; Set mask opposite of expected
1821 cfcmps fr0,fr56,fcc0,cc1,1
1823 set_fcc 0xe,0 ; Set mask opposite of expected
1824 cfcmps fr0,fr60,fcc0,cc1,1
1827 set_fcc 0xd,0 ; Set mask opposite of expected
1828 cfcmps fr4,fr0,fcc0,cc1,1
1830 set_fcc 0x7,0 ; Set mask opposite of expected
1831 cfcmps fr4,fr4,fcc0,cc1,1
1833 set_fcc 0xb,0 ; Set mask opposite of expected
1834 cfcmps fr4,fr8,fcc0,cc1,1
1836 set_fcc 0xb,0 ; Set mask opposite of expected
1837 cfcmps fr4,fr12,fcc0,cc1,1
1839 set_fcc 0xb,0 ; Set mask opposite of expected
1840 cfcmps fr4,fr16,fcc0,cc1,1
1842 set_fcc 0xb,0 ; Set mask opposite of expected
1843 cfcmps fr4,fr20,fcc0,cc1,1
1845 set_fcc 0xb,0 ; Set mask opposite of expected
1846 cfcmps fr4,fr24,fcc0,cc1,1
1848 set_fcc 0xb,0 ; Set mask opposite of expected
1849 cfcmps fr4,fr28,fcc0,cc1,1
1851 set_fcc 0xb,0 ; Set mask opposite of expected
1852 cfcmps fr4,fr32,fcc0,cc1,1
1854 set_fcc 0xb,0 ; Set mask opposite of expected
1855 cfcmps fr4,fr36,fcc0,cc1,1
1857 set_fcc 0xb,0 ; Set mask opposite of expected
1858 cfcmps fr4,fr40,fcc0,cc1,1
1860 set_fcc 0xb,0 ; Set mask opposite of expected
1861 cfcmps fr4,fr44,fcc0,cc1,1
1863 set_fcc 0xb,0 ; Set mask opposite of expected
1864 cfcmps fr4,fr48,fcc0,cc1,1
1866 set_fcc 0xb,0 ; Set mask opposite of expected
1867 cfcmps fr4,fr52,fcc0,cc1,1
1869 set_fcc 0xe,0 ; Set mask opposite of expected
1870 cfcmps fr4,fr56,fcc0,cc1,1
1872 set_fcc 0xe,0 ; Set mask opposite of expected
1873 cfcmps fr4,fr60,fcc0,cc1,1
1876 set_fcc 0xd,0 ; Set mask opposite of expected
1877 cfcmps fr8,fr0,fcc0,cc1,1
1879 set_fcc 0xd,0 ; Set mask opposite of expected
1880 cfcmps fr8,fr4,fcc0,cc1,1
1882 set_fcc 0x7,0 ; Set mask opposite of expected
1883 cfcmps fr8,fr8,fcc0,cc1,1
1885 set_fcc 0xb,0 ; Set mask opposite of expected
1886 cfcmps fr8,fr12,fcc0,cc1,1
1888 set_fcc 0xb,0 ; Set mask opposite of expected
1889 cfcmps fr8,fr16,fcc0,cc1,1
1891 set_fcc 0xb,0 ; Set mask opposite of expected
1892 cfcmps fr8,fr20,fcc0,cc1,1
1894 set_fcc 0xb,0 ; Set mask opposite of expected
1895 cfcmps fr8,fr24,fcc0,cc1,1
1897 set_fcc 0xb,0 ; Set mask opposite of expected
1898 cfcmps fr8,fr28,fcc0,cc1,1
1900 set_fcc 0xb,0 ; Set mask opposite of expected
1901 cfcmps fr8,fr32,fcc0,cc1,1
1903 set_fcc 0xb,0 ; Set mask opposite of expected
1904 cfcmps fr8,fr36,fcc0,cc1,1
1906 set_fcc 0xb,0 ; Set mask opposite of expected
1907 cfcmps fr8,fr40,fcc0,cc1,1
1909 set_fcc 0xb,0 ; Set mask opposite of expected
1910 cfcmps fr8,fr44,fcc0,cc1,1
1912 set_fcc 0xb,0 ; Set mask opposite of expected
1913 cfcmps fr8,fr48,fcc0,cc1,1
1915 set_fcc 0xb,0 ; Set mask opposite of expected
1916 cfcmps fr8,fr52,fcc0,cc1,1
1918 set_fcc 0xe,0 ; Set mask opposite of expected
1919 cfcmps fr8,fr56,fcc0,cc1,1
1921 set_fcc 0xe,0 ; Set mask opposite of expected
1922 cfcmps fr8,fr60,fcc0,cc1,1
1925 set_fcc 0xd,0 ; Set mask opposite of expected
1926 cfcmps fr12,fr0,fcc0,cc1,1
1928 set_fcc 0xd,0 ; Set mask opposite of expected
1929 cfcmps fr12,fr4,fcc0,cc1,1
1931 set_fcc 0xd,0 ; Set mask opposite of expected
1932 cfcmps fr12,fr8,fcc0,cc1,1
1934 set_fcc 0x7,0 ; Set mask opposite of expected
1935 cfcmps fr12,fr12,fcc0,cc1,1
1937 set_fcc 0xb,0 ; Set mask opposite of expected
1938 cfcmps fr12,fr16,fcc0,cc1,1
1940 set_fcc 0xb,0 ; Set mask opposite of expected
1941 cfcmps fr12,fr20,fcc0,cc1,1
1943 set_fcc 0xb,0 ; Set mask opposite of expected
1944 cfcmps fr12,fr24,fcc0,cc1,1
1946 set_fcc 0xb,0 ; Set mask opposite of expected
1947 cfcmps fr12,fr28,fcc0,cc1,1
1949 set_fcc 0xb,0 ; Set mask opposite of expected
1950 cfcmps fr12,fr32,fcc0,cc1,1
1952 set_fcc 0xb,0 ; Set mask opposite of expected
1953 cfcmps fr12,fr36,fcc0,cc1,1
1955 set_fcc 0xb,0 ; Set mask opposite of expected
1956 cfcmps fr12,fr40,fcc0,cc1,1
1958 set_fcc 0xb,0 ; Set mask opposite of expected
1959 cfcmps fr12,fr44,fcc0,cc1,1
1961 set_fcc 0xb,0 ; Set mask opposite of expected
1962 cfcmps fr12,fr48,fcc0,cc1,1
1964 set_fcc 0xb,0 ; Set mask opposite of expected
1965 cfcmps fr12,fr52,fcc0,cc1,1
1967 set_fcc 0xe,0 ; Set mask opposite of expected
1968 cfcmps fr12,fr56,fcc0,cc1,1
1970 set_fcc 0xe,0 ; Set mask opposite of expected
1971 cfcmps fr12,fr60,fcc0,cc1,1
1974 set_fcc 0xd,0 ; Set mask opposite of expected
1975 cfcmps fr16,fr0,fcc0,cc1,1
1977 set_fcc 0xd,0 ; Set mask opposite of expected
1978 cfcmps fr16,fr4,fcc0,cc1,1
1980 set_fcc 0xd,0 ; Set mask opposite of expected
1981 cfcmps fr16,fr8,fcc0,cc1,1
1983 set_fcc 0xd,0 ; Set mask opposite of expected
1984 cfcmps fr16,fr12,fcc0,cc1,1
1986 set_fcc 0x7,0 ; Set mask opposite of expected
1987 cfcmps fr16,fr16,fcc0,cc1,1
1989 set_fcc 0x7,0 ; Set mask opposite of expected
1990 cfcmps fr16,fr20,fcc0,cc1,1
1992 set_fcc 0xb,0 ; Set mask opposite of expected
1993 cfcmps fr16,fr24,fcc0,cc1,1
1995 set_fcc 0xb,0 ; Set mask opposite of expected
1996 cfcmps fr16,fr28,fcc0,cc1,1
1998 set_fcc 0xb,0 ; Set mask opposite of expected
1999 cfcmps fr16,fr32,fcc0,cc1,1
2001 set_fcc 0xb,0 ; Set mask opposite of expected
2002 cfcmps fr16,fr36,fcc0,cc1,1
2004 set_fcc 0xb,0 ; Set mask opposite of expected
2005 cfcmps fr16,fr40,fcc0,cc1,1
2007 set_fcc 0xb,0 ; Set mask opposite of expected
2008 cfcmps fr16,fr44,fcc0,cc1,1
2010 set_fcc 0xb,0 ; Set mask opposite of expected
2011 cfcmps fr16,fr48,fcc0,cc1,1
2013 set_fcc 0xb,0 ; Set mask opposite of expected
2014 cfcmps fr16,fr52,fcc0,cc1,1
2016 set_fcc 0xe,0 ; Set mask opposite of expected
2017 cfcmps fr16,fr56,fcc0,cc1,1
2019 set_fcc 0xe,0 ; Set mask opposite of expected
2020 cfcmps fr16,fr60,fcc0,cc1,1
2023 set_fcc 0xd,0 ; Set mask opposite of expected
2024 cfcmps fr20,fr0,fcc0,cc1,1
2026 set_fcc 0xd,0 ; Set mask opposite of expected
2027 cfcmps fr20,fr4,fcc0,cc1,1
2029 set_fcc 0xd,0 ; Set mask opposite of expected
2030 cfcmps fr20,fr8,fcc0,cc1,1
2032 set_fcc 0xd,0 ; Set mask opposite of expected
2033 cfcmps fr20,fr12,fcc0,cc1,1
2035 set_fcc 0x7,0 ; Set mask opposite of expected
2036 cfcmps fr20,fr16,fcc0,cc1,1
2038 set_fcc 0x7,0 ; Set mask opposite of expected
2039 cfcmps fr20,fr20,fcc0,cc1,1
2041 set_fcc 0xb,0 ; Set mask opposite of expected
2042 cfcmps fr20,fr24,fcc0,cc1,1
2044 set_fcc 0xb,0 ; Set mask opposite of expected
2045 cfcmps fr20,fr28,fcc0,cc1,1
2047 set_fcc 0xb,0 ; Set mask opposite of expected
2048 cfcmps fr20,fr32,fcc0,cc1,1
2050 set_fcc 0xb,0 ; Set mask opposite of expected
2051 cfcmps fr20,fr36,fcc0,cc1,1
2053 set_fcc 0xb,0 ; Set mask opposite of expected
2054 cfcmps fr20,fr40,fcc0,cc1,1
2056 set_fcc 0xb,0 ; Set mask opposite of expected
2057 cfcmps fr20,fr44,fcc0,cc1,1
2059 set_fcc 0xb,0 ; Set mask opposite of expected
2060 cfcmps fr20,fr48,fcc0,cc1,1
2062 set_fcc 0xb,0 ; Set mask opposite of expected
2063 cfcmps fr20,fr52,fcc0,cc1,1
2065 set_fcc 0xe,0 ; Set mask opposite of expected
2066 cfcmps fr20,fr56,fcc0,cc1,1
2068 set_fcc 0xe,0 ; Set mask opposite of expected
2069 cfcmps fr20,fr60,fcc0,cc1,1
2072 set_fcc 0xd,0 ; Set mask opposite of expected
2073 cfcmps fr24,fr0,fcc0,cc5,1
2075 set_fcc 0xd,0 ; Set mask opposite of expected
2076 cfcmps fr24,fr4,fcc0,cc5,1
2078 set_fcc 0xd,0 ; Set mask opposite of expected
2079 cfcmps fr24,fr8,fcc0,cc5,1
2081 set_fcc 0xd,0 ; Set mask opposite of expected
2082 cfcmps fr24,fr12,fcc0,cc5,1
2084 set_fcc 0xd,0 ; Set mask opposite of expected
2085 cfcmps fr24,fr16,fcc0,cc5,1
2087 set_fcc 0xd,0 ; Set mask opposite of expected
2088 cfcmps fr24,fr20,fcc0,cc5,1
2090 set_fcc 0x7,0 ; Set mask opposite of expected
2091 cfcmps fr24,fr24,fcc0,cc5,1
2093 set_fcc 0xb,0 ; Set mask opposite of expected
2094 cfcmps fr24,fr28,fcc0,cc5,1
2096 set_fcc 0xb,0 ; Set mask opposite of expected
2097 cfcmps fr24,fr32,fcc0,cc5,1
2099 set_fcc 0xb,0 ; Set mask opposite of expected
2100 cfcmps fr24,fr36,fcc0,cc5,1
2102 set_fcc 0xb,0 ; Set mask opposite of expected
2103 cfcmps fr24,fr40,fcc0,cc5,1
2105 set_fcc 0xb,0 ; Set mask opposite of expected
2106 cfcmps fr24,fr44,fcc0,cc5,1
2108 set_fcc 0xb,0 ; Set mask opposite of expected
2109 cfcmps fr24,fr48,fcc0,cc5,1
2111 set_fcc 0xb,0 ; Set mask opposite of expected
2112 cfcmps fr24,fr52,fcc0,cc5,1
2114 set_fcc 0xe,0 ; Set mask opposite of expected
2115 cfcmps fr24,fr56,fcc0,cc5,1
2117 set_fcc 0xe,0 ; Set mask opposite of expected
2118 cfcmps fr24,fr60,fcc0,cc5,1
2121 set_fcc 0xd,0 ; Set mask opposite of expected
2122 cfcmps fr28,fr0,fcc0,cc5,1
2124 set_fcc 0xd,0 ; Set mask opposite of expected
2125 cfcmps fr28,fr4,fcc0,cc5,1
2127 set_fcc 0xd,0 ; Set mask opposite of expected
2128 cfcmps fr28,fr8,fcc0,cc5,1
2130 set_fcc 0xd,0 ; Set mask opposite of expected
2131 cfcmps fr28,fr12,fcc0,cc5,1
2133 set_fcc 0xd,0 ; Set mask opposite of expected
2134 cfcmps fr28,fr16,fcc0,cc5,1
2136 set_fcc 0xd,0 ; Set mask opposite of expected
2137 cfcmps fr28,fr20,fcc0,cc5,1
2139 set_fcc 0xd,0 ; Set mask opposite of expected
2140 cfcmps fr28,fr24,fcc0,cc5,1
2142 set_fcc 0x7,0 ; Set mask opposite of expected
2143 cfcmps fr28,fr28,fcc0,cc5,1
2145 set_fcc 0xb,0 ; Set mask opposite of expected
2146 cfcmps fr28,fr32,fcc0,cc5,1
2148 set_fcc 0xb,0 ; Set mask opposite of expected
2149 cfcmps fr28,fr36,fcc0,cc5,1
2151 set_fcc 0xb,0 ; Set mask opposite of expected
2152 cfcmps fr28,fr40,fcc0,cc5,1
2154 set_fcc 0xb,0 ; Set mask opposite of expected
2155 cfcmps fr28,fr44,fcc0,cc5,1
2157 set_fcc 0xb,0 ; Set mask opposite of expected
2158 cfcmps fr28,fr48,fcc0,cc5,1
2160 set_fcc 0xb,0 ; Set mask opposite of expected
2161 cfcmps fr28,fr52,fcc0,cc5,1
2163 set_fcc 0xe,0 ; Set mask opposite of expected
2164 cfcmps fr28,fr56,fcc0,cc5,1
2166 set_fcc 0xe,0 ; Set mask opposite of expected
2167 cfcmps fr28,fr60,fcc0,cc5,1
2170 set_fcc 0xd,0 ; Set mask opposite of expected
2171 cfcmps fr48,fr0,fcc0,cc5,1
2173 set_fcc 0xd,0 ; Set mask opposite of expected
2174 cfcmps fr48,fr4,fcc0,cc5,1
2176 set_fcc 0xd,0 ; Set mask opposite of expected
2177 cfcmps fr48,fr8,fcc0,cc5,1
2179 set_fcc 0xd,0 ; Set mask opposite of expected
2180 cfcmps fr48,fr12,fcc0,cc5,1
2182 set_fcc 0xd,0 ; Set mask opposite of expected
2183 cfcmps fr48,fr16,fcc0,cc5,1
2185 set_fcc 0xd,0 ; Set mask opposite of expected
2186 cfcmps fr48,fr20,fcc0,cc5,1
2188 set_fcc 0xd,0 ; Set mask opposite of expected
2189 cfcmps fr48,fr24,fcc0,cc5,1
2191 set_fcc 0xd,0 ; Set mask opposite of expected
2192 cfcmps fr48,fr28,fcc0,cc5,1
2194 set_fcc 0xd,0 ; Set mask opposite of expected
2195 cfcmps fr48,fr32,fcc0,cc5,1
2197 set_fcc 0xd,0 ; Set mask opposite of expected
2198 cfcmps fr48,fr36,fcc0,cc5,1
2200 set_fcc 0xd,0 ; Set mask opposite of expected
2201 cfcmps fr48,fr40,fcc0,cc5,1
2203 set_fcc 0xd,0 ; Set mask opposite of expected
2204 cfcmps fr48,fr44,fcc0,cc5,1
2206 set_fcc 0x7,0 ; Set mask opposite of expected
2207 cfcmps fr48,fr48,fcc0,cc5,1
2209 set_fcc 0xb,0 ; Set mask opposite of expected
2210 cfcmps fr48,fr52,fcc0,cc5,1
2212 set_fcc 0xe,0 ; Set mask opposite of expected
2213 cfcmps fr48,fr56,fcc0,cc5,1
2215 set_fcc 0xe,0 ; Set mask opposite of expected
2216 cfcmps fr48,fr60,fcc0,cc5,1
2219 set_fcc 0xd,0 ; Set mask opposite of expected
2220 cfcmps fr52,fr0,fcc0,cc5,1
2222 set_fcc 0xd,0 ; Set mask opposite of expected
2223 cfcmps fr52,fr4,fcc0,cc5,1
2225 set_fcc 0xd,0 ; Set mask opposite of expected
2226 cfcmps fr52,fr8,fcc0,cc5,1
2228 set_fcc 0xd,0 ; Set mask opposite of expected
2229 cfcmps fr52,fr12,fcc0,cc5,1
2231 set_fcc 0xd,0 ; Set mask opposite of expected
2232 cfcmps fr52,fr16,fcc0,cc5,1
2234 set_fcc 0xd,0 ; Set mask opposite of expected
2235 cfcmps fr52,fr20,fcc0,cc5,1
2237 set_fcc 0xd,0 ; Set mask opposite of expected
2238 cfcmps fr52,fr24,fcc0,cc5,1
2240 set_fcc 0xd,0 ; Set mask opposite of expected
2241 cfcmps fr52,fr28,fcc0,cc5,1
2243 set_fcc 0xd,0 ; Set mask opposite of expected
2244 cfcmps fr52,fr32,fcc0,cc5,1
2246 set_fcc 0xd,0 ; Set mask opposite of expected
2247 cfcmps fr52,fr36,fcc0,cc5,1
2249 set_fcc 0xd,0 ; Set mask opposite of expected
2250 cfcmps fr52,fr40,fcc0,cc5,1
2252 set_fcc 0xd,0 ; Set mask opposite of expected
2253 cfcmps fr52,fr44,fcc0,cc5,1
2255 set_fcc 0xd,0 ; Set mask opposite of expected
2256 cfcmps fr52,fr48,fcc0,cc5,1
2258 set_fcc 0x7,0 ; Set mask opposite of expected
2259 cfcmps fr52,fr52,fcc0,cc5,1
2261 set_fcc 0xe,0 ; Set mask opposite of expected
2262 cfcmps fr52,fr56,fcc0,cc5,1
2264 set_fcc 0xe,0 ; Set mask opposite of expected
2265 cfcmps fr52,fr60,fcc0,cc5,1
2268 set_fcc 0xe,0 ; Set mask opposite of expected
2269 cfcmps fr56,fr0,fcc0,cc5,1
2271 set_fcc 0xe,0 ; Set mask opposite of expected
2272 cfcmps fr56,fr4,fcc0,cc5,1
2274 set_fcc 0xe,0 ; Set mask opposite of expected
2275 cfcmps fr56,fr8,fcc0,cc5,1
2277 set_fcc 0xe,0 ; Set mask opposite of expected
2278 cfcmps fr56,fr12,fcc0,cc5,1
2280 set_fcc 0xe,0 ; Set mask opposite of expected
2281 cfcmps fr56,fr16,fcc0,cc5,1
2283 set_fcc 0xe,0 ; Set mask opposite of expected
2284 cfcmps fr56,fr20,fcc0,cc5,1
2286 set_fcc 0xe,0 ; Set mask opposite of expected
2287 cfcmps fr56,fr24,fcc0,cc5,1
2289 set_fcc 0xe,0 ; Set mask opposite of expected
2290 cfcmps fr56,fr28,fcc0,cc5,1
2292 set_fcc 0xe,0 ; Set mask opposite of expected
2293 cfcmps fr56,fr32,fcc0,cc5,1
2295 set_fcc 0xe,0 ; Set mask opposite of expected
2296 cfcmps fr56,fr36,fcc0,cc5,1
2298 set_fcc 0xe,0 ; Set mask opposite of expected
2299 cfcmps fr56,fr40,fcc0,cc5,1
2301 set_fcc 0xe,0 ; Set mask opposite of expected
2302 cfcmps fr56,fr44,fcc0,cc5,1
2304 set_fcc 0xe,0 ; Set mask opposite of expected
2305 cfcmps fr56,fr48,fcc0,cc5,1
2307 set_fcc 0xe,0 ; Set mask opposite of expected
2308 cfcmps fr56,fr52,fcc0,cc5,1
2310 set_fcc 0xe,0 ; Set mask opposite of expected
2311 cfcmps fr56,fr56,fcc0,cc5,1
2313 set_fcc 0xe,0 ; Set mask opposite of expected
2314 cfcmps fr56,fr60,fcc0,cc5,1
2317 set_fcc 0xe,0 ; Set mask opposite of expected
2318 cfcmps fr60,fr0,fcc0,cc5,1
2320 set_fcc 0xe,0 ; Set mask opposite of expected
2321 cfcmps fr60,fr4,fcc0,cc5,1
2323 set_fcc 0xe,0 ; Set mask opposite of expected
2324 cfcmps fr60,fr8,fcc0,cc5,1
2326 set_fcc 0xe,0 ; Set mask opposite of expected
2327 cfcmps fr60,fr12,fcc0,cc5,1
2329 set_fcc 0xe,0 ; Set mask opposite of expected
2330 cfcmps fr60,fr16,fcc0,cc5,1
2332 set_fcc 0xe,0 ; Set mask opposite of expected
2333 cfcmps fr60,fr20,fcc0,cc5,1
2335 set_fcc 0xe,0 ; Set mask opposite of expected
2336 cfcmps fr60,fr24,fcc0,cc5,1
2338 set_fcc 0xe,0 ; Set mask opposite of expected
2339 cfcmps fr60,fr28,fcc0,cc5,1
2341 set_fcc 0xe,0 ; Set mask opposite of expected
2342 cfcmps fr60,fr32,fcc0,cc5,1
2344 set_fcc 0xe,0 ; Set mask opposite of expected
2345 cfcmps fr60,fr36,fcc0,cc5,1
2347 set_fcc 0xe,0 ; Set mask opposite of expected
2348 cfcmps fr60,fr40,fcc0,cc5,1
2350 set_fcc 0xe,0 ; Set mask opposite of expected
2351 cfcmps fr60,fr44,fcc0,cc5,1
2353 set_fcc 0xe,0 ; Set mask opposite of expected
2354 cfcmps fr60,fr48,fcc0,cc5,1
2356 set_fcc 0xe,0 ; Set mask opposite of expected
2357 cfcmps fr60,fr52,fcc0,cc5,1
2359 set_fcc 0xe,0 ; Set mask opposite of expected
2360 cfcmps fr60,fr56,fcc0,cc5,1
2362 set_fcc 0xe,0 ; Set mask opposite of expected
2363 cfcmps fr60,fr60,fcc0,cc5,1
2366 set_fcc 0x7,0 ; Set mask opposite of expected
2367 cfcmps fr0,fr0,fcc0,cc2,1
2369 set_fcc 0xb,0 ; Set mask opposite of expected
2370 cfcmps fr0,fr4,fcc0,cc2,0
2372 set_fcc 0xb,0 ; Set mask opposite of expected
2373 cfcmps fr0,fr8,fcc0,cc2,1
2375 set_fcc 0xb,0 ; Set mask opposite of expected
2376 cfcmps fr0,fr12,fcc0,cc2,0
2378 set_fcc 0xb,0 ; Set mask opposite of expected
2379 cfcmps fr0,fr16,fcc0,cc2,1
2381 set_fcc 0xb,0 ; Set mask opposite of expected
2382 cfcmps fr0,fr20,fcc0,cc2,0
2384 set_fcc 0xb,0 ; Set mask opposite of expected
2385 cfcmps fr0,fr24,fcc0,cc2,1
2387 set_fcc 0xb,0 ; Set mask opposite of expected
2388 cfcmps fr0,fr28,fcc0,cc2,0
2390 set_fcc 0xb,0 ; Set mask opposite of expected
2391 cfcmps fr0,fr32,fcc0,cc2,1
2393 set_fcc 0xb,0 ; Set mask opposite of expected
2394 cfcmps fr0,fr36,fcc0,cc2,0
2396 set_fcc 0xb,0 ; Set mask opposite of expected
2397 cfcmps fr0,fr40,fcc0,cc2,1
2399 set_fcc 0xb,0 ; Set mask opposite of expected
2400 cfcmps fr0,fr44,fcc0,cc2,0
2402 set_fcc 0xb,0 ; Set mask opposite of expected
2403 cfcmps fr0,fr48,fcc0,cc2,1
2405 set_fcc 0xb,0 ; Set mask opposite of expected
2406 cfcmps fr0,fr52,fcc0,cc2,0
2408 set_fcc 0xe,0 ; Set mask opposite of expected
2409 cfcmps fr0,fr56,fcc0,cc2,1
2411 set_fcc 0xe,0 ; Set mask opposite of expected
2412 cfcmps fr0,fr60,fcc0,cc2,0
2415 set_fcc 0xd,0 ; Set mask opposite of expected
2416 cfcmps fr4,fr0,fcc0,cc2,1
2418 set_fcc 0x7,0 ; Set mask opposite of expected
2419 cfcmps fr4,fr4,fcc0,cc2,0
2421 set_fcc 0xb,0 ; Set mask opposite of expected
2422 cfcmps fr4,fr8,fcc0,cc2,1
2424 set_fcc 0xb,0 ; Set mask opposite of expected
2425 cfcmps fr4,fr12,fcc0,cc2,0
2427 set_fcc 0xb,0 ; Set mask opposite of expected
2428 cfcmps fr4,fr16,fcc0,cc2,1
2430 set_fcc 0xb,0 ; Set mask opposite of expected
2431 cfcmps fr4,fr20,fcc0,cc2,0
2433 set_fcc 0xb,0 ; Set mask opposite of expected
2434 cfcmps fr4,fr24,fcc0,cc2,1
2436 set_fcc 0xb,0 ; Set mask opposite of expected
2437 cfcmps fr4,fr28,fcc0,cc2,0
2439 set_fcc 0xb,0 ; Set mask opposite of expected
2440 cfcmps fr4,fr32,fcc0,cc2,1
2442 set_fcc 0xb,0 ; Set mask opposite of expected
2443 cfcmps fr4,fr36,fcc0,cc2,0
2445 set_fcc 0xb,0 ; Set mask opposite of expected
2446 cfcmps fr4,fr40,fcc0,cc2,1
2448 set_fcc 0xb,0 ; Set mask opposite of expected
2449 cfcmps fr4,fr44,fcc0,cc2,0
2451 set_fcc 0xb,0 ; Set mask opposite of expected
2452 cfcmps fr4,fr48,fcc0,cc2,1
2454 set_fcc 0xb,0 ; Set mask opposite of expected
2455 cfcmps fr4,fr52,fcc0,cc2,0
2457 set_fcc 0xe,0 ; Set mask opposite of expected
2458 cfcmps fr4,fr56,fcc0,cc2,1
2460 set_fcc 0xe,0 ; Set mask opposite of expected
2461 cfcmps fr4,fr60,fcc0,cc2,0
2464 set_fcc 0xd,0 ; Set mask opposite of expected
2465 cfcmps fr8,fr0,fcc0,cc2,1
2467 set_fcc 0xd,0 ; Set mask opposite of expected
2468 cfcmps fr8,fr4,fcc0,cc2,0
2470 set_fcc 0x7,0 ; Set mask opposite of expected
2471 cfcmps fr8,fr8,fcc0,cc2,1
2473 set_fcc 0xb,0 ; Set mask opposite of expected
2474 cfcmps fr8,fr12,fcc0,cc2,0
2476 set_fcc 0xb,0 ; Set mask opposite of expected
2477 cfcmps fr8,fr16,fcc0,cc2,1
2479 set_fcc 0xb,0 ; Set mask opposite of expected
2480 cfcmps fr8,fr20,fcc0,cc2,0
2482 set_fcc 0xb,0 ; Set mask opposite of expected
2483 cfcmps fr8,fr24,fcc0,cc2,1
2485 set_fcc 0xb,0 ; Set mask opposite of expected
2486 cfcmps fr8,fr28,fcc0,cc2,0
2488 set_fcc 0xb,0 ; Set mask opposite of expected
2489 cfcmps fr8,fr32,fcc0,cc2,1
2491 set_fcc 0xb,0 ; Set mask opposite of expected
2492 cfcmps fr8,fr36,fcc0,cc2,0
2494 set_fcc 0xb,0 ; Set mask opposite of expected
2495 cfcmps fr8,fr40,fcc0,cc2,1
2497 set_fcc 0xb,0 ; Set mask opposite of expected
2498 cfcmps fr8,fr44,fcc0,cc2,0
2500 set_fcc 0xb,0 ; Set mask opposite of expected
2501 cfcmps fr8,fr48,fcc0,cc2,1
2503 set_fcc 0xb,0 ; Set mask opposite of expected
2504 cfcmps fr8,fr52,fcc0,cc2,0
2506 set_fcc 0xe,0 ; Set mask opposite of expected
2507 cfcmps fr8,fr56,fcc0,cc2,1
2509 set_fcc 0xe,0 ; Set mask opposite of expected
2510 cfcmps fr8,fr60,fcc0,cc2,0
2513 set_fcc 0xd,0 ; Set mask opposite of expected
2514 cfcmps fr12,fr0,fcc0,cc2,1
2516 set_fcc 0xd,0 ; Set mask opposite of expected
2517 cfcmps fr12,fr4,fcc0,cc2,0
2519 set_fcc 0xd,0 ; Set mask opposite of expected
2520 cfcmps fr12,fr8,fcc0,cc2,1
2522 set_fcc 0x7,0 ; Set mask opposite of expected
2523 cfcmps fr12,fr12,fcc0,cc2,0
2525 set_fcc 0xb,0 ; Set mask opposite of expected
2526 cfcmps fr12,fr16,fcc0,cc2,1
2528 set_fcc 0xb,0 ; Set mask opposite of expected
2529 cfcmps fr12,fr20,fcc0,cc2,0
2531 set_fcc 0xb,0 ; Set mask opposite of expected
2532 cfcmps fr12,fr24,fcc0,cc2,1
2534 set_fcc 0xb,0 ; Set mask opposite of expected
2535 cfcmps fr12,fr28,fcc0,cc2,0
2537 set_fcc 0xb,0 ; Set mask opposite of expected
2538 cfcmps fr12,fr32,fcc0,cc2,1
2540 set_fcc 0xb,0 ; Set mask opposite of expected
2541 cfcmps fr12,fr36,fcc0,cc2,0
2543 set_fcc 0xb,0 ; Set mask opposite of expected
2544 cfcmps fr12,fr40,fcc0,cc2,1
2546 set_fcc 0xb,0 ; Set mask opposite of expected
2547 cfcmps fr12,fr44,fcc0,cc2,0
2549 set_fcc 0xb,0 ; Set mask opposite of expected
2550 cfcmps fr12,fr48,fcc0,cc2,1
2552 set_fcc 0xb,0 ; Set mask opposite of expected
2553 cfcmps fr12,fr52,fcc0,cc2,0
2555 set_fcc 0xe,0 ; Set mask opposite of expected
2556 cfcmps fr12,fr56,fcc0,cc2,1
2558 set_fcc 0xe,0 ; Set mask opposite of expected
2559 cfcmps fr12,fr60,fcc0,cc2,0
2562 set_fcc 0xd,0 ; Set mask opposite of expected
2563 cfcmps fr16,fr0,fcc0,cc2,1
2565 set_fcc 0xd,0 ; Set mask opposite of expected
2566 cfcmps fr16,fr4,fcc0,cc2,0
2568 set_fcc 0xd,0 ; Set mask opposite of expected
2569 cfcmps fr16,fr8,fcc0,cc2,1
2571 set_fcc 0xd,0 ; Set mask opposite of expected
2572 cfcmps fr16,fr12,fcc0,cc2,0
2574 set_fcc 0x7,0 ; Set mask opposite of expected
2575 cfcmps fr16,fr16,fcc0,cc2,1
2577 set_fcc 0x7,0 ; Set mask opposite of expected
2578 cfcmps fr16,fr20,fcc0,cc2,0
2580 set_fcc 0xb,0 ; Set mask opposite of expected
2581 cfcmps fr16,fr24,fcc0,cc2,1
2583 set_fcc 0xb,0 ; Set mask opposite of expected
2584 cfcmps fr16,fr28,fcc0,cc2,0
2586 set_fcc 0xb,0 ; Set mask opposite of expected
2587 cfcmps fr16,fr32,fcc0,cc2,1
2589 set_fcc 0xb,0 ; Set mask opposite of expected
2590 cfcmps fr16,fr36,fcc0,cc2,0
2592 set_fcc 0xb,0 ; Set mask opposite of expected
2593 cfcmps fr16,fr40,fcc0,cc2,1
2595 set_fcc 0xb,0 ; Set mask opposite of expected
2596 cfcmps fr16,fr44,fcc0,cc2,0
2598 set_fcc 0xb,0 ; Set mask opposite of expected
2599 cfcmps fr16,fr48,fcc0,cc2,1
2601 set_fcc 0xb,0 ; Set mask opposite of expected
2602 cfcmps fr16,fr52,fcc0,cc2,0
2604 set_fcc 0xe,0 ; Set mask opposite of expected
2605 cfcmps fr16,fr56,fcc0,cc2,1
2607 set_fcc 0xe,0 ; Set mask opposite of expected
2608 cfcmps fr16,fr60,fcc0,cc2,0
2611 set_fcc 0xd,0 ; Set mask opposite of expected
2612 cfcmps fr20,fr0,fcc0,cc2,1
2614 set_fcc 0xd,0 ; Set mask opposite of expected
2615 cfcmps fr20,fr4,fcc0,cc2,0
2617 set_fcc 0xd,0 ; Set mask opposite of expected
2618 cfcmps fr20,fr8,fcc0,cc2,1
2620 set_fcc 0xd,0 ; Set mask opposite of expected
2621 cfcmps fr20,fr12,fcc0,cc2,0
2623 set_fcc 0x7,0 ; Set mask opposite of expected
2624 cfcmps fr20,fr16,fcc0,cc2,1
2626 set_fcc 0x7,0 ; Set mask opposite of expected
2627 cfcmps fr20,fr20,fcc0,cc2,0
2629 set_fcc 0xb,0 ; Set mask opposite of expected
2630 cfcmps fr20,fr24,fcc0,cc2,1
2632 set_fcc 0xb,0 ; Set mask opposite of expected
2633 cfcmps fr20,fr28,fcc0,cc2,0
2635 set_fcc 0xb,0 ; Set mask opposite of expected
2636 cfcmps fr20,fr32,fcc0,cc2,1
2638 set_fcc 0xb,0 ; Set mask opposite of expected
2639 cfcmps fr20,fr36,fcc0,cc2,0
2641 set_fcc 0xb,0 ; Set mask opposite of expected
2642 cfcmps fr20,fr40,fcc0,cc2,1
2644 set_fcc 0xb,0 ; Set mask opposite of expected
2645 cfcmps fr20,fr44,fcc0,cc2,0
2647 set_fcc 0xb,0 ; Set mask opposite of expected
2648 cfcmps fr20,fr48,fcc0,cc2,1
2650 set_fcc 0xb,0 ; Set mask opposite of expected
2651 cfcmps fr20,fr52,fcc0,cc2,0
2653 set_fcc 0xe,0 ; Set mask opposite of expected
2654 cfcmps fr20,fr56,fcc0,cc2,1
2656 set_fcc 0xe,0 ; Set mask opposite of expected
2657 cfcmps fr20,fr60,fcc0,cc2,0
2660 set_fcc 0xd,0 ; Set mask opposite of expected
2661 cfcmps fr24,fr0,fcc0,cc6,1
2663 set_fcc 0xd,0 ; Set mask opposite of expected
2664 cfcmps fr24,fr4,fcc0,cc6,0
2666 set_fcc 0xd,0 ; Set mask opposite of expected
2667 cfcmps fr24,fr8,fcc0,cc6,1
2669 set_fcc 0xd,0 ; Set mask opposite of expected
2670 cfcmps fr24,fr12,fcc0,cc6,0
2672 set_fcc 0xd,0 ; Set mask opposite of expected
2673 cfcmps fr24,fr16,fcc0,cc6,1
2675 set_fcc 0xd,0 ; Set mask opposite of expected
2676 cfcmps fr24,fr20,fcc0,cc6,0
2678 set_fcc 0x7,0 ; Set mask opposite of expected
2679 cfcmps fr24,fr24,fcc0,cc6,1
2681 set_fcc 0xb,0 ; Set mask opposite of expected
2682 cfcmps fr24,fr28,fcc0,cc6,0
2684 set_fcc 0xb,0 ; Set mask opposite of expected
2685 cfcmps fr24,fr32,fcc0,cc6,1
2687 set_fcc 0xb,0 ; Set mask opposite of expected
2688 cfcmps fr24,fr36,fcc0,cc6,0
2690 set_fcc 0xb,0 ; Set mask opposite of expected
2691 cfcmps fr24,fr40,fcc0,cc6,1
2693 set_fcc 0xb,0 ; Set mask opposite of expected
2694 cfcmps fr24,fr44,fcc0,cc6,0
2696 set_fcc 0xb,0 ; Set mask opposite of expected
2697 cfcmps fr24,fr48,fcc0,cc6,1
2699 set_fcc 0xb,0 ; Set mask opposite of expected
2700 cfcmps fr24,fr52,fcc0,cc6,0
2702 set_fcc 0xe,0 ; Set mask opposite of expected
2703 cfcmps fr24,fr56,fcc0,cc6,1
2705 set_fcc 0xe,0 ; Set mask opposite of expected
2706 cfcmps fr24,fr60,fcc0,cc6,0
2709 set_fcc 0xd,0 ; Set mask opposite of expected
2710 cfcmps fr28,fr0,fcc0,cc6,1
2712 set_fcc 0xd,0 ; Set mask opposite of expected
2713 cfcmps fr28,fr4,fcc0,cc6,0
2715 set_fcc 0xd,0 ; Set mask opposite of expected
2716 cfcmps fr28,fr8,fcc0,cc6,1
2718 set_fcc 0xd,0 ; Set mask opposite of expected
2719 cfcmps fr28,fr12,fcc0,cc6,0
2721 set_fcc 0xd,0 ; Set mask opposite of expected
2722 cfcmps fr28,fr16,fcc0,cc6,1
2724 set_fcc 0xd,0 ; Set mask opposite of expected
2725 cfcmps fr28,fr20,fcc0,cc6,0
2727 set_fcc 0xd,0 ; Set mask opposite of expected
2728 cfcmps fr28,fr24,fcc0,cc6,1
2730 set_fcc 0x7,0 ; Set mask opposite of expected
2731 cfcmps fr28,fr28,fcc0,cc6,0
2733 set_fcc 0xb,0 ; Set mask opposite of expected
2734 cfcmps fr28,fr32,fcc0,cc6,1
2736 set_fcc 0xb,0 ; Set mask opposite of expected
2737 cfcmps fr28,fr36,fcc0,cc6,0
2739 set_fcc 0xb,0 ; Set mask opposite of expected
2740 cfcmps fr28,fr40,fcc0,cc6,1
2742 set_fcc 0xb,0 ; Set mask opposite of expected
2743 cfcmps fr28,fr44,fcc0,cc6,0
2745 set_fcc 0xb,0 ; Set mask opposite of expected
2746 cfcmps fr28,fr48,fcc0,cc6,1
2748 set_fcc 0xb,0 ; Set mask opposite of expected
2749 cfcmps fr28,fr52,fcc0,cc6,0
2751 set_fcc 0xe,0 ; Set mask opposite of expected
2752 cfcmps fr28,fr56,fcc0,cc6,1
2754 set_fcc 0xe,0 ; Set mask opposite of expected
2755 cfcmps fr28,fr60,fcc0,cc6,0
2758 set_fcc 0xd,0 ; Set mask opposite of expected
2759 cfcmps fr48,fr0,fcc0,cc6,1
2761 set_fcc 0xd,0 ; Set mask opposite of expected
2762 cfcmps fr48,fr4,fcc0,cc6,0
2764 set_fcc 0xd,0 ; Set mask opposite of expected
2765 cfcmps fr48,fr8,fcc0,cc6,1
2767 set_fcc 0xd,0 ; Set mask opposite of expected
2768 cfcmps fr48,fr12,fcc0,cc6,0
2770 set_fcc 0xd,0 ; Set mask opposite of expected
2771 cfcmps fr48,fr16,fcc0,cc6,1
2773 set_fcc 0xd,0 ; Set mask opposite of expected
2774 cfcmps fr48,fr20,fcc0,cc6,0
2776 set_fcc 0xd,0 ; Set mask opposite of expected
2777 cfcmps fr48,fr24,fcc0,cc6,1
2779 set_fcc 0xd,0 ; Set mask opposite of expected
2780 cfcmps fr48,fr28,fcc0,cc6,0
2782 set_fcc 0xd,0 ; Set mask opposite of expected
2783 cfcmps fr48,fr32,fcc0,cc6,1
2785 set_fcc 0xd,0 ; Set mask opposite of expected
2786 cfcmps fr48,fr36,fcc0,cc6,0
2788 set_fcc 0xd,0 ; Set mask opposite of expected
2789 cfcmps fr48,fr40,fcc0,cc6,1
2791 set_fcc 0xd,0 ; Set mask opposite of expected
2792 cfcmps fr48,fr44,fcc0,cc6,0
2794 set_fcc 0x7,0 ; Set mask opposite of expected
2795 cfcmps fr48,fr48,fcc0,cc6,1
2797 set_fcc 0xb,0 ; Set mask opposite of expected
2798 cfcmps fr48,fr52,fcc0,cc6,0
2800 set_fcc 0xe,0 ; Set mask opposite of expected
2801 cfcmps fr48,fr56,fcc0,cc6,1
2803 set_fcc 0xe,0 ; Set mask opposite of expected
2804 cfcmps fr48,fr60,fcc0,cc6,0
2807 set_fcc 0xd,0 ; Set mask opposite of expected
2808 cfcmps fr52,fr0,fcc0,cc6,1
2810 set_fcc 0xd,0 ; Set mask opposite of expected
2811 cfcmps fr52,fr4,fcc0,cc6,0
2813 set_fcc 0xd,0 ; Set mask opposite of expected
2814 cfcmps fr52,fr8,fcc0,cc6,1
2816 set_fcc 0xd,0 ; Set mask opposite of expected
2817 cfcmps fr52,fr12,fcc0,cc6,0
2819 set_fcc 0xd,0 ; Set mask opposite of expected
2820 cfcmps fr52,fr16,fcc0,cc6,1
2822 set_fcc 0xd,0 ; Set mask opposite of expected
2823 cfcmps fr52,fr20,fcc0,cc6,0
2825 set_fcc 0xd,0 ; Set mask opposite of expected
2826 cfcmps fr52,fr24,fcc0,cc6,1
2828 set_fcc 0xd,0 ; Set mask opposite of expected
2829 cfcmps fr52,fr28,fcc0,cc6,0
2831 set_fcc 0xd,0 ; Set mask opposite of expected
2832 cfcmps fr52,fr32,fcc0,cc6,1
2834 set_fcc 0xd,0 ; Set mask opposite of expected
2835 cfcmps fr52,fr36,fcc0,cc6,0
2837 set_fcc 0xd,0 ; Set mask opposite of expected
2838 cfcmps fr52,fr40,fcc0,cc6,1
2840 set_fcc 0xd,0 ; Set mask opposite of expected
2841 cfcmps fr52,fr44,fcc0,cc6,0
2843 set_fcc 0xd,0 ; Set mask opposite of expected
2844 cfcmps fr52,fr48,fcc0,cc6,1
2846 set_fcc 0x7,0 ; Set mask opposite of expected
2847 cfcmps fr52,fr52,fcc0,cc6,0
2849 set_fcc 0xe,0 ; Set mask opposite of expected
2850 cfcmps fr52,fr56,fcc0,cc6,1
2852 set_fcc 0xe,0 ; Set mask opposite of expected
2853 cfcmps fr52,fr60,fcc0,cc6,0
2856 set_fcc 0xe,0 ; Set mask opposite of expected
2857 cfcmps fr56,fr0,fcc0,cc6,1
2859 set_fcc 0xe,0 ; Set mask opposite of expected
2860 cfcmps fr56,fr4,fcc0,cc6,0
2862 set_fcc 0xe,0 ; Set mask opposite of expected
2863 cfcmps fr56,fr8,fcc0,cc6,1
2865 set_fcc 0xe,0 ; Set mask opposite of expected
2866 cfcmps fr56,fr12,fcc0,cc6,0
2868 set_fcc 0xe,0 ; Set mask opposite of expected
2869 cfcmps fr56,fr16,fcc0,cc6,1
2871 set_fcc 0xe,0 ; Set mask opposite of expected
2872 cfcmps fr56,fr20,fcc0,cc6,0
2874 set_fcc 0xe,0 ; Set mask opposite of expected
2875 cfcmps fr56,fr24,fcc0,cc6,1
2877 set_fcc 0xe,0 ; Set mask opposite of expected
2878 cfcmps fr56,fr28,fcc0,cc6,0
2880 set_fcc 0xe,0 ; Set mask opposite of expected
2881 cfcmps fr56,fr32,fcc0,cc6,1
2883 set_fcc 0xe,0 ; Set mask opposite of expected
2884 cfcmps fr56,fr36,fcc0,cc6,0
2886 set_fcc 0xe,0 ; Set mask opposite of expected
2887 cfcmps fr56,fr40,fcc0,cc6,1
2889 set_fcc 0xe,0 ; Set mask opposite of expected
2890 cfcmps fr56,fr44,fcc0,cc6,0
2892 set_fcc 0xe,0 ; Set mask opposite of expected
2893 cfcmps fr56,fr48,fcc0,cc6,1
2895 set_fcc 0xe,0 ; Set mask opposite of expected
2896 cfcmps fr56,fr52,fcc0,cc6,0
2898 set_fcc 0xe,0 ; Set mask opposite of expected
2899 cfcmps fr56,fr56,fcc0,cc6,1
2901 set_fcc 0xe,0 ; Set mask opposite of expected
2902 cfcmps fr56,fr60,fcc0,cc6,0
2905 set_fcc 0xe,0 ; Set mask opposite of expected
2906 cfcmps fr60,fr0,fcc0,cc6,1
2908 set_fcc 0xe,0 ; Set mask opposite of expected
2909 cfcmps fr60,fr4,fcc0,cc6,0
2911 set_fcc 0xe,0 ; Set mask opposite of expected
2912 cfcmps fr60,fr8,fcc0,cc6,1
2914 set_fcc 0xe,0 ; Set mask opposite of expected
2915 cfcmps fr60,fr12,fcc0,cc6,1
2917 set_fcc 0xe,0 ; Set mask opposite of expected
2918 cfcmps fr60,fr16,fcc0,cc6,0
2920 set_fcc 0xe,0 ; Set mask opposite of expected
2921 cfcmps fr60,fr20,fcc0,cc6,1
2923 set_fcc 0xe,0 ; Set mask opposite of expected
2924 cfcmps fr60,fr24,fcc0,cc6,0
2926 set_fcc 0xe,0 ; Set mask opposite of expected
2927 cfcmps fr60,fr28,fcc0,cc6,1
2929 set_fcc 0xe,0 ; Set mask opposite of expected
2930 cfcmps fr60,fr32,fcc0,cc6,0
2932 set_fcc 0xe,0 ; Set mask opposite of expected
2933 cfcmps fr60,fr36,fcc0,cc6,1
2935 set_fcc 0xe,0 ; Set mask opposite of expected
2936 cfcmps fr60,fr40,fcc0,cc6,0
2938 set_fcc 0xe,0 ; Set mask opposite of expected
2939 cfcmps fr60,fr44,fcc0,cc6,1
2941 set_fcc 0xe,0 ; Set mask opposite of expected
2942 cfcmps fr60,fr48,fcc0,cc6,0
2944 set_fcc 0xe,0 ; Set mask opposite of expected
2945 cfcmps fr60,fr52,fcc0,cc6,1
2947 set_fcc 0xe,0 ; Set mask opposite of expected
2948 cfcmps fr60,fr56,fcc0,cc6,0
2950 set_fcc 0xe,0 ; Set mask opposite of expected
2951 cfcmps fr60,fr60,fcc0,cc6,1
2954 set_fcc 0x7,0 ; Set mask opposite of expected
2955 cfcmps fr0,fr0,fcc0,cc3,1
2957 set_fcc 0xb,0 ; Set mask opposite of expected
2958 cfcmps fr0,fr4,fcc0,cc3,0
2960 set_fcc 0xb,0 ; Set mask opposite of expected
2961 cfcmps fr0,fr8,fcc0,cc3,1
2963 set_fcc 0xb,0 ; Set mask opposite of expected
2964 cfcmps fr0,fr12,fcc0,cc3,0
2966 set_fcc 0xb,0 ; Set mask opposite of expected
2967 cfcmps fr0,fr16,fcc0,cc3,1
2969 set_fcc 0xb,0 ; Set mask opposite of expected
2970 cfcmps fr0,fr20,fcc0,cc3,0
2972 set_fcc 0xb,0 ; Set mask opposite of expected
2973 cfcmps fr0,fr24,fcc0,cc3,1
2975 set_fcc 0xb,0 ; Set mask opposite of expected
2976 cfcmps fr0,fr28,fcc0,cc3,0
2978 set_fcc 0xb,0 ; Set mask opposite of expected
2979 cfcmps fr0,fr32,fcc0,cc3,1
2981 set_fcc 0xb,0 ; Set mask opposite of expected
2982 cfcmps fr0,fr36,fcc0,cc3,0
2984 set_fcc 0xb,0 ; Set mask opposite of expected
2985 cfcmps fr0,fr40,fcc0,cc3,1
2987 set_fcc 0xb,0 ; Set mask opposite of expected
2988 cfcmps fr0,fr44,fcc0,cc3,0
2990 set_fcc 0xb,0 ; Set mask opposite of expected
2991 cfcmps fr0,fr48,fcc0,cc3,1
2993 set_fcc 0xb,0 ; Set mask opposite of expected
2994 cfcmps fr0,fr52,fcc0,cc3,0
2996 set_fcc 0xe,0 ; Set mask opposite of expected
2997 cfcmps fr0,fr56,fcc0,cc3,1
2999 set_fcc 0xe,0 ; Set mask opposite of expected
3000 cfcmps fr0,fr60,fcc0,cc3,0
3003 set_fcc 0xd,0 ; Set mask opposite of expected
3004 cfcmps fr4,fr0,fcc0,cc3,1
3006 set_fcc 0x7,0 ; Set mask opposite of expected
3007 cfcmps fr4,fr4,fcc0,cc3,0
3009 set_fcc 0xb,0 ; Set mask opposite of expected
3010 cfcmps fr4,fr8,fcc0,cc3,1
3012 set_fcc 0xb,0 ; Set mask opposite of expected
3013 cfcmps fr4,fr12,fcc0,cc3,0
3015 set_fcc 0xb,0 ; Set mask opposite of expected
3016 cfcmps fr4,fr16,fcc0,cc3,1
3018 set_fcc 0xb,0 ; Set mask opposite of expected
3019 cfcmps fr4,fr20,fcc0,cc3,0
3021 set_fcc 0xb,0 ; Set mask opposite of expected
3022 cfcmps fr4,fr24,fcc0,cc3,1
3024 set_fcc 0xb,0 ; Set mask opposite of expected
3025 cfcmps fr4,fr28,fcc0,cc3,0
3027 set_fcc 0xb,0 ; Set mask opposite of expected
3028 cfcmps fr4,fr32,fcc0,cc3,1
3030 set_fcc 0xb,0 ; Set mask opposite of expected
3031 cfcmps fr4,fr36,fcc0,cc3,0
3033 set_fcc 0xb,0 ; Set mask opposite of expected
3034 cfcmps fr4,fr40,fcc0,cc3,1
3036 set_fcc 0xb,0 ; Set mask opposite of expected
3037 cfcmps fr4,fr44,fcc0,cc3,0
3039 set_fcc 0xb,0 ; Set mask opposite of expected
3040 cfcmps fr4,fr48,fcc0,cc3,1
3042 set_fcc 0xb,0 ; Set mask opposite of expected
3043 cfcmps fr4,fr52,fcc0,cc3,0
3045 set_fcc 0xe,0 ; Set mask opposite of expected
3046 cfcmps fr4,fr56,fcc0,cc3,1
3048 set_fcc 0xe,0 ; Set mask opposite of expected
3049 cfcmps fr4,fr60,fcc0,cc3,0
3052 set_fcc 0xd,0 ; Set mask opposite of expected
3053 cfcmps fr8,fr0,fcc0,cc3,1
3055 set_fcc 0xd,0 ; Set mask opposite of expected
3056 cfcmps fr8,fr4,fcc0,cc3,0
3058 set_fcc 0x7,0 ; Set mask opposite of expected
3059 cfcmps fr8,fr8,fcc0,cc3,1
3061 set_fcc 0xb,0 ; Set mask opposite of expected
3062 cfcmps fr8,fr12,fcc0,cc3,0
3064 set_fcc 0xb,0 ; Set mask opposite of expected
3065 cfcmps fr8,fr16,fcc0,cc3,1
3067 set_fcc 0xb,0 ; Set mask opposite of expected
3068 cfcmps fr8,fr20,fcc0,cc3,0
3070 set_fcc 0xb,0 ; Set mask opposite of expected
3071 cfcmps fr8,fr24,fcc0,cc3,1
3073 set_fcc 0xb,0 ; Set mask opposite of expected
3074 cfcmps fr8,fr28,fcc0,cc3,0
3076 set_fcc 0xb,0 ; Set mask opposite of expected
3077 cfcmps fr8,fr32,fcc0,cc3,1
3079 set_fcc 0xb,0 ; Set mask opposite of expected
3080 cfcmps fr8,fr36,fcc0,cc3,0
3082 set_fcc 0xb,0 ; Set mask opposite of expected
3083 cfcmps fr8,fr40,fcc0,cc3,1
3085 set_fcc 0xb,0 ; Set mask opposite of expected
3086 cfcmps fr8,fr44,fcc0,cc3,0
3088 set_fcc 0xb,0 ; Set mask opposite of expected
3089 cfcmps fr8,fr48,fcc0,cc3,1
3091 set_fcc 0xb,0 ; Set mask opposite of expected
3092 cfcmps fr8,fr52,fcc0,cc3,0
3094 set_fcc 0xe,0 ; Set mask opposite of expected
3095 cfcmps fr8,fr56,fcc0,cc3,1
3097 set_fcc 0xe,0 ; Set mask opposite of expected
3098 cfcmps fr8,fr60,fcc0,cc3,0
3101 set_fcc 0xd,0 ; Set mask opposite of expected
3102 cfcmps fr12,fr0,fcc0,cc3,1
3104 set_fcc 0xd,0 ; Set mask opposite of expected
3105 cfcmps fr12,fr4,fcc0,cc3,0
3107 set_fcc 0xd,0 ; Set mask opposite of expected
3108 cfcmps fr12,fr8,fcc0,cc3,1
3110 set_fcc 0x7,0 ; Set mask opposite of expected
3111 cfcmps fr12,fr12,fcc0,cc3,0
3113 set_fcc 0xb,0 ; Set mask opposite of expected
3114 cfcmps fr12,fr16,fcc0,cc3,1
3116 set_fcc 0xb,0 ; Set mask opposite of expected
3117 cfcmps fr12,fr20,fcc0,cc3,0
3119 set_fcc 0xb,0 ; Set mask opposite of expected
3120 cfcmps fr12,fr24,fcc0,cc3,1
3122 set_fcc 0xb,0 ; Set mask opposite of expected
3123 cfcmps fr12,fr28,fcc0,cc3,0
3125 set_fcc 0xb,0 ; Set mask opposite of expected
3126 cfcmps fr12,fr32,fcc0,cc3,1
3128 set_fcc 0xb,0 ; Set mask opposite of expected
3129 cfcmps fr12,fr36,fcc0,cc3,0
3131 set_fcc 0xb,0 ; Set mask opposite of expected
3132 cfcmps fr12,fr40,fcc0,cc3,1
3134 set_fcc 0xb,0 ; Set mask opposite of expected
3135 cfcmps fr12,fr44,fcc0,cc3,0
3137 set_fcc 0xb,0 ; Set mask opposite of expected
3138 cfcmps fr12,fr48,fcc0,cc3,1
3140 set_fcc 0xb,0 ; Set mask opposite of expected
3141 cfcmps fr12,fr52,fcc0,cc3,0
3143 set_fcc 0xe,0 ; Set mask opposite of expected
3144 cfcmps fr12,fr56,fcc0,cc3,1
3146 set_fcc 0xe,0 ; Set mask opposite of expected
3147 cfcmps fr12,fr60,fcc0,cc3,0
3150 set_fcc 0xd,0 ; Set mask opposite of expected
3151 cfcmps fr16,fr0,fcc0,cc3,1
3153 set_fcc 0xd,0 ; Set mask opposite of expected
3154 cfcmps fr16,fr4,fcc0,cc3,0
3156 set_fcc 0xd,0 ; Set mask opposite of expected
3157 cfcmps fr16,fr8,fcc0,cc3,1
3159 set_fcc 0xd,0 ; Set mask opposite of expected
3160 cfcmps fr16,fr12,fcc0,cc3,0
3162 set_fcc 0x7,0 ; Set mask opposite of expected
3163 cfcmps fr16,fr16,fcc0,cc3,1
3165 set_fcc 0x7,0 ; Set mask opposite of expected
3166 cfcmps fr16,fr20,fcc0,cc3,0
3168 set_fcc 0xb,0 ; Set mask opposite of expected
3169 cfcmps fr16,fr24,fcc0,cc3,1
3171 set_fcc 0xb,0 ; Set mask opposite of expected
3172 cfcmps fr16,fr28,fcc0,cc3,0
3174 set_fcc 0xb,0 ; Set mask opposite of expected
3175 cfcmps fr16,fr32,fcc0,cc3,1
3177 set_fcc 0xb,0 ; Set mask opposite of expected
3178 cfcmps fr16,fr36,fcc0,cc3,0
3180 set_fcc 0xb,0 ; Set mask opposite of expected
3181 cfcmps fr16,fr40,fcc0,cc3,1
3183 set_fcc 0xb,0 ; Set mask opposite of expected
3184 cfcmps fr16,fr44,fcc0,cc3,0
3186 set_fcc 0xb,0 ; Set mask opposite of expected
3187 cfcmps fr16,fr48,fcc0,cc3,1
3189 set_fcc 0xb,0 ; Set mask opposite of expected
3190 cfcmps fr16,fr52,fcc0,cc3,0
3192 set_fcc 0xe,0 ; Set mask opposite of expected
3193 cfcmps fr16,fr56,fcc0,cc3,1
3195 set_fcc 0xe,0 ; Set mask opposite of expected
3196 cfcmps fr16,fr60,fcc0,cc3,0
3199 set_fcc 0xd,0 ; Set mask opposite of expected
3200 cfcmps fr20,fr0,fcc0,cc3,1
3202 set_fcc 0xd,0 ; Set mask opposite of expected
3203 cfcmps fr20,fr4,fcc0,cc3,0
3205 set_fcc 0xd,0 ; Set mask opposite of expected
3206 cfcmps fr20,fr8,fcc0,cc3,1
3208 set_fcc 0xd,0 ; Set mask opposite of expected
3209 cfcmps fr20,fr12,fcc0,cc3,0
3211 set_fcc 0x7,0 ; Set mask opposite of expected
3212 cfcmps fr20,fr16,fcc0,cc3,1
3214 set_fcc 0x7,0 ; Set mask opposite of expected
3215 cfcmps fr20,fr20,fcc0,cc3,0
3217 set_fcc 0xb,0 ; Set mask opposite of expected
3218 cfcmps fr20,fr24,fcc0,cc3,1
3220 set_fcc 0xb,0 ; Set mask opposite of expected
3221 cfcmps fr20,fr28,fcc0,cc3,0
3223 set_fcc 0xb,0 ; Set mask opposite of expected
3224 cfcmps fr20,fr32,fcc0,cc3,1
3226 set_fcc 0xb,0 ; Set mask opposite of expected
3227 cfcmps fr20,fr36,fcc0,cc3,0
3229 set_fcc 0xb,0 ; Set mask opposite of expected
3230 cfcmps fr20,fr40,fcc0,cc3,1
3232 set_fcc 0xb,0 ; Set mask opposite of expected
3233 cfcmps fr20,fr44,fcc0,cc3,0
3235 set_fcc 0xb,0 ; Set mask opposite of expected
3236 cfcmps fr20,fr48,fcc0,cc3,1
3238 set_fcc 0xb,0 ; Set mask opposite of expected
3239 cfcmps fr20,fr52,fcc0,cc3,0
3241 set_fcc 0xe,0 ; Set mask opposite of expected
3242 cfcmps fr20,fr56,fcc0,cc3,1
3244 set_fcc 0xe,0 ; Set mask opposite of expected
3245 cfcmps fr20,fr60,fcc0,cc3,0
3248 set_fcc 0xd,0 ; Set mask opposite of expected
3249 cfcmps fr24,fr0,fcc0,cc7,1
3251 set_fcc 0xd,0 ; Set mask opposite of expected
3252 cfcmps fr24,fr4,fcc0,cc7,0
3254 set_fcc 0xd,0 ; Set mask opposite of expected
3255 cfcmps fr24,fr8,fcc0,cc7,1
3257 set_fcc 0xd,0 ; Set mask opposite of expected
3258 cfcmps fr24,fr12,fcc0,cc7,0
3260 set_fcc 0xd,0 ; Set mask opposite of expected
3261 cfcmps fr24,fr16,fcc0,cc7,1
3263 set_fcc 0xd,0 ; Set mask opposite of expected
3264 cfcmps fr24,fr20,fcc0,cc7,0
3266 set_fcc 0x7,0 ; Set mask opposite of expected
3267 cfcmps fr24,fr24,fcc0,cc7,1
3269 set_fcc 0xb,0 ; Set mask opposite of expected
3270 cfcmps fr24,fr28,fcc0,cc7,0
3272 set_fcc 0xb,0 ; Set mask opposite of expected
3273 cfcmps fr24,fr32,fcc0,cc7,1
3275 set_fcc 0xb,0 ; Set mask opposite of expected
3276 cfcmps fr24,fr36,fcc0,cc7,0
3278 set_fcc 0xb,0 ; Set mask opposite of expected
3279 cfcmps fr24,fr40,fcc0,cc7,1
3281 set_fcc 0xb,0 ; Set mask opposite of expected
3282 cfcmps fr24,fr44,fcc0,cc7,0
3284 set_fcc 0xb,0 ; Set mask opposite of expected
3285 cfcmps fr24,fr48,fcc0,cc7,1
3287 set_fcc 0xb,0 ; Set mask opposite of expected
3288 cfcmps fr24,fr52,fcc0,cc7,0
3290 set_fcc 0xe,0 ; Set mask opposite of expected
3291 cfcmps fr24,fr56,fcc0,cc7,1
3293 set_fcc 0xe,0 ; Set mask opposite of expected
3294 cfcmps fr24,fr60,fcc0,cc7,0
3297 set_fcc 0xd,0 ; Set mask opposite of expected
3298 cfcmps fr28,fr0,fcc0,cc7,1
3300 set_fcc 0xd,0 ; Set mask opposite of expected
3301 cfcmps fr28,fr4,fcc0,cc7,0
3303 set_fcc 0xd,0 ; Set mask opposite of expected
3304 cfcmps fr28,fr8,fcc0,cc7,1
3306 set_fcc 0xd,0 ; Set mask opposite of expected
3307 cfcmps fr28,fr12,fcc0,cc7,0
3309 set_fcc 0xd,0 ; Set mask opposite of expected
3310 cfcmps fr28,fr16,fcc0,cc7,1
3312 set_fcc 0xd,0 ; Set mask opposite of expected
3313 cfcmps fr28,fr20,fcc0,cc7,0
3315 set_fcc 0xd,0 ; Set mask opposite of expected
3316 cfcmps fr28,fr24,fcc0,cc7,1
3318 set_fcc 0x7,0 ; Set mask opposite of expected
3319 cfcmps fr28,fr28,fcc0,cc7,0
3321 set_fcc 0xb,0 ; Set mask opposite of expected
3322 cfcmps fr28,fr32,fcc0,cc7,1
3324 set_fcc 0xb,0 ; Set mask opposite of expected
3325 cfcmps fr28,fr36,fcc0,cc7,0
3327 set_fcc 0xb,0 ; Set mask opposite of expected
3328 cfcmps fr28,fr40,fcc0,cc7,1
3330 set_fcc 0xb,0 ; Set mask opposite of expected
3331 cfcmps fr28,fr44,fcc0,cc7,0
3333 set_fcc 0xb,0 ; Set mask opposite of expected
3334 cfcmps fr28,fr48,fcc0,cc7,1
3336 set_fcc 0xb,0 ; Set mask opposite of expected
3337 cfcmps fr28,fr52,fcc0,cc7,0
3339 set_fcc 0xe,0 ; Set mask opposite of expected
3340 cfcmps fr28,fr56,fcc0,cc7,1
3342 set_fcc 0xe,0 ; Set mask opposite of expected
3343 cfcmps fr28,fr60,fcc0,cc7,0
3346 set_fcc 0xd,0 ; Set mask opposite of expected
3347 cfcmps fr48,fr0,fcc0,cc7,1
3349 set_fcc 0xd,0 ; Set mask opposite of expected
3350 cfcmps fr48,fr4,fcc0,cc7,0
3352 set_fcc 0xd,0 ; Set mask opposite of expected
3353 cfcmps fr48,fr8,fcc0,cc7,1
3355 set_fcc 0xd,0 ; Set mask opposite of expected
3356 cfcmps fr48,fr12,fcc0,cc7,0
3358 set_fcc 0xd,0 ; Set mask opposite of expected
3359 cfcmps fr48,fr16,fcc0,cc7,1
3361 set_fcc 0xd,0 ; Set mask opposite of expected
3362 cfcmps fr48,fr20,fcc0,cc7,0
3364 set_fcc 0xd,0 ; Set mask opposite of expected
3365 cfcmps fr48,fr24,fcc0,cc7,1
3367 set_fcc 0xd,0 ; Set mask opposite of expected
3368 cfcmps fr48,fr28,fcc0,cc7,0
3370 set_fcc 0xd,0 ; Set mask opposite of expected
3371 cfcmps fr48,fr32,fcc0,cc7,1
3373 set_fcc 0xd,0 ; Set mask opposite of expected
3374 cfcmps fr48,fr36,fcc0,cc7,0
3376 set_fcc 0xd,0 ; Set mask opposite of expected
3377 cfcmps fr48,fr40,fcc0,cc7,1
3379 set_fcc 0xd,0 ; Set mask opposite of expected
3380 cfcmps fr48,fr44,fcc0,cc7,0
3382 set_fcc 0x7,0 ; Set mask opposite of expected
3383 cfcmps fr48,fr48,fcc0,cc7,1
3385 set_fcc 0xb,0 ; Set mask opposite of expected
3386 cfcmps fr48,fr52,fcc0,cc7,0
3388 set_fcc 0xe,0 ; Set mask opposite of expected
3389 cfcmps fr48,fr56,fcc0,cc7,1
3391 set_fcc 0xe,0 ; Set mask opposite of expected
3392 cfcmps fr48,fr60,fcc0,cc7,0
3395 set_fcc 0xd,0 ; Set mask opposite of expected
3396 cfcmps fr52,fr0,fcc0,cc7,1
3398 set_fcc 0xd,0 ; Set mask opposite of expected
3399 cfcmps fr52,fr4,fcc0,cc7,0
3401 set_fcc 0xd,0 ; Set mask opposite of expected
3402 cfcmps fr52,fr8,fcc0,cc7,1
3404 set_fcc 0xd,0 ; Set mask opposite of expected
3405 cfcmps fr52,fr12,fcc0,cc7,0
3407 set_fcc 0xd,0 ; Set mask opposite of expected
3408 cfcmps fr52,fr16,fcc0,cc7,1
3410 set_fcc 0xd,0 ; Set mask opposite of expected
3411 cfcmps fr52,fr20,fcc0,cc7,0
3413 set_fcc 0xd,0 ; Set mask opposite of expected
3414 cfcmps fr52,fr24,fcc0,cc7,1
3416 set_fcc 0xd,0 ; Set mask opposite of expected
3417 cfcmps fr52,fr28,fcc0,cc7,0
3419 set_fcc 0xd,0 ; Set mask opposite of expected
3420 cfcmps fr52,fr32,fcc0,cc7,1
3422 set_fcc 0xd,0 ; Set mask opposite of expected
3423 cfcmps fr52,fr36,fcc0,cc7,0
3425 set_fcc 0xd,0 ; Set mask opposite of expected
3426 cfcmps fr52,fr40,fcc0,cc7,1
3428 set_fcc 0xd,0 ; Set mask opposite of expected
3429 cfcmps fr52,fr44,fcc0,cc7,0
3431 set_fcc 0xd,0 ; Set mask opposite of expected
3432 cfcmps fr52,fr48,fcc0,cc7,1
3434 set_fcc 0x7,0 ; Set mask opposite of expected
3435 cfcmps fr52,fr52,fcc0,cc7,0
3437 set_fcc 0xe,0 ; Set mask opposite of expected
3438 cfcmps fr52,fr56,fcc0,cc7,1
3440 set_fcc 0xe,0 ; Set mask opposite of expected
3441 cfcmps fr52,fr60,fcc0,cc7,0
3444 set_fcc 0xe,0 ; Set mask opposite of expected
3445 cfcmps fr56,fr0,fcc0,cc7,1
3447 set_fcc 0xe,0 ; Set mask opposite of expected
3448 cfcmps fr56,fr4,fcc0,cc7,0
3450 set_fcc 0xe,0 ; Set mask opposite of expected
3451 cfcmps fr56,fr8,fcc0,cc7,1
3453 set_fcc 0xe,0 ; Set mask opposite of expected
3454 cfcmps fr56,fr12,fcc0,cc7,0
3456 set_fcc 0xe,0 ; Set mask opposite of expected
3457 cfcmps fr56,fr16,fcc0,cc7,1
3459 set_fcc 0xe,0 ; Set mask opposite of expected
3460 cfcmps fr56,fr20,fcc0,cc7,0
3462 set_fcc 0xe,0 ; Set mask opposite of expected
3463 cfcmps fr56,fr24,fcc0,cc7,1
3465 set_fcc 0xe,0 ; Set mask opposite of expected
3466 cfcmps fr56,fr28,fcc0,cc7,0
3468 set_fcc 0xe,0 ; Set mask opposite of expected
3469 cfcmps fr56,fr32,fcc0,cc7,1
3471 set_fcc 0xe,0 ; Set mask opposite of expected
3472 cfcmps fr56,fr36,fcc0,cc7,0
3474 set_fcc 0xe,0 ; Set mask opposite of expected
3475 cfcmps fr56,fr40,fcc0,cc7,1
3477 set_fcc 0xe,0 ; Set mask opposite of expected
3478 cfcmps fr56,fr44,fcc0,cc7,0
3480 set_fcc 0xe,0 ; Set mask opposite of expected
3481 cfcmps fr56,fr48,fcc0,cc7,1
3483 set_fcc 0xe,0 ; Set mask opposite of expected
3484 cfcmps fr56,fr52,fcc0,cc7,0
3486 set_fcc 0xe,0 ; Set mask opposite of expected
3487 cfcmps fr56,fr56,fcc0,cc7,1
3489 set_fcc 0xe,0 ; Set mask opposite of expected
3490 cfcmps fr56,fr60,fcc0,cc7,0
3493 set_fcc 0xe,0 ; Set mask opposite of expected
3494 cfcmps fr60,fr0,fcc0,cc7,1
3496 set_fcc 0xe,0 ; Set mask opposite of expected
3497 cfcmps fr60,fr4,fcc0,cc7,0
3499 set_fcc 0xe,0 ; Set mask opposite of expected
3500 cfcmps fr60,fr8,fcc0,cc7,1
3502 set_fcc 0xe,0 ; Set mask opposite of expected
3503 cfcmps fr60,fr12,fcc0,cc7,1
3505 set_fcc 0xe,0 ; Set mask opposite of expected
3506 cfcmps fr60,fr16,fcc0,cc7,0
3508 set_fcc 0xe,0 ; Set mask opposite of expected
3509 cfcmps fr60,fr20,fcc0,cc7,1
3511 set_fcc 0xe,0 ; Set mask opposite of expected
3512 cfcmps fr60,fr24,fcc0,cc7,0
3514 set_fcc 0xe,0 ; Set mask opposite of expected
3515 cfcmps fr60,fr28,fcc0,cc7,1
3517 set_fcc 0xe,0 ; Set mask opposite of expected
3518 cfcmps fr60,fr32,fcc0,cc7,0
3520 set_fcc 0xe,0 ; Set mask opposite of expected
3521 cfcmps fr60,fr36,fcc0,cc7,1
3523 set_fcc 0xe,0 ; Set mask opposite of expected
3524 cfcmps fr60,fr40,fcc0,cc7,0
3526 set_fcc 0xe,0 ; Set mask opposite of expected
3527 cfcmps fr60,fr44,fcc0,cc7,1
3529 set_fcc 0xe,0 ; Set mask opposite of expected
3530 cfcmps fr60,fr48,fcc0,cc7,0
3532 set_fcc 0xe,0 ; Set mask opposite of expected
3533 cfcmps fr60,fr52,fcc0,cc7,1
3535 set_fcc 0xe,0 ; Set mask opposite of expected
3536 cfcmps fr60,fr56,fcc0,cc7,0
3538 set_fcc 0xe,0 ; Set mask opposite of expected
3539 cfcmps fr60,fr60,fcc0,cc7,1