1 // Texas Instruments TMS320C80 (MVP) Simulator.
2 // Copyright (C) 1997 Free Software Foundation, Inc.
3 // Contributed by Cygnus Support.
5 // This file is part of GDB, the GNU debugger.
7 // This program is free software; you can redistribute it and/or modify
8 // it under the terms of the GNU General Public License as published by
9 // the Free Software Foundation; either version 2, or (at your option)
12 // This program is distributed in the hope that it will be useful,
13 // but WITHOUT ANY WARRANTY; without even the implied warranty of
14 // MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 // GNU General Public License for more details.
17 // You should have received a copy of the GNU General Public License along
18 // with this program; if not, write to the Free Software Foundation, Inc.,
19 // 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. */
22 // The following is called when ever an illegal instruction is encountered.
24 sim_io_eprintf (SD, "0x%lx: illegal instruction\n", (unsigned long) cia.ip);
25 sim_engine_halt (SD, CPU, NULL, cia, sim_signalled, SIM_SIGILL);
27 // The following is called when ever an FP op is attempted with FPU disabled.
28 :internal::::fp_unavailable:
29 sim_io_eprintf (SD, "0x%lx: floating-point unavailable\n", (unsigned long) cia.ip);
30 sim_engine_halt (SD, CPU, NULL, cia, sim_signalled, SIM_SIGFPE);
32 // Handle a branch instruction
33 :function:::instruction_address:do_branch:int annul, address_word target, int rLink_p, unsigned32 *rLink
34 instruction_address nia;
45 *rLink = cia.dp + sizeof (instruction_word);
51 // Signed Integer Add - add source1, source2, dest
52 :function:::void:do_add:unsigned32 *rDest, signed32 source1, signed32 source2
58 TRACE_ALU3 (MY_INDEX, result, source1, source2);
59 /* FIXME - a signed add may cause an exception */
60 31.Dest,26.Source2,21.0b101100,15.0,14.SignedImmediate::::add i
61 "add <SignedImmediate>, r<Source2>, r<Dest>"
62 do_add (_SD, rDest, vSource1, vSource2);
63 31.Dest,26.Source2,21.0b11101100,13.0,12.0,11./,4.Source1::::add r
64 "add r<Source1>, r<Source2>, r<Dest>"
65 do_add (_SD, rDest, vSource1, vSource2);
66 31.Dest,26.Source2,21.0b11101100,13.0,12.1,11./+LongSignedImmediate::::add l
67 "add 0x%08lx<LongSignedImmediate>, r<Source2>, r<Dest>"
68 do_add (_SD, rDest, LongSignedImmediate, vSource2);
71 // Unsigned Integer Add - addu source1, source2, dest
72 :function:::void:do_addu:unsigned32 *rDest, unsigned32 source1, unsigned32 source2
73 unsigned32 result = source1 + source2;
74 TRACE_ALU3 (MY_INDEX, result, source1, source2);
77 31.Dest,26.Source2,21.0b101100,15.1,14.SignedImmediate::::addu i
78 "addu <SignedImmediate>, r<Source2>, r<Dest>"
79 do_addu (_SD, rDest, vSource1, vSource2);
80 31.Dest,26.Source2,21.0b11101100,13.1,12.0,11./,4.Source1::::addu r
81 "addu r<Source1>, r<Source2>, r<Dest>"
82 do_addu (_SD, rDest, vSource1, vSource2);
83 31.Dest,26.Source2,21.0b11101100,13.1,12.1,11./+LongSignedImmediate::::addu l
84 "addu 0x%08lx<LongSignedImmediate>, r<Source2>, r<Dest>"
85 do_addu (_SD, rDest, LongSignedImmediate, vSource2);
88 :function:::void:do_and:signed32 *rDest, signed32 source1, signed32 source2
89 unsigned32 result = source1 & source2;
90 TRACE_ALU3 (MY_INDEX, result, source1, source2);
95 31.Dest,26.Source2,21.0b0010001,14.UnsignedImmediate::::and.tt i
96 "and.tt <UnsignedImmediate>, r<Source2>, r<Dest>"
97 do_and (_SD, rDest, vSource1, vSource2);
98 31.Dest,26.Source2,21.0b110010001,12.0,11./,4.Source1::::and.tt r
99 "and.tt r<Source1>, r<Source2>, r<Dest>"
100 do_and (_SD, rDest, vSource1, vSource2);
101 31.Dest,26.Source2,21.0b110010001,12.1,11./+LongSignedImmediate::::and.tt l
102 "and.tt 0x%08lx<LongSignedImmediate>, r<Source2>, r<Dest>"
103 do_and (_SD, rDest, LongSignedImmediate, vSource2);
107 31.Dest,26.Source2,21.0b0011000,14.UnsignedImmediate::::and.ff i
108 "and.ff <UnsignedImmediate>, r<Source2>, r<Dest>"
109 do_and (_SD, rDest, ~vSource1, ~vSource2);
110 31.Dest,26.Source2,21.0b110011000,12.0,11./,4.Source1::::and.ff r
111 "and.ff r<Source1>, r<Source2>, r<Dest>"
112 do_and (_SD, rDest, ~vSource1, ~vSource2);
113 31.Dest,26.Source2,21.0b110011000,12.1,11./+LongSignedImmediate::::and.ff l
114 "and.ff 0x%08lx<LongSignedImmediate>, r<Source2>, r<Dest>"
115 do_and (_SD, rDest, ~LongSignedImmediate, ~vSource2);
119 31.Dest,26.Source2,21.0b0010100,14.UnsignedImmediate::::and.ft i
120 "and.ft <UnsignedImmediate>, r<Source2>, r<Dest>"
121 do_and (_SD, rDest, ~vSource1, vSource2);
122 31.Dest,26.Source2,21.0b110010100,12.0,11./,4.Source1::::and.ft r
123 "and.ft r<Source1>, r<Source2>, r<Dest>"
124 do_and (_SD, rDest, ~vSource1, vSource2);
125 31.Dest,26.Source2,21.0b110010100,12.1,11./+LongSignedImmediate::::and.ft l
126 "and.ft 0x%08lx<LongSignedImmediate>, r<Source2>, r<Dest>"
127 do_and (_SD, rDest, ~LongSignedImmediate, vSource2);
131 31.Dest,26.Source2,21.0b0010010,14.UnsignedImmediate::::and.tf i
132 "and.tf <UnsignedImmediate>, r<Source2>, r<Dest>"
133 do_and (_SD, rDest, vSource1, ~vSource2);
134 31.Dest,26.Source2,21.0b110010010,12.0,11./,4.Source1::::and.tf r
135 "and.tf r<Source1>, r<Source2>, r<Dest>"
136 do_and (_SD, rDest, vSource1, ~vSource2);
137 31.Dest,26.Source2,21.0b110010010,12.1,11./+LongSignedImmediate::::and.tf l
138 "and.tf 0x%08lx<LongSignedImmediate>, r<Source2>, r<Dest>"
139 do_and (_SD, rDest, LongSignedImmediate, ~vSource2);
143 :function:::instruction_address:do_bbo:instruction_address nia, int bitnum, unsigned32 source, int annul, unsigned32 offset
145 address_word target = cia.ip + 4 * offset;
146 if (MASKED32 (source, bitnum, bitnum))
148 nia = do_branch (_SD, annul, target, 0, NULL);
153 TRACE_COND_BR(MY_INDEX, jump_p, bitnum, target, -1, -1);
160 31.BITNUM,26.Source,21.0b100101,15.A,14.SignedOffset::::bbo i
161 "bbo%s<A> <SignedOffset>, r<Source>, <bitnum>"
162 nia = do_bbo (_SD, nia, bitnum, vSource, A, vSignedOffset);
163 31.BITNUM,26.Source,21.0b11100101,13.A,12.0,11./,4.IndOff::::bbo r
164 "bbo%s<A> r<IndOff>, r<Source>, <bitnum>"
165 nia = do_bbo (_SD, nia, bitnum, vSource, A, rIndOff);
166 31.BITNUM,26.Source,21.0b11100101,13.A,12.1,11./+LongSignedImmediate::::bbo l
167 "bbo%s<A> <LongSignedImmediate>, r<Source>, <bitnum>"
168 nia = do_bbo (_SD, nia, bitnum, vSource, A, LongSignedImmediate);
172 :function:::instruction_address:do_bbz:instruction_address nia, int bitnum, unsigned32 source, int annul, unsigned32 offset
174 address_word target = cia.ip + 4 * offset;
175 if (!MASKED32 (source, bitnum, bitnum))
177 nia = do_branch (_SD, annul, target, 0, NULL);
182 TRACE_COND_BR(MY_INDEX, jump_p, bitnum, target, -1, -1);
184 31.BITNUM,26.Source,21.0b100100,15.A,14.SignedOffset::::bbz i
185 "bbz%s<A> <SignedOffset>, r<Source>, <bitnum>"
186 nia = do_bbz (_SD, nia, bitnum, vSource, A, vSignedOffset);
187 31.BITNUM,26.Source,21.0b11100100,13.A,12.0,11./,4.IndOff::::bbz r
188 "bbz%s<A> r<IndOff>, r<Source>, <bitnum>"
189 nia = do_bbz (_SD, nia, bitnum, vSource, A, rIndOff);
190 31.BITNUM,26.Source,21.0b11100100,13.A,12.1,11./+LongSignedImmediate::::bbz l
191 "bbz%s<A> <LongSignedImmediate>, r<Source>, <bitnum>"
192 nia = do_bbz (_SD, nia, bitnum, vSource, A, LongSignedImmediate);
196 :function:::instruction_address:do_bcnd:instruction_address nia, int Cond, unsigned32 source, int annul, unsigned32 offset
198 int size = EXTRACTED32 (Cond, 31 - 27, 30 - 27);
199 int code = EXTRACTED32 (Cond, 29 - 27, 27 - 27);
201 address_word target = cia.ip + 4 * offset;
204 case 0: val = SEXT32 (source, 7); break;
205 case 1: val = SEXT32 (source, 15); break;
206 case 2: val = source; break;
207 default: sim_engine_abort (SD, CPU, cia, "bcnd - reserved size");
211 case 0: condition = 0; break;
212 case 1: condition = val > 0; break;
213 case 2: condition = val == 0; break;
214 case 3: condition = val >= 0; break;
215 case 4: condition = val < 0; break;
216 case 5: condition = val != 0; break;
217 case 6: condition = val <= 0; break;
218 default: condition = 1; break;
222 nia = do_branch (_SD, annul, target, 0, NULL);
224 TRACE_COND_BR(MY_INDEX, condition, val, target, size, code);
226 31.Code,26.Source,21.0b100110,15.A,14.SignedOffset::::bcnd i
227 "bcnd%s<A> <SignedOffset>, r<Source>, <Code>"
228 nia = do_bcnd (_SD, nia, Code, vSource, A, vSignedOffset);
229 31.Code,26.Source,21.0b11100110,13.A,12.0,11./,4.IndOff::::bcnd r
230 "bcnd%s<A> r<IndOff>, r<Source>, <Code>"
231 nia = do_bcnd (_SD, nia, Code, vSource, A, rIndOff);
232 31.Code,26.Source,21.0b11100110,13.A,12.1,11./+LongSignedImmediate::::bcnd l
233 "bcnd%s<A> <LongSignedImmediate>, r<Source>, <Code>"
234 nia = do_bcnd (_SD, nia, Code, vSource, A, LongSignedImmediate);
237 // br[.a] - see bbz[.a]
241 :function:::sim_cia:do_brcr:instruction_address nia, int cr
242 if (cr >= 0x4000 || !(CPU)->is_user_mode)
244 unsigned32 control = CR (cr);
245 unsigned32 ie = control & 0x00000001;
246 unsigned32 pc = control & 0xfffffffc;
247 unsigned32 is_user_mode = control & 0x00000002;
248 (CPU)->is_user_mode = is_user_mode;
251 (CPU)->cr[IE_CR] |= IE_CR_IE;
253 (CPU)->cr[IE_CR] &= ~IE_CR_IE;
255 TRACE_UCOND_BR (MY_INDEX, nia.dp);
257 31.//,27.0,26.//,21.0b0000110,14.UCRN::::brcr i
259 nia = do_brcr (_SD, nia, UCRN);
260 31.//,27.0,26.//,21.0b110000110,12.0,11./,4.INDCR::::brcr r
262 nia = do_brcr (_SD, nia, UCRN);
263 31.//,27.0,26.//,21.0b110000110,12.1,11./+UnsignedControlRegisterNumber::::brcr l
264 "brcr CR[<UnsignedControlRegisterNumber>]"
265 nia = do_brcr (_SD, nia, UnsignedControlRegisterNumber);
269 :function:::instruction_address:do_bsr:instruction_address nia, signed32 *rLink, int annul, unsigned32 offset
270 address_word target = cia.ip + 4 * offset;
271 nia = do_branch (_SD, annul, target, 1, rLink);
272 TRACE_UCOND_BR (MY_INDEX, target);
274 31.Link,26./,21.0b100000,15.A,14.SignedOffset::::bsr i
275 "bsr%s<A> <SignedOffset>, r<Link>"
276 nia = do_bsr (_SD, nia, rLink, A, vSignedOffset);
277 31.Link,26./,21.0b11100000,13.A,12.0,11./,4.IndOff::::bsr r
278 "bsr%s<A> r<IndOff>, r<Link>"
279 nia = do_bsr (_SD, nia, rLink, A, rIndOff);
280 31.Link,26./,21.0b11100000,13.A,12.1,11./+LongSignedImmediate::::bsr l
281 "bsr%s<A> <LongSignedImmediate>, r<Link>"
282 nia = do_bsr (_SD, nia, rLink, A, LongSignedImmediate);
286 :function:::void:do_cmnd:signed32 source
287 int Reset = EXTRACTED32 (source, 31, 31);
288 int Halt = EXTRACTED32 (source, 30, 30);
289 int Unhalt = EXTRACTED32 (source, 29, 29);
290 /* int ICR = EXTRACTED32 (source, 28, 28); */
291 /* int DCR = EXTRACTED32 (source, 27, 27); */
292 int Task = EXTRACTED32 (source, 14, 14);
293 int Msg = EXTRACTED32 (source, 13, 13);
294 int VC = EXTRACTED32 (source, 10, 10);
295 int TC = EXTRACTED32 (source, 9, 9);
296 int MP = EXTRACTED32 (source, 8, 8);
297 int PP = EXTRACTED32 (source, 3, 0);
298 /* what is implemented? */
300 sim_engine_abort (SD, CPU, cia, "0x%lx: cmnd - PPs not supported",
301 (unsigned long) cia.ip);
303 sim_engine_abort (SD, CPU, cia, "0x%lx: cmnd - VC not supported",
304 (unsigned long) cia.ip);
306 sim_engine_abort (SD, CPU, cia, "0x%lx: cmnd - TC not supported",
307 (unsigned long) cia.ip);
311 sim_engine_halt (SD, CPU, NULL, cia, sim_exited, 0);
313 sim_engine_abort (SD, CPU, cia, "0x%lx: cmnd - Can not unhalt the MP",
314 (unsigned long) cia.ip);
315 /* if (ICR || DCR); */
317 sim_engine_abort (SD, CPU, cia, "0x%lx: cmnd - Can not Task the MP",
318 (unsigned long) cia.ip);
320 sim_engine_abort (SD, CPU, cia, "0x%lx: cmnd - Msg to MP not suported",
321 (unsigned long) cia.ip);
323 TRACE_SINK1 (MY_INDEX, source);
324 31./,21.0b0000010,14.UI::::cmnd i
327 31./,21.0b110000010,12.0,11./,4.Source::::cmnd r
329 do_cmnd (_SD, vSource);
330 31./,21.0b110000010,12.1,11./+LongUnsignedImmediate::::cmnd l
331 "cmnd <LongUnsignedImmediate>"
332 do_cmnd (_SD, LongUnsignedImmediate);
335 :function:::unsigned32:cmp_vals:signed32 s1, unsigned32 u1, signed32 s2, unsigned32 u2
336 unsigned32 field = 0;
337 if (s1 == s2) field |= 0x001;
338 if (s1 != s2) field |= 0x002;
339 if (s1 > s2) field |= 0x004;
340 if (s1 <= s2) field |= 0x008;
341 if (s1 < s2) field |= 0x010;
342 if (s1 >= s2) field |= 0x020;
343 if (u1 > u2) field |= 0x040;
344 if (u1 <= u2) field |= 0x080;
345 if (u1 < u2) field |= 0x100;
346 if (u1 >= u2) field |= 0x200;
348 :function:::void:do_cmp:unsigned32 *rDest, unsigned32 source1, unsigned32 source2
349 unsigned32 field = 0;
350 field |= cmp_vals (_SD, source1, source1, source2, source2) << 20;
351 field |= cmp_vals (_SD, (signed16)source1, (unsigned16)source1,
352 (signed16)source2, (unsigned16)source2) << 10;
353 field |= cmp_vals (_SD, (signed8)source1, (unsigned8)source1,
354 (signed8)source2, (unsigned8)source2);
355 TRACE_CMP (MY_INDEX, field, source1, source2);
357 31.Dest,26.Source2,21.0b1010000,14.SignedImmediate::::cmp i
358 "cmp <SignedImmediate>, r<Source2>, r<Dest>"
359 do_cmp (_SD, rDest, vSource1, vSource2);
360 31.Dest,26.Source2,21.0b111010000,12.0,11./,4.Source1::::cmp r
361 "cmp r<Source1>, r<Source2>, r<Dest>"
362 do_cmp (_SD, rDest, vSource1, vSource2);
363 31.Dest,26.Source2,21.0b111010000,12.1,11./+LongSignedImmediate::::cmp l
364 "cmp 0x%08lx<LongSignedImmediate>, r<Source2>, r<Dest>"
365 do_cmp (_SD, rDest, LongSignedImmediate, vSource2);
374 31./,27.F,26.Source2,21.0b0111,17.m,16.0b00,14.SignedOffset::::dcache i
375 "dcache%s<F> <SignedOffset> (r<Source2>%s<m>)"
376 TRACE_NOP (MY_INDEX);
378 31./,27.F,26.Source2,21.0b110111,15.m,14.0b00,12.0,11./,4.Source1::::dcache r
379 "dcache%s<F> r<Source1> (r<Source2>%s<m>)"
380 TRACE_NOP (MY_INDEX);
382 31./,27.F,26.Source2,21.0b110111,15.m,14.0b00,12.1,11./+LongSignedImmediate::::dcache l
383 "dcache%s<F> <LongSignedImmediate> (r<Source2>%s<m>)"
384 TRACE_NOP (MY_INDEX);
389 void::function::do_dld:int Dest, unsigned32 base, unsigned32 *rBase, int m , int sz, int S, unsigned32 offset
390 do_ld (_SD, Dest, base, rBase, m, sz, S, offset);
391 31.Dest,26.Base,21.0b110100,15.m,14.sz,12.0,11.S,10.1,9./,4.IndOff::::dld r
392 "dld%s<sz> r<IndOff>%s<S> (r<Base>%s<m>), r<Dest>"
393 do_dld (_SD, Dest, vBase, rBase, m, sz, S, rIndOff);
394 31.Dest,26.Base,21.0b110100,15.m,14.sz,12.1,11.S,10.1,9./+LongSignedImmediateOffset::::dld l
395 "dld%s<sz> 0x%08lx<LongSignedImmediateOffset>%s<S> (r<Base>%s<m>), r<Dest>"
396 do_dld (_SD, Dest, vBase, rBase, m, sz, S, LongSignedImmediateOffset);
400 void::function::do_dld_u:unsigned32 *rDest, unsigned32 base, unsigned32 *rBase, int m , int sz, int S, unsigned32 offset
401 do_ld_u (_SD, rDest, base, rBase, m, sz, S, offset);
402 31.Dest,26.Base,21.0b110101,15.m,14.sz,12.0,11.S,10.1,9./,4.IndOff::::dld.u r
403 "dld.u%s<sz> r<IndOff>%s<S> (r<Base>%s<m>), r<Dest>"
404 do_dld_u (_SD, rDest, vBase, rBase, m, sz, S, rIndOff);
405 31.Dest,26.Base,21.0b110101,15.m,14.sz,12.1,11.S,10.1,9./+LongSignedImmediateOffset::::dld.u l
406 "dld.u%s<sz> 0x%08lx<LongSignedImmediateOffset>%s<S> (r<Base>%s<m>), r<Dest>"
407 do_dld_u (_SD, rDest, vBase, rBase, m, sz, S, LongSignedImmediateOffset);
411 void::function::do_dst:int Source, unsigned32 base, unsigned32 *rBase, int m , int sz, int S, unsigned32 offset
412 do_st (_SD, Source, base, rBase, m, sz, S, offset);
413 31.Source,26.Base,21.0b110110,15.m,14.sz,12.0,11.S,10.1,9./,4.IndOff::::dst r
414 "dst%s<sz> r<IndOff>%s<S> (r<Base>%s<m>), r<Source>"
415 do_dst (_SD, Source, vBase, rBase, m, sz, S, rIndOff);
416 31.Source,26.Base,21.0b110110,15.m,14.sz,12.1,11.S,10.1,9./+LongSignedImmediateOffset::::dst l
417 "dst%s<sz> 0x%08lx<LongSignedImmediateOffset>%s<S> (r<Base>%s<m>), r<Source>"
418 do_dst (_SD, Source, vBase, rBase, m, sz, S, LongSignedImmediateOffset);
422 31./,21.0b1111111,14.1,13.0,12.0,11./::::estop
425 31./,27.1,26./,21.0b0000001,14.UTN::::etrap i
426 31./,27.1,26./,21.0b110000001,12.0,11./,4.iUTN::::etrap r
427 31./,27.1,26./,21.0b110000001,12.1,11./::::etrap l
430 // exts - see shift.ds
433 // extu - see shift.dz
436 sim_fpu::function::get_fp_reg:int reg, unsigned32 val, int precision
441 sim_fpu_32to (&ans, val);
445 sim_engine_abort (SD, CPU, cia, "DP immediate invalid");
447 sim_engine_abort (SD, CPU, cia, "DP FP register must be even");
449 sim_engine_abort (SD, CPU, cia, "DP FP register must be >= 2");
450 sim_fpu_232to (&ans, GPR (reg + 1), GPR (reg));
452 case 2: /* 32 bit signed integer */
453 sim_fpu_i32to (&ans, val, 0);
455 case 3: /* 32 bit unsigned integer */
456 sim_fpu_u32to (&ans, val, 0);
459 sim_engine_abort (SD, CPU, cia, "Unsupported FP precision");
462 void::function::set_fp_reg:int Dest, sim_fpu val, int PD
467 sim_fpu_to32 (&GPR (Dest), &val);
473 sim_engine_abort (SD, CPU, cia, "DP FP Dest register must be even");
475 sim_engine_abort (SD, CPU, cia, "DP FP Dest register must be >= 2");
476 sim_fpu_to232 (&GPR (Dest + 1), &GPR (Dest + 0), &val);
481 sim_fpu_to32i (&GPR (Dest), &val, 0);
484 case 3: /* unsigned */
486 sim_fpu_to32u (&GPR (Dest), &val, 0);
490 sim_engine_abort (SD, CPU, cia, "Unsupported FP precision");
493 // fadd.{s|d}{s|d}{s|d}
494 void::function::do_fadd:int Dest, int PD, sim_fpu s1, sim_fpu s2
496 sim_fpu_add (&ans, &s1, &s2);
497 TRACE_FPU3 (ans, s1, s2);
498 set_fp_reg (_SD, Dest, ans, PD);
499 const char *::function::str_PX:int PX
508 31.Dest,26.Source2,21.0b111110000,12.0,11.r,10.PD,8.P2,6.P1,4.Source1::f::fadd r
509 "fadd.%s<PX#P1>%s<PX#P2>%s<PX#PD> r<Source1>, r<Source2>, r<Dest>"
510 do_fadd (_SD, Dest, PD,
511 get_fp_reg (_SD, Source1, vSource1, P1),
512 get_fp_reg (_SD, Source2, vSource2, P2));
513 31.Dest,26.Source2,21.0b111110000,12.1,11.r,10.PD,8.P2,6.P1,4./+SinglePrecisionFloatingPoint::f::fadd l
514 "fadd.%s<PX#P1>%s<PX#P2>%s<PX#PD> 0x%08lx<SinglePrecisionFloatingPoint>, r<Source2>, r<Dest>"
515 do_fadd (_SD, Dest, PD,
516 get_fp_reg (_SD, -1, SinglePrecisionFloatingPoint, P1),
517 get_fp_reg (_SD, Source2, vSource2, P2));
520 // fcmp.{s|d}{s|d}{s|d}
521 void::function::do_fcmp:unsigned32 *rDest, sim_fpu s1, sim_fpu s2
522 unsigned32 result = 0;
523 if (sim_fpu_is_nan (&s1) || sim_fpu_is_nan (&s2))
524 result |= BIT32 (30);
527 result |= BIT32 (31);
528 if (sim_fpu_is_eq (&s1, &s2)) result |= BIT32(20);
529 if (sim_fpu_is_ne (&s1, &s2)) result |= BIT32(21);
530 if (sim_fpu_is_gt (&s1, &s2)) result |= BIT32(22);
531 if (sim_fpu_is_le (&s1, &s2)) result |= BIT32(23);
532 if (sim_fpu_is_lt (&s1, &s2)) result |= BIT32(24);
533 if (sim_fpu_is_ge (&s1, &s2)) result |= BIT32(25);
534 if (sim_fpu_is_lt (&s1, &sim_fpu_zero)
535 || sim_fpu_is_gt (&s1, &s2)) result |= BIT32(26);
536 if (sim_fpu_is_lt (&sim_fpu_zero, &s1)
537 && sim_fpu_is_lt (&s1, &s2)) result |= BIT32(27);
538 if (sim_fpu_is_le (&sim_fpu_zero, &s1)
539 && sim_fpu_is_le (&s1, &s2)) result |= BIT32(28);
540 if (sim_fpu_is_le (&s1, &sim_fpu_zero)
541 || sim_fpu_is_ge (&s1, &s2)) result |= BIT32(29);
544 TRACE_FPU2CMP (result, s1, s2);
545 31.Dest,26.Source2,21.0b111110101,12.0,11./,10.0,8.P2,6.P1,4.Source1::f::fcmp r
546 "fcmp.%s<PX#P1>%s<PX#P2> r<Source1>, r<Source2>, r<Dest>"
548 get_fp_reg (_SD, Source1, vSource1, P1),
549 get_fp_reg (_SD, Source2, vSource2, P2));
550 31.Dest,26.Source2,21.0b111110101,12.1,11./,10.0,8.P2,6.P1,4./+SinglePrecisionFloatingPoint::f::fcmp l
551 "fcmp.%s<PX#P1>%s<PX#P2> 0x%08lx<SinglePrecisionFloatingPoint>, r<Source2>, r<Dest>"
553 get_fp_reg (_SD, -1, SinglePrecisionFloatingPoint, P1),
554 get_fp_reg (_SD, Source2, vSource2, P2));
558 // fdiv.{s|d}{s|d}{s|d}
559 void::function::do_fdiv:int Dest, int PD, sim_fpu s1, sim_fpu s2
561 sim_fpu_div (&ans, &s1, &s2);
562 TRACE_FPU3 (ans, s1, s2);
563 set_fp_reg (_SD, Dest, ans, PD);
564 31.Dest,26.Source2,21.0b111110011,12.0,11./,10.PD,8.P2,6.P1,4.Source1::f::fdiv r
565 "fdiv.%s<PX#P1>%s<PX#P2>%s<PX#PD> r<Source1>, r<Source2>, r<Dest>"
566 do_fdiv (_SD, Dest, PD,
567 get_fp_reg (_SD, Source1, vSource1, P1),
568 get_fp_reg (_SD, Source2, vSource2, P2));
569 31.Dest,26.Source2,21.0b111110011,12.1,11./,10.PD,8.P2,6.P1,4./+SinglePrecisionFloatingPoint::f::fdiv l
570 "fdiv.%s<PX#P1>%s<PX#P2>%s<PX#PD> 0x%08lx<SinglePrecisionFloatingPoint>, r<Source2>, r<Dest>"
571 do_fdiv (_SD, Dest, PD,
572 get_fp_reg (_SD, -1, SinglePrecisionFloatingPoint, P1),
573 get_fp_reg (_SD, Source2, vSource2, P2));
576 // fmpy.{s|d|i|u}{s|d|i|u}{s|d|i|u}
577 void::function::do_fmpy:int Dest, int PD, sim_fpu s1, sim_fpu s2
584 sim_fpu_to64i (&i1, &s1, 0);
585 sim_fpu_to64i (&i2, &s2, 0);
586 GPR (Dest) = i1 * i2;
587 TRACE_FPU2I (GPR (Dest), s1, s2);
590 case 3: /* unsigned */
594 sim_fpu_to64u (&u1, &s1, 0);
595 sim_fpu_to64u (&u2, &s2, 0);
596 GPR (Dest) = u1 * u2;
597 TRACE_FPU2I (GPR (Dest), s1, s2);
603 sim_fpu_mul (&ans, &s1, &s2);
604 set_fp_reg (_SD, Dest, ans, PD);
605 TRACE_FPU3 (ans, s1, s2);
608 31.Dest,26.Source2,21.0b111110010,12.0,11./,10.PD,8.P2,6.P1,4.Source1::f::fmpy r
609 "fmpy.%s<PX#P1>%s<PX#P2>%s<PX#PD> r<Source1>, r<Source2>, r<Dest>"
610 do_fmpy (_SD, Dest, PD,
611 get_fp_reg (_SD, Source1, vSource1, P1),
612 get_fp_reg (_SD, Source2, vSource2, P2));
613 31.Dest,26.Source2,21.0b111110010,12.1,11./,10.PD,8.P2,6.P1,4./+SinglePrecisionFloatingPoint::f::fmpy l
614 "fmpy.%s<PX#P1>%s<PX#P2>%s<PX#PD> 0x%08lx<SinglePrecisionFloatingPoint>, r<Source2>, r<Dest>"
615 do_fmpy (_SD, Dest, PD,
616 get_fp_reg (_SD, -1, SinglePrecisionFloatingPoint, P1),
617 get_fp_reg (_SD, Source2, vSource2, P2));
620 // frndm.{s|d|i|u}{s|d|i|u}
621 void::function::do_frnd:int Dest, int PD, sim_fpu s1
622 set_fp_reg (_SD, Dest, s1, PD);
624 31.Dest,26./,21.0b111110100,12.0,11.r,10.PD,8.0b11,6.P1,4.Source::f::frndm r
625 "frndm.%s<PX#P1>%s<PX#PD> r<Source>, r<Dest>"
626 do_frnd (_SD, Dest, PD,
627 get_fp_reg (_SD, Source, vSource, P1));
628 31.Dest,26./,21.0b111110100,12.1,11.r,10.PD,8.0b11,6.P1,4./+SinglePrecisionFloatingPoint::f::frndm l
629 "frndm.%s<PX#P1>%s<PX#PD> 0x%08lx<SinglePrecisionFloatingPoint>, r<Dest>"
630 do_frnd (_SD, Dest, PD,
631 get_fp_reg (_SD, -1, SinglePrecisionFloatingPoint, P1));
634 // frndn.{s|d|i|u}{s|d|i|u}
635 31.Dest,26./,21.0b111110100,12.0,11.r,10.PD,8.0b00,6.P1,4.Source::f::frndn r
636 "frndn.%s<PX#P1>%s<PX#PD> r<Source>, r<Dest>"
637 do_frnd (_SD, Dest, PD,
638 get_fp_reg (_SD, Source, vSource, P1));
639 31.Dest,26./,21.0b111110100,12.1,11.r,10.PD,8.0b00,6.P1,4./+SinglePrecisionFloatingPoint::f::frndn l
640 "frndn.%s<PX#P1>%s<PX#PD> 0x%08lx<SinglePrecisionFloatingPoint>, r<Dest>"
641 do_frnd (_SD, Dest, PD,
642 get_fp_reg (_SD, -1, SinglePrecisionFloatingPoint, P1));
645 // frndp.{s|d|i|u}{s|d|i|u}
646 31.Dest,26./,21.0b111110100,12.0,11.r,10.PD,8.0b10,6.P1,4.Source::f::frndp r
647 "frndp.%s<PX#P1>%s<PX#PD> r<Source>, r<Dest>"
648 do_frnd (_SD, Dest, PD,
649 get_fp_reg (_SD, Source, vSource, P1));
650 31.Dest,26./,21.0b111110100,12.1,11.r,10.PD,8.0b10,6.P1,4./+SinglePrecisionFloatingPoint::f::frndp l
651 "frndp.%s<PX#P1>%s<PX#PD> 0x%08lx<SinglePrecisionFloatingPoint>, r<Dest>"
652 do_frnd (_SD, Dest, PD,
653 get_fp_reg (_SD, -1, SinglePrecisionFloatingPoint, P1));
656 // frndz.{s|d|i|u}{s|d|i|u}
657 31.Dest,26./,21.0b111110100,12.0,11.r,10.PD,8.0b01,6.P1,4.Source::f::frndz r
658 "frndz.%s<PX#P1>%s<PX#PD> r<Source>, r<Dest>"
659 do_frnd (_SD, Dest, PD,
660 get_fp_reg (_SD, Source, vSource, P1));
661 31.Dest,26./,21.0b111110100,12.1,11.r,10.PD,8.0b01,6.P1,4./+SinglePrecisionFloatingPoint::f::frndz l
662 "frndz.%s<PX#P1>%s<PX#PD> 0x%08lx<SinglePrecisionFloatingPoint>, r<Dest>"
663 do_frnd (_SD, Dest, PD,
664 get_fp_reg (_SD, -1, SinglePrecisionFloatingPoint, P1));
667 // fsqrt.{s|d}{s|d}{s|d}
668 #void::function::do_fsqrt:unsigned32 *rDest, unsigned32 Source, unsigned32 Source2
669 # sim_io_error ("fsqrt");
670 31.Dest,26./,21.0b111110111,12.0,11./,10.PD,8.//,6.P1,4.Source::f::fsqrt r
671 "fsqrt.%s<PX#P1>%s<PX#PD> r<Source>, r<Dest>"
672 # do_fsqrt (_SD, rDest, vSource);
673 31.Dest,26./,21.0b111110111,12.1,11./,10.PD,8.//,6.P1,4./+SinglePrecisionFloatingPoint::f::fsqrt l
674 "fsqrt.%s<PX#P1>%s<PX#PD> 0x%08lx<SinglePrecisionFloatingPoint>, r<Dest>"
675 # do_fsqrt (_SD, rDest, SinglePrecisionFloatingPoint);
678 // fsub.{s|d}{s|d}{s|d}
679 void::function::do_fsub:int Dest, int PD, sim_fpu s1, sim_fpu s2
681 sim_fpu_sub (&ans, &s1, &s2);
682 TRACE_FPU3 (ans, s1, s2);
683 set_fp_reg (_SD, Dest, ans, PD);
684 31.Dest,26.Source2,21.0b111110001,12.0,11.r,10.PD,8.P2,6.P1,4.Source1::f::fsub r
685 "fsub.%s<PX#P1>%s<PX#P2>%s<PX#PD> r<Source1>, r<Source2>, r<Dest>"
686 do_fsub (_SD, Dest, PD,
687 get_fp_reg (_SD, Source1, vSource1, P1),
688 get_fp_reg (_SD, Source2, vSource2, P2));
689 31.Dest,26.Source2,21.0b111110001,12.1,11.r,10.PD,8.P2,6.P1,4./+SinglePrecisionFloatingPoint::f::fsub l
690 "fsub.%s<PX#P1>%s<PX#P2>%s<PX#PD> 0x%08lx<SinglePrecisionFloatingPoint>, r<Source2>, r<Dest>"
691 do_fsub (_SD, Dest, PD,
692 get_fp_reg (_SD, -1, SinglePrecisionFloatingPoint, P1),
693 get_fp_reg (_SD, Source2, vSource2, P2));
697 31./,21.0b0000000,14./::::illop
699 31./,21.0b111111111,12./::::illop l
707 instruction_address::function::do_jsr:instruction_address nia, signed32 *rLink, int annul, unsigned32 offset, unsigned32 base
708 address_word target = offset + base;
709 TRACE_UCOND_BR (MY_INDEX, target);
710 nia = do_branch (_SD, annul, target, 1, rLink);
712 sim_engine_abort (SD, CPU, cia,
713 "0x%lx: destination address 0x%lx misaligned",
714 (unsigned long) cia.ip,
715 (unsigned long) nia.dp);
717 31.Link,26.Base,21.0b100010,15.A,14.SignedOffset::::jsr i
718 "jsr%s<A> <SignedOffset>, r<Link>"
719 nia = do_jsr (_SD, nia, rLink, A, vSignedOffset, vBase);
720 31.Link,26.Base,21.0b11100010,13.A,12.0,11./,4.IndOff::::jsr r
721 "jsr%s<A> r<IndOff>, r<Link>"
722 nia = do_jsr (_SD, nia, rLink, A, rIndOff, vBase);
723 31.Link,26.Base,21.0b11100010,13.A,12.1,11./+LongSignedImmediate::::jsr l
724 "jsr%s<A> <LongSignedImmediate>, r<Link>"
725 nia = do_jsr (_SD, nia, rLink, A, LongSignedImmediate, vBase);
729 void::function::do_ld:int Dest, unsigned32 base, unsigned32 *rBase, int m , int sz, int S, unsigned32 offset
734 addr = base + (S ? (offset << 0) : offset);
737 GPR(Dest) = MEM (signed, addr, 1);
740 addr = base + (S ? (offset << 1) : offset);
743 GPR(Dest) = MEM (signed, addr, 2);
746 addr = base + (S ? (offset << 2) : offset);
749 GPR(Dest) = MEM (signed, addr, 4);
755 sim_engine_abort (SD, CPU, cia, "0x%lx: ld.d to odd register %d",
757 addr = base + (S ? (offset << 3) : offset);
760 val = MEM (signed, addr, 8);
761 GPR(Dest + 1) = VH4_8 (val);
762 GPR(Dest + 0) = VL4_8 (val);
767 sim_engine_abort (SD, CPU, cia, "ld - invalid sz %d", sz);
769 TRACE_LD (GPR(Dest), m, S, base, offset);
770 const char *::function::str_sz:int sz
779 const char *::function::str_m:int m
784 const char *::function::str_S:int S
789 31.Dest,26.Base,21.0b0100,17.m,16.sz,14.SignedOffset::::ld i
790 "ld%s<sz> <SignedOffset> (r<Base>%s<m>), r<Dest>"
791 do_ld (_SD, Dest, vBase, rBase, m, sz, 0, vSignedOffset);
792 31.Dest,26.Base,21.0b110100,15.m,14.sz,12.0,11.S,10.0,9./,4.IndOff::::ld r
793 "ld%s<sz> r<IndOff>%s<S> (r<Base>%s<m>), r<Dest>"
794 do_ld (_SD, Dest, vBase, rBase, m, sz, S, rIndOff);
795 31.Dest,26.Base,21.0b110100,15.m,14.sz,12.1,11.S,10.0,9./+LongSignedImmediateOffset::::ld l
796 "ld%s<sz> 0x%08lx<LongSignedImmediateOffset>%s<S> (r<Base>%s<m>), r<Dest>"
797 do_ld (_SD, Dest, vBase, rBase, m, sz, S, LongSignedImmediateOffset);
801 void::function::do_ld_u:unsigned32 *rDest, unsigned32 base, unsigned32 *rBase, int m , int sz, int S, unsigned32 offset
806 addr = base + (S ? (offset << 0) : offset);
807 *rDest = MEM (unsigned, addr, 1);
810 addr = base + (S ? (offset << 1) : offset);
811 *rDest = MEM (unsigned, addr, 2);
815 sim_engine_abort (SD, CPU, cia, "ld.u - invalid sz %d", sz);
819 TRACE_LD (m, S, *rDest, base, offset);
820 31.Dest,26.Base,21.0b0101,17.m,16.sz,14.SignedOffset::::ld.u i
821 "ld.u%s<sz> <SignedOffset> (r<Base>%s<m>), r<Dest>"
822 do_ld_u (_SD, rDest, vBase, rBase, m, sz, 0, vSignedOffset);
823 31.Dest,26.Base,21.0b110101,15.m,14.sz,12.0,11.S,10.0,9./,4.IndOff::::ld.u r
824 "ld.u%s<sz> r<IndOff>%s<S> (r<Base>%s<m>), r<Dest>"
825 do_ld_u (_SD, rDest, vBase, rBase, m, sz, S, rIndOff);
826 31.Dest,26.Base,21.0b110101,15.m,14.sz,12.1,11.S,10.0,9./+LongSignedImmediateOffset::::ld.u l
827 "ld.u%s<sz> 0x%08lx<LongSignedImmediateOffset>%s<S> (r<Base>%s<m>), r<Dest>"
828 do_ld_u (_SD, rDest, vBase, rBase, m, sz, S, LongSignedImmediateOffset);
832 31.Dest,26.Source,21.0b111111000,12.0,11./::::lmo
833 "lmo r<Source>, r<Dest>"
835 for (b = 0; b < 32; b++)
836 if (vSource & BIT32 (31 - b))
838 TRACE_ALU2 (MY_INDEX, b, vSource);
842 // nop - see rdcr 0, r0
845 void::function::do_or:unsigned32 *rDest, unsigned32 Source1, unsigned32 Source2
846 unsigned32 result = Source1 | Source2;
847 TRACE_ALU3 (MY_INDEX, result, Source1, Source2);
852 31.Dest,26.Source2,21.0b0010111,14.UnsignedImmediate::::or.tt i
853 "or.tt <UnsignedImmediate>, r<Source2>, r<Dest>"
854 do_or (_SD, rDest, vSource1, vSource2);
855 31.Dest,26.Source2,21.0b110010111,12.0,11./,4.Source1::::or.tt r
856 "or.tt r<Source1>, r<Source2>, r<Dest>"
857 do_or (_SD, rDest, vSource1, vSource2);
858 31.Dest,26.Source2,21.0b110010111,12.1,11./+LongUnsignedImmediate::::or.tt l
859 "or.tt 0x%08lx<LongUnsignedImmediate>, r<Source2>, r<Dest>"
860 do_or (_SD, rDest, LongUnsignedImmediate, vSource2);
864 31.Dest,26.Source2,21.0b0011110,14.UnsignedImmediate::::or.ff i
865 "or.ff <UnsignedImmediate>, r<Source2>, r<Dest>"
866 do_or (_SD, rDest, ~vSource1, ~vSource2);
867 31.Dest,26.Source2,21.0b110011110,12.0,11./,4.Source1::::or.ff r
868 "or.ff r<Source1>, r<Source2>, r<Dest>"
869 do_or (_SD, rDest, ~vSource1, ~vSource2);
870 31.Dest,26.Source2,21.0b110011110,12.1,11./+LongUnsignedImmediate::::or.ff l
871 "or.ff 0x%08lx<LongUnsignedImmediate>, r<Source2>, r<Dest>"
872 do_or (_SD, rDest, ~LongUnsignedImmediate, ~vSource2);
876 31.Dest,26.Source2,21.0b0011101,14.UnsignedImmediate::::or.ft i
877 "or.ft <UnsignedImmediate>, r<Source2>, r<Dest>"
878 do_or (_SD, rDest, ~vSource1, vSource2);
879 31.Dest,26.Source2,21.0b110011101,12.0,11./,4.Source1::::or.ft r
880 "or.ft r<Source1>, r<Source2>, r<Dest>"
881 do_or (_SD, rDest, ~vSource1, vSource2);
882 31.Dest,26.Source2,21.0b110011101,12.1,11./+LongUnsignedImmediate::::or.ft l
883 "or.ft 0x%08lx<LongUnsignedImmediate>, r<Source2>, r<Dest>"
884 do_or (_SD, rDest, ~LongUnsignedImmediate, vSource2);
888 31.Dest,26.Source2,21.0b0011011,14.UnsignedImmediate::::or.tf i
889 "or.tf <UnsignedImmediate>, r<Source2>, r<Dest>"
890 do_or (_SD, rDest, vSource1, ~vSource2);
891 31.Dest,26.Source2,21.0b110011011,12.0,11./,4.Source1::::or.tf r
892 "or.tf r<Source1>, r<Source2>, r<Dest>"
893 do_or (_SD, rDest, vSource1, ~vSource2);
894 31.Dest,26.Source2,21.0b110011011,12.1,11./+LongUnsignedImmediate::::or.tf l
895 "or.tf 0x%08lx<LongUnsignedImmediate>, r<Source2>, r<Dest>"
896 do_or (_SD, rDest, LongUnsignedImmediate, ~vSource2);
900 void::function::do_rdcr:unsigned32 Dest, int cr
901 TRACE_SINK2 (MY_INDEX, Dest, cr);
902 GPR (Dest) = CR (cr);
903 31.Dest,26.0,21.0b0000100,14.UCRN::::rdcr i
904 "rdcr CR[<UCRN>], r<Dest>"
905 do_rdcr (_SD, Dest, UCRN);
906 31.Dest,26.0,21.0b110000100,12.0,11./,4.INDCR::::rdcr r
907 "rdcr CR[r<INDCR>], r<Dest>"
908 do_rdcr (_SD, Dest, UCRN);
909 31.Dest,26.0,21.0b110000100,12.1,11./+UnsignedControlRegisterNumber::::rdcr l
910 "rdcr CR[<UnsignedControlRegisterNumber>], r<Dest>"
911 do_rdcr (_SD, Dest, UnsignedControlRegisterNumber);
915 31.Dest,26.Source,21.0b111111001,12.0,11./::::rmo
916 "rmo r<Source>, r<Dest>"
918 for (b = 0; b < 32; b++)
919 if (vSource & BIT32 (b))
923 TRACE_ALU2 (MY_INDEX, b, vSource);
937 void::function::do_shift:int Dest, unsigned32 source, int Merge, int i, int n, int EndMask, int Rotate
938 /* see 10-30 for a reasonable description */
939 unsigned32 input = source;
942 unsigned32 shiftmask;
945 /* rotate the source */
948 rotated = ROTR32 (source, Rotate);
949 nRotate = (- Rotate) & 31;
953 rotated = ROTL32 (source, Rotate);
956 /* form the end mask */
958 endmask = ~ (unsigned32)0;
960 endmask = (1 << EndMask) - 1;
963 /* form the shiftmask */
966 case 0: case 1: case 2:
967 shiftmask = ~ (unsigned32)0; /* disabled */
969 case 3: case 5: /* enabled - 0 -> 32 */
971 shiftmask = ~ (unsigned32)0;
973 shiftmask = ((1 << nRotate) - 1); /* enabled - 0 -> 0 */
976 shiftmask = ((1 << nRotate) - 1); /* enabled - 0 -> 0 */
979 shiftmask = ~((1 << nRotate) - 1); /* inverted */
982 sim_engine_abort (SD, CPU, cia,
983 "0x%lx: Invalid merge (%d) for shift",
984 (long) cia.ip, (int) source);
987 /* and the composite mask */
988 cm = shiftmask & endmask;
992 case 0: case 3: case 6: /* zero */
993 GPR (Dest) = rotated & cm;
995 case 1: case 4: case 7: /* merge */
996 GPR (Dest) = (rotated & cm) | (GPR (Dest) & ~cm);
998 case 2: case 5: /* sign */
1001 GPR (Dest) = rotated & cm;
1002 for (b = 1; b <= 31; b++)
1003 if (!MASKED32 (cm, b, b))
1004 GPR (Dest) |= INSERTED32 (EXTRACTED32 (GPR (Dest), b - 1, b - 1),
1009 sim_engine_abort (SD, CPU, cia,
1010 "0x%lx: Invalid merge (%d)",
1011 (long) cia.ip, (int) source);
1014 TRACE_SHIFT (MY_INDEX, GPR (Dest), input, i, n, Merge, EndMask, Rotate);
1015 const char *::function::str_Merge:int Merge
1018 case 0: return "dz";
1019 case 1: return "dm";
1020 case 2: return "ds";
1021 case 3: return "ez";
1022 case 4: return "em";
1023 case 5: return "es";
1024 case 6: return "iz";
1025 case 7: return "im";
1026 default: return "?";
1028 31.Dest,26.Source,21.0b0001,17.Merge,14./,11.i,10.n,9.EndMask,4.Rotate::::sl i
1029 "sl.%s<Merge> <Rotate>, <EndMask>, r<Source>, r<Dest>"
1030 do_shift (_SD, Dest, vSource, Merge, i, n, EndMask, Rotate);
1031 31.Dest,26.Source,21.0b110001,15.Merge,12.0,11.i,10.n,9.EndMask,4.RotReg::::sl r
1032 "sl.%s<Merge> r<RotReg>, <EndMask>, r<Source>, r<Dest>"
1033 do_shift (_SD, Dest, vSource, Merge, i, n, EndMask, GPR (RotReg) & 31);
1036 // sli.{d|e|i}{m|s|z} - see shift
1039 // sr.{d|e|i}{m|s|z} - see shift
1042 // sra - see sr.es - see shift
1045 // sri.{d|e|i}{m|s|z} - see shift
1052 void::function::do_st:int Source, unsigned32 base, unsigned32 *rBase, int m , int sz, int S, unsigned32 offset
1057 addr = base + (S ? (offset << 0) : offset);
1058 STORE (addr, 1, GPR(Source));
1061 addr = base + (S ? (offset << 1) : offset);
1062 STORE (addr, 2, GPR(Source));
1065 addr = base + (S ? (offset << 2) : offset);
1066 STORE (addr, 4, GPR(Source));
1072 sim_engine_abort (SD, CPU, cia,
1073 "0x%lx: st.d with odd source register %d",
1075 addr = base + (S ? (offset << 3) : offset);
1076 val = U8_4 (GPR(Source + 1), GPR(Source));
1077 STORE (addr, 8, val);
1082 sim_engine_abort (SD, CPU, cia, "st - invalid sz %d", sz);
1086 TRACE_ST (Source, m, S, base, offset);
1087 31.Source,26.Base,21.0b0110,17.m,16.sz,14.SignedOffset::::st i
1088 "st%s<sz> <SignedOffset> (r<Base>%s<m>), r<Source>"
1089 do_st (_SD, Source, vBase, rBase, m, sz, 0, vSignedOffset);
1090 31.Source,26.Base,21.0b110110,15.m,14.sz,12.0,11.S,10.0,9./,4.IndOff::::st r
1091 "st%s<sz> r<IndOff>%s<S> (r<Base>%s<m>), r<Source>"
1092 do_st (_SD, Source, vBase, rBase, m, sz, S, rIndOff);
1093 31.Source,26.Base,21.0b110110,15.m,14.sz,12.1,11.S,10.0,9./+LongSignedImmediateOffset::::st l
1094 "st%s<sz> 0x%08lx<LongSignedImmediateOffset>%s<S> (r<Base>%s<m>), r<Source>"
1095 do_st (_SD, Source, vBase, rBase, m, sz, S, LongSignedImmediateOffset);
1099 void::function::do_sub:signed32 *rDest, signed32 Source1, signed32 Source2
1100 ALU_BEGIN (Source1);
1103 TRACE_ALU3 (MY_INDEX, *rDest, Source1, Source2);
1104 31.Dest,26.Source2,21.0b101101,15.0,14.SignedImmediate::::sub i
1105 "sub <SignedImmediate>, r<Source2>, r<Dest>"
1106 do_sub (_SD, rDest, vSource1, vSource2);
1107 31.Dest,26.Source2,21.0b11101101,13.0,12.0,11./,4.Source1::::sub r
1108 "sub r<Source1>, r<Source2>, r<Dest>"
1109 do_sub (_SD, rDest, vSource1, vSource2);
1110 31.Dest,26.Source2,21.0b11101101,13.0,12.1,11./+LongSignedImmediate::::sub l
1111 "sub 0x%08lx<LongSignedImmediate>, r<Source2>, r<Dest>"
1112 do_sub (_SD, rDest, LongSignedImmediate, vSource2);
1116 void::function::do_subu:unsigned32 *rDest, unsigned32 Source1, signed32 Source2
1117 unsigned32 result = Source1 - Source2;
1118 TRACE_ALU3 (MY_INDEX, result, Source1, Source2);
1120 // NOTE - the book has 15.1 which conflicts with subu.
1121 31.Dest,26.Source2,21.0b101101,15.1,14.SignedImmediate::::subu i
1122 "subu <SignedImmediate>, r<Source2>, r<Dest>"
1123 do_subu (_SD, rDest, vSource1, vSource2);
1124 31.Dest,26.Source2,21.0b11101101,13.1,12.0,11./,4.Source1::::subu r
1125 "subu r<Source1>, r<Source2>, r<Dest>"
1126 do_subu (_SD, rDest, vSource1, vSource2);
1127 31.Dest,26.Source2,21.0b11101101,13.1,12.1,11./+LongSignedImmediate::::subu l
1128 "subu 0x%08lx<LongSignedImmediate>, r<Source2>, r<Dest>"
1129 do_subu (_SD, rDest, LongSignedImmediate, vSource2);
1133 void::function::do_swcr:int Dest, signed32 source, signed32 cr
1134 tic80_control_regs reg = tic80_index2cr (cr);
1135 /* cache the old CR value */
1136 unsigned32 old_cr = CR (cr);
1137 /* Handle the write if allowed */
1138 if (cr >= 0x4000 || !(CPU)->is_user_mode)
1148 /* Finish off the read */
1149 GPR (Dest) = old_cr;
1150 TRACE_SINK3 (MY_INDEX, source, cr, Dest);
1151 31.Dest,26.Source,21.0b000010,15.1,14.UCRN::::swcr i
1152 "swcr CR[<UCRN>], r<Dest>"
1153 do_swcr (_SD, Dest, vSource, UCRN);
1154 31.Dest,26.Source,21.0b11000010,13.1,12.0,11./,4.INDCR::::swcr r
1155 "swcr CR[r<INDCR>], r<Dest>"
1156 do_swcr (_SD, Dest, vSource, UCRN);
1157 31.Dest,26.Source,21.0b11000010,13.1,12.1,11./+LongUnsignedControlRegisterNumber::::swcr l
1158 "swcr CR[<LongUnsignedControlRegisterNumber>], r<Dest>"
1159 do_swcr (_SD, Dest, vSource, LongUnsignedControlRegisterNumber);
1163 void::function::do_trap:unsigned32 trap_number
1165 TRACE_SINK1 (MY_INDEX, trap_number);
1166 switch (trap_number)
1173 sim_engine_halt (SD, CPU, NULL, cia, sim_exited, GPR(2));
1180 for (i = 0; i < GPR(6); i++)
1183 c = MEM (unsigned, GPR(4) + i, 1);
1184 sim_io_write_stdout (SD, &c, 1);
1186 else if (GPR(2) == 2)
1187 for (i = 0; i < GPR(6); i++)
1190 c = MEM (unsigned, GPR(4) + i, 1);
1191 sim_io_write_stderr (SD, &c, 1);
1194 sim_engine_abort (SD, CPU, cia,
1195 "0x%lx: write to invalid fid %d",
1196 (long) cia.ip, (int) GPR(2));
1200 case 20: /* GETPID */
1206 if ( GPR (2) != (unsigned) getpid ())
1208 int ret = kill (GPR(2), GPR(4));
1216 sim_engine_halt (SD, CPU, NULL, cia, sim_signalled, GPR(4));
1220 /* For system calls which are defined, just return EINVAL instead of trapping */
1223 GPR(2) = -22; /* -EINVAL */
1226 sim_engine_abort (SD, CPU, cia,
1227 "0x%lx: unknown syscall %d",
1228 (long) cia.ip, (int) GPR(15));
1232 sim_engine_halt (SD, CPU, NULL, cia, sim_stopped, SIM_SIGTRAP);
1234 /* Add a few traps for now to print the register state */
1241 if (!TRACE_ALU_P (CPU))
1242 trace_one_insn (SD, CPU, cia.ip, 1, itable[MY_INDEX].file,
1243 itable[MY_INDEX].line_nr, "trap",
1244 "Trap %ld", (long) trap_number);
1246 for (i = 0; i < 32; i++)
1247 sim_io_eprintf (SD, "%s0x%.8lx%s", ((i % 8) == 0) ? "\t" : " ", (long)GPR(i),
1248 (((i+1) % 8) == 0) ? "\n" : "");
1249 sim_io_write_stderr (SD, "\n", 1);
1253 sim_engine_abort (SD, CPU, cia,
1254 "0x%lx: unsupported trap %d",
1255 (long) cia.ip, (int) trap_number);
1257 31./,27.0,26./,21.0b0000001,14.UTN::::trap i
1260 31./,27.0,26./,21.0b110000001,12.0,11./,4.INDTR::::trap r
1263 31./,27.0,26./,21.0b110000001,12.1,11./+UTN::::trap l
1269 31.*,26.Dest,21.0b11110,16./,15.0b000,12.0,11./,10.*,9.*,7.PD,6.*,5.P1,4.Source::f::vadd r
1270 31.*,26.Dest,21.0b11110,16./,15.0b000,12.1,11./,10.*,9.*,7.PD,6.*,5.P1,4.Source::f::vadd l
1273 // vld{0|1}.{s|d} - see above - same instruction
1274 #31.Dest,26.*,21.0b11110,16.*,10.1,9.S,8.*,6.p,7.******::f::vld
1278 #31.*, 26.Source2,21.0b11110,16.a0,15.0b110,12.0,11.a1,10.*,9.*, 8.Z,7./,6.*,5./,4.Source1::f::vmac.ss ra
1279 31.Dest,26.Source2,21.0b11110,16.a0,15.0b110,12.0,11.a1,10.0,9.PD,8.Z,7./,6.0,5./,4.Source1::f::vmac.ss rr
1280 #31.*, 26.Source2,21.0b11110,16.a0,15.0b110,12.1,11.a1,10.*,9.*, 8.Z,7./,6.*,5./,4./::f::vmac.ss ia
1281 31.Dest,26.Source2,21.0b11110,16.a0,15.0b110,12.1,11.a1,10.0,9.PD,8.Z,7./,6.0,5./,4./::f::vmac.ss ir
1285 31.*,26.Dest,21.0b11110,16./,15.0b010,12.0,11./,10.*,8.*,7.PD,6.*,5.P1,4.Source::f::vmpy r
1286 31.*,26.Dest,21.0b11110,16./,15.0b010,12.1,11./,10.*,8.*,7.PD,6.*,5.P1,4./::f::vmpy l
1290 #31.*, 26.Source2,21.0b11110,16.a0,15.0b111,12.0,11.a1,10.*,9.*, 8.Z,7./,6.*,5./,4.Source1::f::vmsc.ss ra
1291 31.Dest,26.Source2,21.0b11110,16.a0,15.0b111,12.0,11.a1,10.0,9.PD,8.Z,7./,6.0,5./,4.Source1::f::vmsc.ss rr
1292 #31.*, 26.Source2,21.0b11110,16.a0,15.0b111,12.1,11.a1,10.*,9.*, 8.Z,7./,6.*,5./,4./::f::vmsc.ss ia
1293 31.Dest,26.Source2,21.0b11110,16.a0,15.0b111,12.1,11.a1,10.0,9.PD,8.Z,7./,6.0,5./,4./::f::vmsc.ss ir
1297 31.*,26.Dest,21.0b11110,16.a0,15.0b011,12.0,11.a1,10.*,8.Z,7.PD,6.*,5./,4.Source::f::vmsub r
1298 31.*,26.Dest,21.0b11110,16.a0,15.0b011,12.1,11.a1,10.*,8.Z,7.PD,6.*,5./,4./::f::vmsub l
1302 31.*,26.Dest,21.0b11110,16.a0,15.0b100,12.0,11.a1,10.*,8.PD,6.*,5.P1,4.Source::f::vrnd f r
1303 31.*,26.Dest,21.0b11110,16.a0,15.0b100,12.1,11.a1,10.*,8.PD,6.*,5.P1,4./::f::vrnd f l
1307 31.*,26.Dest,21.0b11110,16./,15.0b101,12.0,11./,10.*,8./,7.PD,6.*,5.P1,4.Source::f::vrnd i r
1308 31.*,26.Dest,21.0b11110,16./,15.0b101,12.1,11./,10.*,8./,7.PD,6.*,5.P1,4./::f::vrnd i l
1311 // vst.{s|d} - see above - same instruction
1312 #31.Source,26.*,21.0b11110,16.*,10.0,9.S,8.*,6.1,5.*::f::vst
1316 31.*,26.Dest,21.0b11110,16./,15.0b001,12.0,11./,10.*,8./,7.PD,6.*,5.P1,4.Source::f::vsub r
1317 31.*,26.Dest,21.0b11110,16./,15.0b001,12.1,11./,10.*,8./,7.PD,6.*,5.P1,4./::f::vsub l
1320 // wrcr - see swcr, creg, source, r0
1324 void::function::do_xnor:signed32 *rDest, signed32 source1, signed32 source2
1325 unsigned32 result = ~ (source1 ^ source2);
1326 TRACE_ALU3 (MY_INDEX, result, source1, source2);
1328 31.Dest,26.Source2,21.0b0011001,14.UnsignedImmediate::::xnor i
1329 "xnor <UnsignedImmediate>, r<Source2>, r<Dest>"
1330 do_xnor (_SD, rDest, vSource1, vSource2);
1331 31.Dest,26.Source2,21.0b110011001,12.0,11./,4.Source1::::xnor r
1332 "xnor r<Source1>, r<Source2>, r<Dest>"
1333 do_xnor (_SD, rDest, vSource1, vSource2);
1334 31.Dest,26.Source2,21.0b110011001,12.1,11./+LongUnsignedImmediate::::xnor l
1335 "xnor 0x%08lx<LongUnsignedImmediate>, r<Source2>, r<Dest>"
1336 do_xnor (_SD, rDest, LongUnsignedImmediate, vSource2);
1340 void::function::do_xor:signed32 *rDest, signed32 source1, signed32 source2
1341 unsigned32 result = source1 ^ source2;
1342 TRACE_ALU3 (MY_INDEX, result, source1, source2);
1344 31.Dest,26.Source2,21.0b0010110,14.UnsignedImmediate::::xor i
1345 "xor <UnsignedImmediate>, r<Source2>, r<Dest>"
1346 do_xor (_SD, rDest, vSource1, vSource2);
1347 31.Dest,26.Source2,21.0b110010110,12.0,11./,4.Source1::::xor r
1348 "xor r<Source1>, r<Source2>, r<Dest>"
1349 do_xor (_SD, rDest, vSource1, vSource2);
1350 31.Dest,26.Source2,21.0b110010110,12.1,11./+LongUnsignedImmediate::::xor l
1351 "xor 0x%08lx<LongUnsignedImmediate>, r<Source2>, r<Dest>"
1352 do_xor (_SD, rDest, LongUnsignedImmediate, vSource2);