1 /* BFD back-end for verilog hex memory dump files.
2 Copyright (C) 2009-2022 Free Software Foundation, Inc.
3 Written by Anthony Green <green@moxielogic.com>
5 This file is part of BFD, the Binary File Descriptor library.
7 This program is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 3 of the License, or
10 (at your option) any later version.
12 This program is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
17 You should have received a copy of the GNU General Public License
18 along with this program; if not, write to the Free Software
19 Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston,
20 MA 02110-1301, USA. */
24 Verilog hex memory file handling
28 Verilog hex memory files cannot hold anything but addresses
29 and data, so that's all that we implement.
31 The syntax of the text file is described in the IEEE standard
32 for Verilog. Briefly, the file contains two types of tokens:
33 data and optional addresses. The tokens are separated by
34 whitespace and comments. Comments may be single line or
35 multiline, using syntax similar to C++. Addresses are
36 specified by a leading "at" character (@) and are always
37 hexadecimal strings. Data and addresses may contain
38 underscore (_) characters.
40 If no address is specified, the data is assumed to start at
41 address 0. Similarly, if data exists before the first
42 specified address, then that data is assumed to start at
51 @1000 specifies the starting address for the memory data.
52 The following characters describe the 5 bytes at 0x1000. */
58 #include "libiberty.h"
59 #include "safe-ctype.h"
61 /* Modified by obcopy.c
62 Data width in bytes. */
63 unsigned int VerilogDataWidth
= 1;
65 /* Macros for converting between hex and binary. */
67 static const char digs
[] = "0123456789ABCDEF";
69 #define NIBBLE(x) hex_value (x)
70 #define HEX(buffer) ((NIBBLE ((buffer)[0]) << 4) + NIBBLE ((buffer)[1]))
72 d[1] = digs[(x) & 0xf]; \
73 d[0] = digs[((x) >> 4) & 0xf];
75 /* When writing a verilog memory dump file, we write them in the order
76 in which they appear in memory. This structure is used to hold them
79 struct verilog_data_list_struct
81 struct verilog_data_list_struct
*next
;
87 typedef struct verilog_data_list_struct verilog_data_list_type
;
89 /* The verilog tdata information. */
91 typedef struct verilog_data_struct
93 verilog_data_list_type
*head
;
94 verilog_data_list_type
*tail
;
99 verilog_set_arch_mach (bfd
*abfd
, enum bfd_architecture arch
, unsigned long mach
)
101 if (arch
!= bfd_arch_unknown
)
102 return bfd_default_set_arch_mach (abfd
, arch
, mach
);
104 abfd
->arch_info
= & bfd_default_arch_struct
;
108 /* We have to save up all the outpu for a splurge before output. */
111 verilog_set_section_contents (bfd
*abfd
,
113 const void * location
,
115 bfd_size_type bytes_to_do
)
117 tdata_type
*tdata
= abfd
->tdata
.verilog_data
;
118 verilog_data_list_type
*entry
;
120 entry
= (verilog_data_list_type
*) bfd_alloc (abfd
, sizeof (* entry
));
125 && (section
->flags
& SEC_ALLOC
)
126 && (section
->flags
& SEC_LOAD
))
130 data
= (bfd_byte
*) bfd_alloc (abfd
, bytes_to_do
);
133 memcpy ((void *) data
, location
, (size_t) bytes_to_do
);
136 entry
->where
= section
->lma
+ offset
;
137 entry
->size
= bytes_to_do
;
139 /* Sort the records by address. Optimize for the common case of
140 adding a record to the end of the list. */
141 if (tdata
->tail
!= NULL
142 && entry
->where
>= tdata
->tail
->where
)
144 tdata
->tail
->next
= entry
;
150 verilog_data_list_type
**look
;
152 for (look
= &tdata
->head
;
153 *look
!= NULL
&& (*look
)->where
< entry
->where
;
154 look
= &(*look
)->next
)
158 if (entry
->next
== NULL
)
166 verilog_write_address (bfd
*abfd
, bfd_vma address
)
172 /* Write the address. */
175 if (address
>= (bfd_vma
)1 << 32)
177 TOHEX (dst
, (address
>> 56));
179 TOHEX (dst
, (address
>> 48));
181 TOHEX (dst
, (address
>> 40));
183 TOHEX (dst
, (address
>> 32));
187 TOHEX (dst
, (address
>> 24));
189 TOHEX (dst
, (address
>> 16));
191 TOHEX (dst
, (address
>> 8));
193 TOHEX (dst
, (address
));
197 wrlen
= dst
- buffer
;
199 return bfd_bwrite ((void *) buffer
, wrlen
, abfd
) == wrlen
;
202 /* Write a record of type, of the supplied number of bytes. The
203 supplied bytes and length don't have a checksum. That's worked
207 verilog_write_record (bfd
*abfd
,
208 const bfd_byte
*data
,
212 const bfd_byte
*src
= data
;
216 /* Paranoia - check that we will not overflow "buffer". */
217 if (((end
- data
) * 2) /* Number of hex characters we want to emit. */
218 + ((end
- data
) / VerilogDataWidth
) /* Number of spaces we want to emit. */
219 + 2 /* The carriage return & line feed characters. */
220 > (long) sizeof (buffer
))
222 /* FIXME: Should we generate an error message ? */
227 FIXME: Under some circumstances we can emit a space at the end of
228 the line. This is not really necessary, but catching these cases
229 would make the code more complicated. */
230 if (VerilogDataWidth
== 1)
232 for (src
= data
; src
< end
;)
241 else if (bfd_little_endian (abfd
))
243 /* If the input byte stream contains:
245 and VerilogDataWidth is 4 then we want to emit:
249 for (src
= data
; src
< (end
- VerilogDataWidth
); src
+= VerilogDataWidth
)
251 for (i
= VerilogDataWidth
- 1; i
>= 0; i
--)
259 /* Emit any remaining bytes. Be careful not to read beyond "end". */
269 for (src
= data
; src
< end
;)
274 if ((src
- data
) % VerilogDataWidth
== 0)
281 wrlen
= dst
- buffer
;
283 return bfd_bwrite ((void *) buffer
, wrlen
, abfd
) == wrlen
;
287 verilog_write_section (bfd
*abfd
,
288 tdata_type
*tdata ATTRIBUTE_UNUSED
,
289 verilog_data_list_type
*list
)
291 unsigned int octets_written
= 0;
292 bfd_byte
*location
= list
->data
;
294 verilog_write_address (abfd
, list
->where
);
295 while (octets_written
< list
->size
)
297 unsigned int octets_this_chunk
= list
->size
- octets_written
;
299 if (octets_this_chunk
> 16)
300 octets_this_chunk
= 16;
302 if (! verilog_write_record (abfd
,
304 location
+ octets_this_chunk
))
307 octets_written
+= octets_this_chunk
;
308 location
+= octets_this_chunk
;
315 verilog_write_object_contents (bfd
*abfd
)
317 tdata_type
*tdata
= abfd
->tdata
.verilog_data
;
318 verilog_data_list_type
*list
;
320 /* Now wander though all the sections provided and output them. */
323 while (list
!= (verilog_data_list_type
*) NULL
)
325 if (! verilog_write_section (abfd
, tdata
, list
))
332 /* Initialize by filling in the hex conversion array. */
337 static bool inited
= false;
346 /* Set up the verilog tdata information. */
349 verilog_mkobject (bfd
*abfd
)
355 tdata
= (tdata_type
*) bfd_alloc (abfd
, sizeof (tdata_type
));
359 abfd
->tdata
.verilog_data
= tdata
;
366 #define verilog_close_and_cleanup _bfd_generic_close_and_cleanup
367 #define verilog_bfd_free_cached_info _bfd_generic_bfd_free_cached_info
368 #define verilog_new_section_hook _bfd_generic_new_section_hook
369 #define verilog_bfd_is_target_special_symbol _bfd_bool_bfd_asymbol_false
370 #define verilog_bfd_is_local_label_name bfd_generic_is_local_label_name
371 #define verilog_get_lineno _bfd_nosymbols_get_lineno
372 #define verilog_find_nearest_line _bfd_nosymbols_find_nearest_line
373 #define verilog_find_inliner_info _bfd_nosymbols_find_inliner_info
374 #define verilog_make_empty_symbol _bfd_generic_make_empty_symbol
375 #define verilog_bfd_make_debug_symbol _bfd_nosymbols_bfd_make_debug_symbol
376 #define verilog_read_minisymbols _bfd_generic_read_minisymbols
377 #define verilog_minisymbol_to_symbol _bfd_generic_minisymbol_to_symbol
378 #define verilog_get_section_contents_in_window _bfd_generic_get_section_contents_in_window
379 #define verilog_bfd_get_relocated_section_contents bfd_generic_get_relocated_section_contents
380 #define verilog_bfd_relax_section bfd_generic_relax_section
381 #define verilog_bfd_gc_sections bfd_generic_gc_sections
382 #define verilog_bfd_merge_sections bfd_generic_merge_sections
383 #define verilog_bfd_is_group_section bfd_generic_is_group_section
384 #define verilog_bfd_group_name bfd_generic_group_name
385 #define verilog_bfd_discard_group bfd_generic_discard_group
386 #define verilog_section_already_linked _bfd_generic_section_already_linked
387 #define verilog_bfd_link_hash_table_create _bfd_generic_link_hash_table_create
388 #define verilog_bfd_link_add_symbols _bfd_generic_link_add_symbols
389 #define verilog_bfd_link_just_syms _bfd_generic_link_just_syms
390 #define verilog_bfd_final_link _bfd_generic_final_link
391 #define verilog_bfd_link_split_section _bfd_generic_link_split_section
393 const bfd_target verilog_vec
=
395 "verilog", /* Name. */
396 bfd_target_verilog_flavour
,
397 BFD_ENDIAN_UNKNOWN
, /* Target byte order. */
398 BFD_ENDIAN_UNKNOWN
, /* Target headers byte order. */
399 (HAS_RELOC
| EXEC_P
| /* Object flags. */
400 HAS_LINENO
| HAS_DEBUG
|
401 HAS_SYMS
| HAS_LOCALS
| WP_TEXT
| D_PAGED
),
402 (SEC_CODE
| SEC_DATA
| SEC_ROM
| SEC_HAS_CONTENTS
403 | SEC_ALLOC
| SEC_LOAD
| SEC_RELOC
), /* Section flags. */
404 0, /* Leading underscore. */
405 ' ', /* AR_pad_char. */
406 16, /* AR_max_namelen. */
407 0, /* match priority. */
408 TARGET_KEEP_UNUSED_SECTION_SYMBOLS
, /* keep unused section symbols. */
409 bfd_getb64
, bfd_getb_signed_64
, bfd_putb64
,
410 bfd_getb32
, bfd_getb_signed_32
, bfd_putb32
,
411 bfd_getb16
, bfd_getb_signed_16
, bfd_putb16
, /* Data. */
412 bfd_getb64
, bfd_getb_signed_64
, bfd_putb64
,
413 bfd_getb32
, bfd_getb_signed_32
, bfd_putb32
,
414 bfd_getb16
, bfd_getb_signed_16
, bfd_putb16
, /* Hdrs. */
423 _bfd_bool_bfd_false_error
,
425 _bfd_bool_bfd_false_error
,
426 _bfd_bool_bfd_false_error
,
428 { /* bfd_write_contents. */
429 _bfd_bool_bfd_false_error
,
430 verilog_write_object_contents
,
431 _bfd_bool_bfd_false_error
,
432 _bfd_bool_bfd_false_error
,
435 BFD_JUMP_TABLE_GENERIC (_bfd_generic
),
436 BFD_JUMP_TABLE_COPY (_bfd_generic
),
437 BFD_JUMP_TABLE_CORE (_bfd_nocore
),
438 BFD_JUMP_TABLE_ARCHIVE (_bfd_noarchive
),
439 BFD_JUMP_TABLE_SYMBOLS (_bfd_nosymbols
),
440 BFD_JUMP_TABLE_RELOCS (_bfd_norelocs
),
441 BFD_JUMP_TABLE_WRITE (verilog
),
442 BFD_JUMP_TABLE_LINK (_bfd_nolink
),
443 BFD_JUMP_TABLE_DYNAMIC (_bfd_nodynamic
),