1 /* Instruction printing code for the AMD 29000
2 Copyright 1990, 1993, 1994, 1995, 1998, 2000, 2001, 2002
3 Free Software Foundation, Inc.
4 Contributed by Cygnus Support. Written by Jim Kingdon.
6 This file is part of GDB and GNU Binutils.
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 2 of the License, or
11 (at your option) any later version.
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
18 You should have received a copy of the GNU General Public License
19 along with this program; if not, write to the Free Software
20 Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston,
21 MA 02110-1301, USA. */
25 #include "opcode/a29k.h"
27 /* Print a symbolic representation of a general-purpose
28 register number NUM on STREAM.
29 NUM is a number as found in the instruction, not as found in
30 debugging symbols; it must be in the range 0-255. */
33 print_general (int num
, struct disassemble_info
*info
)
36 (*info
->fprintf_func
) (info
->stream
, "gr%d", num
);
38 (*info
->fprintf_func
) (info
->stream
, "lr%d", num
- 128);
41 /* Like print_general but a special-purpose register.
43 The mnemonics used by the AMD assembler are not quite the same
44 as the ones in the User's Manual. We use the ones that the
48 print_special (unsigned int num
, struct disassemble_info
*info
)
50 /* Register names of registers 0-SPEC0_NUM-1. */
51 static char *spec0_names
[] =
53 "vab", "ops", "cps", "cfg", "cha", "chd", "chc", "rbp", "tmc", "tmr",
54 "pc0", "pc1", "pc2", "mmu", "lru", "rsn", "rma0", "rmc0", "rma1", "rmc1",
55 "spc0", "spc1", "spc2", "iba0", "ibc0", "iba1", "ibc1", "dba", "dbc",
58 #define SPEC0_NUM ((sizeof spec0_names) / (sizeof spec0_names[0]))
60 /* Register names of registers 128-128+SPEC128_NUM-1. */
61 static char *spec128_names
[] =
63 "ipc", "ipa", "ipb", "q", "alu", "bp", "fc", "cr"
65 #define SPEC128_NUM ((sizeof spec128_names) / (sizeof spec128_names[0]))
67 /* Register names of registers 160-160+SPEC160_NUM-1. */
68 static char *spec160_names
[] =
70 "fpe", "inte", "fps", "sr163", "exop"
72 #define SPEC160_NUM ((sizeof spec160_names) / (sizeof spec160_names[0]))
75 (*info
->fprintf_func
) (info
->stream
, spec0_names
[num
]);
76 else if (num
>= 128 && num
< 128 + SPEC128_NUM
)
77 (*info
->fprintf_func
) (info
->stream
, spec128_names
[num
-128]);
78 else if (num
>= 160 && num
< 160 + SPEC160_NUM
)
79 (*info
->fprintf_func
) (info
->stream
, spec160_names
[num
-160]);
81 (*info
->fprintf_func
) (info
->stream
, "sr%d", num
);
84 /* Is an instruction with OPCODE a delayed branch? */
87 is_delayed_branch (int opcode
)
89 return (opcode
== 0xa8 || opcode
== 0xa9 || opcode
== 0xa0 || opcode
== 0xa1
90 || opcode
== 0xa4 || opcode
== 0xa5
91 || opcode
== 0xb4 || opcode
== 0xb5
92 || opcode
== 0xc4 || opcode
== 0xc0
93 || opcode
== 0xac || opcode
== 0xad
97 /* Now find the four bytes of INSN and put them in *INSN{0,8,16,24}. */
100 find_bytes_big (char *insn
,
101 unsigned char *insn0
,
102 unsigned char *insn8
,
103 unsigned char *insn16
,
104 unsigned char *insn24
)
113 find_bytes_little (char *insn
,
114 unsigned char *insn0
,
115 unsigned char *insn8
,
116 unsigned char *insn16
,
117 unsigned char *insn24
)
125 typedef void (*find_byte_func_type
)
126 (char *, unsigned char *, unsigned char *,
127 unsigned char *, unsigned char *);
129 /* Print one instruction from MEMADDR on INFO->STREAM.
130 Return the size of the instruction (always 4 on a29k). */
133 print_insn (bfd_vma memaddr
, struct disassemble_info
*info
)
135 /* The raw instruction. */
138 /* The four bytes of the instruction. */
139 unsigned char insn24
, insn16
, insn8
, insn0
;
141 find_byte_func_type find_byte_func
= (find_byte_func_type
)info
->private_data
;
143 struct a29k_opcode
const * opcode
;
147 (*info
->read_memory_func
) (memaddr
, (bfd_byte
*) &insn
[0], 4, info
);
150 (*info
->memory_error_func
) (status
, memaddr
, info
);
155 (*find_byte_func
) (insn
, &insn0
, &insn8
, &insn16
, &insn24
);
157 printf ("%02x%02x%02x%02x ", insn24
, insn16
, insn8
, insn0
);
159 /* Handle the nop (aseq 0x40,gr1,gr1) specially. */
160 if ( (insn24
== 0x70)
165 (*info
->fprintf_func
) (info
->stream
,"nop");
169 /* The opcode is always in insn24. */
170 for (opcode
= &a29k_opcodes
[0];
171 opcode
< &a29k_opcodes
[num_opcodes
];
174 if (((unsigned long) insn24
<< 24) == opcode
->opcode
)
178 (*info
->fprintf_func
) (info
->stream
, "%s ", opcode
->name
);
179 for (s
= opcode
->args
; *s
!= '\0'; ++s
)
184 print_general (insn8
, info
);
188 print_general (insn0
, info
);
192 print_general (insn16
, info
);
196 (*info
->fprintf_func
) (info
->stream
, "%d", insn0
);
200 (*info
->fprintf_func
) (info
->stream
, "0x%x",
201 (insn16
<< 8) + insn0
);
205 /* This used to be %x for binutils. */
206 (*info
->fprintf_func
) (info
->stream
, "0x%x",
207 (insn16
<< 24) + (insn0
<< 16));
211 (*info
->fprintf_func
) (info
->stream
, "%d",
212 ((insn16
<< 8) + insn0
) | 0xffff0000);
216 /* This output looks just like absolute addressing, but
217 maybe that's OK (it's what the GDB m68k and EBMON
218 a29k disassemblers do). */
219 /* All the shifting is to sign-extend it. p*/
220 (*info
->print_address_func
)
222 (((int)((insn16
<< 10) + (insn0
<< 2)) << 14) >> 14),
227 (*info
->print_address_func
)
228 ((insn16
<< 10) + (insn0
<< 2), info
);
232 (*info
->fprintf_func
) (info
->stream
, "%d", insn16
>> 7);
236 (*info
->fprintf_func
) (info
->stream
, "0x%x", insn16
& 0x7f);
240 (*info
->fprintf_func
) (info
->stream
, "0x%x", insn16
);
244 print_special (insn8
, info
);
248 (*info
->fprintf_func
) (info
->stream
, "%d", insn0
>> 7);
252 (*info
->fprintf_func
) (info
->stream
, "%d", (insn0
>> 4) & 7);
256 if ((insn16
& 3) != 0)
257 (*info
->fprintf_func
) (info
->stream
, "%d", insn16
& 3);
261 (*info
->fprintf_func
) (info
->stream
, "%d", (insn0
>> 2) & 3);
265 (*info
->fprintf_func
) (info
->stream
, "%d", insn0
& 3);
269 (*info
->fprintf_func
) (info
->stream
, "%d",
274 (*info
->fprintf_func
) (info
->stream
, "%d", insn16
& 3);
278 (*info
->fprintf_func
) (info
->stream
, "%c", *s
);
282 /* Now we look for a const,consth pair of instructions,
283 in which case we try to print the symbolic address. */
284 if (insn24
== 2) /* consth */
288 unsigned char prev_insn0
, prev_insn8
, prev_insn16
, prev_insn24
;
290 errcode
= (*info
->read_memory_func
) (memaddr
- 4,
291 (bfd_byte
*) &prev_insn
[0],
296 /* If it is a delayed branch, we need to look at the
297 instruction before the delayed brach to handle
304 (*find_byte_func
) (prev_insn
, & prev_insn0
, & prev_insn8
,
305 & prev_insn16
, & prev_insn24
);
306 if (is_delayed_branch (prev_insn24
))
308 errcode
= (*info
->read_memory_func
)
309 (memaddr
- 8, (bfd_byte
*) & prev_insn
[0], 4, info
);
310 (*find_byte_func
) (prev_insn
, & prev_insn0
, & prev_insn8
,
311 & prev_insn16
, & prev_insn24
);
315 /* If there was a problem reading memory, then assume
316 the previous instruction was not const. */
319 /* Is it const to the same register? */
321 && prev_insn8
== insn8
)
323 (*info
->fprintf_func
) (info
->stream
, "\t; ");
324 (*info
->print_address_func
)
325 (((insn16
<< 24) + (insn0
<< 16)
326 + (prev_insn16
<< 8) + (prev_insn0
)),
335 /* This used to be %8x for binutils. */
336 (*info
->fprintf_func
)
337 (info
->stream
, ".word 0x%08x",
338 (insn24
<< 24) + (insn16
<< 16) + (insn8
<< 8) + insn0
);
342 /* Disassemble an big-endian a29k instruction. */
345 print_insn_big_a29k (bfd_vma memaddr
, struct disassemble_info
*info
)
347 info
->private_data
= (PTR
) find_bytes_big
;
348 return print_insn (memaddr
, info
);
351 /* Disassemble a little-endian a29k instruction. */
354 print_insn_little_a29k (bfd_vma memaddr
, struct disassemble_info
*info
)
356 info
->private_data
= (PTR
) find_bytes_little
;
357 return print_insn (memaddr
, info
);