1 /* tc-xtensa.c -- Assemble Xtensa instructions.
2 Copyright 2003, 2004, 2005, 2006 Free Software Foundation, Inc.
4 This file is part of GAS, the GNU Assembler.
6 GAS is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
8 the Free Software Foundation; either version 2, or (at your option)
11 GAS is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
16 You should have received a copy of the GNU General Public License
17 along with GAS; see the file COPYING. If not, write to
18 the Free Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
19 MA 02110-1301, USA. */
25 #include "safe-ctype.h"
26 #include "tc-xtensa.h"
29 #include "xtensa-relax.h"
30 #include "xtensa-istack.h"
31 #include "dwarf2dbg.h"
32 #include "struc-symbol.h"
33 #include "xtensa-config.h"
36 #define uint32 unsigned int
39 #define int32 signed int
44 Naming conventions (used somewhat inconsistently):
45 The xtensa_ functions are exported
46 The xg_ functions are internal
48 We also have a couple of different extensibility mechanisms.
49 1) The idiom replacement:
50 This is used when a line is first parsed to
51 replace an instruction pattern with another instruction
52 It is currently limited to replacements of instructions
53 with constant operands.
54 2) The xtensa-relax.c mechanism that has stronger instruction
55 replacement patterns. When an instruction's immediate field
56 does not fit the next instruction sequence is attempted.
57 In addition, "narrow" opcodes are supported this way. */
60 /* Define characters with special meanings to GAS. */
61 const char comment_chars
[] = "#";
62 const char line_comment_chars
[] = "#";
63 const char line_separator_chars
[] = ";";
64 const char EXP_CHARS
[] = "eE";
65 const char FLT_CHARS
[] = "rRsSfFdDxXpP";
68 /* Flags to indicate whether the hardware supports the density and
69 absolute literals options. */
71 bfd_boolean density_supported
= XCHAL_HAVE_DENSITY
;
72 bfd_boolean absolute_literals_supported
= XSHAL_USE_ABSOLUTE_LITERALS
;
74 /* Maximum width we would pad an unreachable frag to get alignment. */
75 #define UNREACHABLE_MAX_WIDTH 8
77 static vliw_insn cur_vinsn
;
79 unsigned xtensa_fetch_width
= XCHAL_INST_FETCH_WIDTH
;
81 static enum debug_info_type xt_saved_debug_type
= DEBUG_NONE
;
83 /* Some functions are only valid in the front end. This variable
84 allows us to assert that we haven't crossed over into the
86 static bfd_boolean past_xtensa_end
= FALSE
;
88 /* Flags for properties of the last instruction in a segment. */
89 #define FLAG_IS_A0_WRITER 0x1
90 #define FLAG_IS_BAD_LOOPEND 0x2
93 /* We define a special segment names ".literal" to place literals
94 into. The .fini and .init sections are special because they
95 contain code that is moved together by the linker. We give them
96 their own special .fini.literal and .init.literal sections. */
98 #define LITERAL_SECTION_NAME xtensa_section_rename (".literal")
99 #define LIT4_SECTION_NAME xtensa_section_rename (".lit4")
100 #define FINI_SECTION_NAME xtensa_section_rename (".fini")
101 #define INIT_SECTION_NAME xtensa_section_rename (".init")
102 #define FINI_LITERAL_SECTION_NAME xtensa_section_rename (".fini.literal")
103 #define INIT_LITERAL_SECTION_NAME xtensa_section_rename (".init.literal")
106 /* This type is used for the directive_stack to keep track of the
107 state of the literal collection pools. */
109 typedef struct lit_state_struct
111 const char *lit_seg_name
;
112 const char *lit4_seg_name
;
113 const char *init_lit_seg_name
;
114 const char *fini_lit_seg_name
;
121 static lit_state default_lit_sections
;
124 /* We keep lists of literal segments. The seg_list type is the node
125 for such a list. The *_literal_head locals are the heads of the
126 various lists. All of these lists have a dummy node at the start. */
128 typedef struct seg_list_struct
130 struct seg_list_struct
*next
;
134 static seg_list literal_head_h
;
135 static seg_list
*literal_head
= &literal_head_h
;
136 static seg_list init_literal_head_h
;
137 static seg_list
*init_literal_head
= &init_literal_head_h
;
138 static seg_list fini_literal_head_h
;
139 static seg_list
*fini_literal_head
= &fini_literal_head_h
;
142 /* Lists of symbols. We keep a list of symbols that label the current
143 instruction, so that we can adjust the symbols when inserting alignment
144 for various instructions. We also keep a list of all the symbols on
145 literals, so that we can fix up those symbols when the literals are
146 later moved into the text sections. */
148 typedef struct sym_list_struct
150 struct sym_list_struct
*next
;
154 static sym_list
*insn_labels
= NULL
;
155 static sym_list
*free_insn_labels
= NULL
;
156 static sym_list
*saved_insn_labels
= NULL
;
158 static sym_list
*literal_syms
;
161 /* Flags to determine whether to prefer const16 or l32r
162 if both options are available. */
163 int prefer_const16
= 0;
166 /* Global flag to indicate when we are emitting literals. */
167 int generating_literals
= 0;
169 /* The following PROPERTY table definitions are copied from
170 <elf/xtensa.h> and must be kept in sync with the code there. */
172 /* Flags in the property tables to specify whether blocks of memory
173 are literals, instructions, data, or unreachable. For
174 instructions, blocks that begin loop targets and branch targets are
175 designated. Blocks that do not allow density, instruction
176 reordering or transformation are also specified. Finally, for
177 branch targets, branch target alignment priority is included.
178 Alignment of the next block is specified in the current block
179 and the size of the current block does not include any fill required
180 to align to the next block. */
182 #define XTENSA_PROP_LITERAL 0x00000001
183 #define XTENSA_PROP_INSN 0x00000002
184 #define XTENSA_PROP_DATA 0x00000004
185 #define XTENSA_PROP_UNREACHABLE 0x00000008
186 /* Instruction only properties at beginning of code. */
187 #define XTENSA_PROP_INSN_LOOP_TARGET 0x00000010
188 #define XTENSA_PROP_INSN_BRANCH_TARGET 0x00000020
189 /* Instruction only properties about code. */
190 #define XTENSA_PROP_INSN_NO_DENSITY 0x00000040
191 #define XTENSA_PROP_INSN_NO_REORDER 0x00000080
192 #define XTENSA_PROP_INSN_NO_TRANSFORM 0x00000100
194 /* Branch target alignment information. This transmits information
195 to the linker optimization about the priority of aligning a
196 particular block for branch target alignment: None, low priority,
197 high priority, or required. These only need to be checked in
198 instruction blocks marked as XTENSA_PROP_INSN_BRANCH_TARGET.
201 switch (GET_XTENSA_PROP_BT_ALIGN (flags))
202 case XTENSA_PROP_BT_ALIGN_NONE:
203 case XTENSA_PROP_BT_ALIGN_LOW:
204 case XTENSA_PROP_BT_ALIGN_HIGH:
205 case XTENSA_PROP_BT_ALIGN_REQUIRE:
207 #define XTENSA_PROP_BT_ALIGN_MASK 0x00000600
209 /* No branch target alignment. */
210 #define XTENSA_PROP_BT_ALIGN_NONE 0x0
211 /* Low priority branch target alignment. */
212 #define XTENSA_PROP_BT_ALIGN_LOW 0x1
213 /* High priority branch target alignment. */
214 #define XTENSA_PROP_BT_ALIGN_HIGH 0x2
215 /* Required branch target alignment. */
216 #define XTENSA_PROP_BT_ALIGN_REQUIRE 0x3
218 #define GET_XTENSA_PROP_BT_ALIGN(flag) \
219 (((unsigned) ((flag) & (XTENSA_PROP_BT_ALIGN_MASK))) >> 9)
220 #define SET_XTENSA_PROP_BT_ALIGN(flag, align) \
221 (((flag) & (~XTENSA_PROP_BT_ALIGN_MASK)) | \
222 (((align) << 9) & XTENSA_PROP_BT_ALIGN_MASK))
225 /* Alignment is specified in the block BEFORE the one that needs
226 alignment. Up to 5 bits. Use GET_XTENSA_PROP_ALIGNMENT(flags) to
227 get the required alignment specified as a power of 2. Use
228 SET_XTENSA_PROP_ALIGNMENT(flags, pow2) to set the required
229 alignment. Be careful of side effects since the SET will evaluate
230 flags twice. Also, note that the SIZE of a block in the property
231 table does not include the alignment size, so the alignment fill
232 must be calculated to determine if two blocks are contiguous.
233 TEXT_ALIGN is not currently implemented but is a placeholder for a
234 possible future implementation. */
236 #define XTENSA_PROP_ALIGN 0x00000800
238 #define XTENSA_PROP_ALIGNMENT_MASK 0x0001f000
240 #define GET_XTENSA_PROP_ALIGNMENT(flag) \
241 (((unsigned) ((flag) & (XTENSA_PROP_ALIGNMENT_MASK))) >> 12)
242 #define SET_XTENSA_PROP_ALIGNMENT(flag, align) \
243 (((flag) & (~XTENSA_PROP_ALIGNMENT_MASK)) | \
244 (((align) << 12) & XTENSA_PROP_ALIGNMENT_MASK))
246 #define XTENSA_PROP_INSN_ABSLIT 0x00020000
249 /* Structure for saving instruction and alignment per-fragment data
250 that will be written to the object file. This structure is
251 equivalent to the actual data that will be written out to the file
252 but is easier to use. We provide a conversion to file flags
253 in frag_flags_to_number. */
255 typedef struct frag_flags_struct frag_flags
;
257 struct frag_flags_struct
259 /* is_literal should only be used after xtensa_move_literals.
260 If you need to check if you are generating a literal fragment,
261 then use the generating_literals global. */
263 unsigned is_literal
: 1;
264 unsigned is_insn
: 1;
265 unsigned is_data
: 1;
266 unsigned is_unreachable
: 1;
270 unsigned is_loop_target
: 1;
271 unsigned is_branch_target
: 1; /* Branch targets have a priority. */
272 unsigned bt_align_priority
: 2;
274 unsigned is_no_density
: 1;
275 /* no_longcalls flag does not need to be placed in the object file. */
276 /* is_specific_opcode implies no_transform. */
277 unsigned is_no_transform
: 1;
279 unsigned is_no_reorder
: 1;
281 /* Uses absolute literal addressing for l32r. */
282 unsigned is_abslit
: 1;
284 unsigned is_align
: 1;
285 unsigned alignment
: 5;
289 /* Structure for saving information about a block of property data
290 for frags that have the same flags. */
291 struct xtensa_block_info_struct
297 struct xtensa_block_info_struct
*next
;
301 /* Structure for saving the current state before emitting literals. */
302 typedef struct emit_state_struct
307 int generating_literals
;
311 /* Opcode placement information */
313 typedef unsigned long long bitfield
;
314 #define bit_is_set(bit, bf) ((bf) & (0x01ll << (bit)))
315 #define set_bit(bit, bf) ((bf) |= (0x01ll << (bit)))
316 #define clear_bit(bit, bf) ((bf) &= ~(0x01ll << (bit)))
318 #define MAX_FORMATS 32
320 typedef struct op_placement_info_struct
323 /* A number describing how restrictive the issue is for this
324 opcode. For example, an opcode that fits lots of different
325 formats has a high freedom, as does an opcode that fits
326 only one format but many slots in that format. The most
327 restrictive is the opcode that fits only one slot in one
330 xtensa_format narrowest
;
334 /* formats is a bitfield with the Nth bit set
335 if the opcode fits in the Nth xtensa_format. */
338 /* slots[N]'s Mth bit is set if the op fits in the
339 Mth slot of the Nth xtensa_format. */
340 bitfield slots
[MAX_FORMATS
];
342 /* A count of the number of slots in a given format
343 an op can fit (i.e., the bitcount of the slot field above). */
344 char slots_in_format
[MAX_FORMATS
];
346 } op_placement_info
, *op_placement_info_table
;
348 op_placement_info_table op_placement_table
;
351 /* Extra expression types. */
353 #define O_pltrel O_md1 /* like O_symbol but use a PLT reloc */
354 #define O_hi16 O_md2 /* use high 16 bits of symbolic value */
355 #define O_lo16 O_md3 /* use low 16 bits of symbolic value */
368 directive_literal_prefix
,
370 directive_absolute_literals
,
371 directive_last_directive
377 bfd_boolean can_be_negated
;
380 const directive_infoS directive_info
[] =
383 { "literal", FALSE
},
385 { "transform", TRUE
},
386 { "freeregs", FALSE
},
387 { "longcalls", TRUE
},
388 { "literal_prefix", FALSE
},
389 { "schedule", TRUE
},
390 { "absolute-literals", TRUE
}
393 bfd_boolean directive_state
[] =
397 #if !XCHAL_HAVE_DENSITY
402 TRUE
, /* transform */
403 FALSE
, /* freeregs */
404 FALSE
, /* longcalls */
405 FALSE
, /* literal_prefix */
407 #if XSHAL_USE_ABSOLUTE_LITERALS
408 TRUE
/* absolute_literals */
410 FALSE
/* absolute_literals */
415 /* Directive functions. */
417 static void xtensa_begin_directive (int);
418 static void xtensa_end_directive (int);
419 static void xtensa_literal_prefix (char const *, int);
420 static void xtensa_literal_position (int);
421 static void xtensa_literal_pseudo (int);
422 static void xtensa_frequency_pseudo (int);
423 static void xtensa_elf_cons (int);
425 /* Parsing and Idiom Translation. */
427 static bfd_reloc_code_real_type
xtensa_elf_suffix (char **, expressionS
*);
429 /* Various Other Internal Functions. */
431 extern bfd_boolean
xg_is_single_relaxable_insn (TInsn
*, TInsn
*, bfd_boolean
);
432 static bfd_boolean
xg_build_to_insn (TInsn
*, TInsn
*, BuildInstr
*);
433 static void xtensa_mark_literal_pool_location (void);
434 static addressT
get_expanded_loop_offset (xtensa_opcode
);
435 static fragS
*get_literal_pool_location (segT
);
436 static void set_literal_pool_location (segT
, fragS
*);
437 static void xtensa_set_frag_assembly_state (fragS
*);
438 static void finish_vinsn (vliw_insn
*);
439 static bfd_boolean
emit_single_op (TInsn
*);
440 static int total_frag_text_expansion (fragS
*);
442 /* Alignment Functions. */
444 static int get_text_align_power (unsigned);
445 static int get_text_align_max_fill_size (int, bfd_boolean
, bfd_boolean
);
446 static int branch_align_power (segT
);
448 /* Helpers for xtensa_relax_frag(). */
450 static long relax_frag_add_nop (fragS
*);
452 /* Accessors for additional per-subsegment information. */
454 static unsigned get_last_insn_flags (segT
, subsegT
);
455 static void set_last_insn_flags (segT
, subsegT
, unsigned, bfd_boolean
);
456 static float get_subseg_total_freq (segT
, subsegT
);
457 static float get_subseg_target_freq (segT
, subsegT
);
458 static void set_subseg_freq (segT
, subsegT
, float, float);
460 /* Segment list functions. */
462 static void xtensa_move_literals (void);
463 static void xtensa_reorder_segments (void);
464 static void xtensa_switch_to_literal_fragment (emit_state
*);
465 static void xtensa_switch_to_non_abs_literal_fragment (emit_state
*);
466 static void xtensa_switch_section_emit_state (emit_state
*, segT
, subsegT
);
467 static void xtensa_restore_emit_state (emit_state
*);
468 static void cache_literal_section
469 (seg_list
*, const char *, segT
*, bfd_boolean
);
471 /* Import from elf32-xtensa.c in BFD library. */
473 extern char *xtensa_get_property_section_name (asection
*, const char *);
475 /* op_placement_info functions. */
477 static void init_op_placement_info_table (void);
478 extern bfd_boolean
opcode_fits_format_slot (xtensa_opcode
, xtensa_format
, int);
479 static int xg_get_single_size (xtensa_opcode
);
480 static xtensa_format
xg_get_single_format (xtensa_opcode
);
481 static int xg_get_single_slot (xtensa_opcode
);
483 /* TInsn and IStack functions. */
485 static bfd_boolean
tinsn_has_symbolic_operands (const TInsn
*);
486 static bfd_boolean
tinsn_has_invalid_symbolic_operands (const TInsn
*);
487 static bfd_boolean
tinsn_has_complex_operands (const TInsn
*);
488 static bfd_boolean
tinsn_to_insnbuf (TInsn
*, xtensa_insnbuf
);
489 static bfd_boolean
tinsn_check_arguments (const TInsn
*);
490 static void tinsn_from_chars (TInsn
*, char *, int);
491 static void tinsn_immed_from_frag (TInsn
*, fragS
*, int);
492 static int get_num_stack_text_bytes (IStack
*);
493 static int get_num_stack_literal_bytes (IStack
*);
495 /* vliw_insn functions. */
497 static void xg_init_vinsn (vliw_insn
*);
498 static void xg_clear_vinsn (vliw_insn
*);
499 static bfd_boolean
vinsn_has_specific_opcodes (vliw_insn
*);
500 static void xg_free_vinsn (vliw_insn
*);
501 static bfd_boolean vinsn_to_insnbuf
502 (vliw_insn
*, char *, fragS
*, bfd_boolean
);
503 static void vinsn_from_chars (vliw_insn
*, char *);
505 /* Expression Utilities. */
507 bfd_boolean
expr_is_const (const expressionS
*);
508 offsetT
get_expr_const (const expressionS
*);
509 void set_expr_const (expressionS
*, offsetT
);
510 bfd_boolean
expr_is_register (const expressionS
*);
511 offsetT
get_expr_register (const expressionS
*);
512 void set_expr_symbol_offset (expressionS
*, symbolS
*, offsetT
);
513 bfd_boolean
expr_is_equal (expressionS
*, expressionS
*);
514 static void copy_expr (expressionS
*, const expressionS
*);
516 /* Section renaming. */
518 static void build_section_rename (const char *);
521 /* ISA imported from bfd. */
522 extern xtensa_isa xtensa_default_isa
;
524 extern int target_big_endian
;
526 static xtensa_opcode xtensa_addi_opcode
;
527 static xtensa_opcode xtensa_addmi_opcode
;
528 static xtensa_opcode xtensa_call0_opcode
;
529 static xtensa_opcode xtensa_call4_opcode
;
530 static xtensa_opcode xtensa_call8_opcode
;
531 static xtensa_opcode xtensa_call12_opcode
;
532 static xtensa_opcode xtensa_callx0_opcode
;
533 static xtensa_opcode xtensa_callx4_opcode
;
534 static xtensa_opcode xtensa_callx8_opcode
;
535 static xtensa_opcode xtensa_callx12_opcode
;
536 static xtensa_opcode xtensa_const16_opcode
;
537 static xtensa_opcode xtensa_entry_opcode
;
538 static xtensa_opcode xtensa_movi_opcode
;
539 static xtensa_opcode xtensa_movi_n_opcode
;
540 static xtensa_opcode xtensa_isync_opcode
;
541 static xtensa_opcode xtensa_jx_opcode
;
542 static xtensa_opcode xtensa_l32r_opcode
;
543 static xtensa_opcode xtensa_loop_opcode
;
544 static xtensa_opcode xtensa_loopnez_opcode
;
545 static xtensa_opcode xtensa_loopgtz_opcode
;
546 static xtensa_opcode xtensa_nop_opcode
;
547 static xtensa_opcode xtensa_nop_n_opcode
;
548 static xtensa_opcode xtensa_or_opcode
;
549 static xtensa_opcode xtensa_ret_opcode
;
550 static xtensa_opcode xtensa_ret_n_opcode
;
551 static xtensa_opcode xtensa_retw_opcode
;
552 static xtensa_opcode xtensa_retw_n_opcode
;
553 static xtensa_opcode xtensa_rsr_lcount_opcode
;
554 static xtensa_opcode xtensa_waiti_opcode
;
557 /* Command-line Options. */
559 bfd_boolean use_literal_section
= TRUE
;
560 static bfd_boolean align_targets
= TRUE
;
561 static bfd_boolean warn_unaligned_branch_targets
= FALSE
;
562 static bfd_boolean has_a0_b_retw
= FALSE
;
563 static bfd_boolean workaround_a0_b_retw
= FALSE
;
564 static bfd_boolean workaround_b_j_loop_end
= FALSE
;
565 static bfd_boolean workaround_short_loop
= FALSE
;
566 static bfd_boolean maybe_has_short_loop
= FALSE
;
567 static bfd_boolean workaround_close_loop_end
= FALSE
;
568 static bfd_boolean maybe_has_close_loop_end
= FALSE
;
570 /* When workaround_short_loops is TRUE, all loops with early exits must
571 have at least 3 instructions. workaround_all_short_loops is a modifier
572 to the workaround_short_loop flag. In addition to the
573 workaround_short_loop actions, all straightline loopgtz and loopnez
574 must have at least 3 instructions. */
576 static bfd_boolean workaround_all_short_loops
= FALSE
;
580 xtensa_setup_hw_workarounds (int earliest
, int latest
)
582 if (earliest
> latest
)
583 as_fatal (_("illegal range of target hardware versions"));
585 /* Enable all workarounds for pre-T1050.0 hardware. */
586 if (earliest
< 105000 || latest
< 105000)
588 workaround_a0_b_retw
|= TRUE
;
589 workaround_b_j_loop_end
|= TRUE
;
590 workaround_short_loop
|= TRUE
;
591 workaround_close_loop_end
|= TRUE
;
592 workaround_all_short_loops
|= TRUE
;
599 option_density
= OPTION_MD_BASE
,
606 option_no_link_relax
,
614 option_text_section_literals
,
615 option_no_text_section_literals
,
617 option_absolute_literals
,
618 option_no_absolute_literals
,
620 option_align_targets
,
621 option_no_align_targets
,
623 option_warn_unaligned_targets
,
628 option_workaround_a0_b_retw
,
629 option_no_workaround_a0_b_retw
,
631 option_workaround_b_j_loop_end
,
632 option_no_workaround_b_j_loop_end
,
634 option_workaround_short_loop
,
635 option_no_workaround_short_loop
,
637 option_workaround_all_short_loops
,
638 option_no_workaround_all_short_loops
,
640 option_workaround_close_loop_end
,
641 option_no_workaround_close_loop_end
,
643 option_no_workarounds
,
645 option_rename_section_name
,
648 option_prefer_const16
,
650 option_target_hardware
653 const char *md_shortopts
= "";
655 struct option md_longopts
[] =
657 { "density", no_argument
, NULL
, option_density
},
658 { "no-density", no_argument
, NULL
, option_no_density
},
660 /* Both "relax" and "generics" are deprecated and treated as equivalent
661 to the "transform" option. */
662 { "relax", no_argument
, NULL
, option_relax
},
663 { "no-relax", no_argument
, NULL
, option_no_relax
},
664 { "generics", no_argument
, NULL
, option_generics
},
665 { "no-generics", no_argument
, NULL
, option_no_generics
},
667 { "transform", no_argument
, NULL
, option_transform
},
668 { "no-transform", no_argument
, NULL
, option_no_transform
},
669 { "text-section-literals", no_argument
, NULL
, option_text_section_literals
},
670 { "no-text-section-literals", no_argument
, NULL
,
671 option_no_text_section_literals
},
672 { "absolute-literals", no_argument
, NULL
, option_absolute_literals
},
673 { "no-absolute-literals", no_argument
, NULL
, option_no_absolute_literals
},
674 /* This option was changed from -align-target to -target-align
675 because it conflicted with the "-al" option. */
676 { "target-align", no_argument
, NULL
, option_align_targets
},
677 { "no-target-align", no_argument
, NULL
, option_no_align_targets
},
678 { "warn-unaligned-targets", no_argument
, NULL
,
679 option_warn_unaligned_targets
},
680 { "longcalls", no_argument
, NULL
, option_longcalls
},
681 { "no-longcalls", no_argument
, NULL
, option_no_longcalls
},
683 { "no-workaround-a0-b-retw", no_argument
, NULL
,
684 option_no_workaround_a0_b_retw
},
685 { "workaround-a0-b-retw", no_argument
, NULL
, option_workaround_a0_b_retw
},
687 { "no-workaround-b-j-loop-end", no_argument
, NULL
,
688 option_no_workaround_b_j_loop_end
},
689 { "workaround-b-j-loop-end", no_argument
, NULL
,
690 option_workaround_b_j_loop_end
},
692 { "no-workaround-short-loops", no_argument
, NULL
,
693 option_no_workaround_short_loop
},
694 { "workaround-short-loops", no_argument
, NULL
,
695 option_workaround_short_loop
},
697 { "no-workaround-all-short-loops", no_argument
, NULL
,
698 option_no_workaround_all_short_loops
},
699 { "workaround-all-short-loop", no_argument
, NULL
,
700 option_workaround_all_short_loops
},
702 { "prefer-l32r", no_argument
, NULL
, option_prefer_l32r
},
703 { "prefer-const16", no_argument
, NULL
, option_prefer_const16
},
705 { "no-workarounds", no_argument
, NULL
, option_no_workarounds
},
707 { "no-workaround-close-loop-end", no_argument
, NULL
,
708 option_no_workaround_close_loop_end
},
709 { "workaround-close-loop-end", no_argument
, NULL
,
710 option_workaround_close_loop_end
},
712 { "rename-section", required_argument
, NULL
, option_rename_section_name
},
714 { "link-relax", no_argument
, NULL
, option_link_relax
},
715 { "no-link-relax", no_argument
, NULL
, option_no_link_relax
},
717 { "target-hardware", required_argument
, NULL
, option_target_hardware
},
719 { NULL
, no_argument
, NULL
, 0 }
722 size_t md_longopts_size
= sizeof md_longopts
;
726 md_parse_option (int c
, char *arg
)
731 as_warn (_("--density option is ignored"));
733 case option_no_density
:
734 as_warn (_("--no-density option is ignored"));
736 case option_link_relax
:
739 case option_no_link_relax
:
742 case option_generics
:
743 as_warn (_("--generics is deprecated; use --transform instead"));
744 return md_parse_option (option_transform
, arg
);
745 case option_no_generics
:
746 as_warn (_("--no-generics is deprecated; use --no-transform instead"));
747 return md_parse_option (option_no_transform
, arg
);
749 as_warn (_("--relax is deprecated; use --transform instead"));
750 return md_parse_option (option_transform
, arg
);
751 case option_no_relax
:
752 as_warn (_("--no-relax is deprecated; use --no-transform instead"));
753 return md_parse_option (option_no_transform
, arg
);
754 case option_longcalls
:
755 directive_state
[directive_longcalls
] = TRUE
;
757 case option_no_longcalls
:
758 directive_state
[directive_longcalls
] = FALSE
;
760 case option_text_section_literals
:
761 use_literal_section
= FALSE
;
763 case option_no_text_section_literals
:
764 use_literal_section
= TRUE
;
766 case option_absolute_literals
:
767 if (!absolute_literals_supported
)
769 as_fatal (_("--absolute-literals option not supported in this Xtensa configuration"));
772 directive_state
[directive_absolute_literals
] = TRUE
;
774 case option_no_absolute_literals
:
775 directive_state
[directive_absolute_literals
] = FALSE
;
778 case option_workaround_a0_b_retw
:
779 workaround_a0_b_retw
= TRUE
;
781 case option_no_workaround_a0_b_retw
:
782 workaround_a0_b_retw
= FALSE
;
784 case option_workaround_b_j_loop_end
:
785 workaround_b_j_loop_end
= TRUE
;
787 case option_no_workaround_b_j_loop_end
:
788 workaround_b_j_loop_end
= FALSE
;
791 case option_workaround_short_loop
:
792 workaround_short_loop
= TRUE
;
794 case option_no_workaround_short_loop
:
795 workaround_short_loop
= FALSE
;
798 case option_workaround_all_short_loops
:
799 workaround_all_short_loops
= TRUE
;
801 case option_no_workaround_all_short_loops
:
802 workaround_all_short_loops
= FALSE
;
805 case option_workaround_close_loop_end
:
806 workaround_close_loop_end
= TRUE
;
808 case option_no_workaround_close_loop_end
:
809 workaround_close_loop_end
= FALSE
;
812 case option_no_workarounds
:
813 workaround_a0_b_retw
= FALSE
;
814 workaround_b_j_loop_end
= FALSE
;
815 workaround_short_loop
= FALSE
;
816 workaround_all_short_loops
= FALSE
;
817 workaround_close_loop_end
= FALSE
;
820 case option_align_targets
:
821 align_targets
= TRUE
;
823 case option_no_align_targets
:
824 align_targets
= FALSE
;
827 case option_warn_unaligned_targets
:
828 warn_unaligned_branch_targets
= TRUE
;
831 case option_rename_section_name
:
832 build_section_rename (arg
);
836 /* -Qy, -Qn: SVR4 arguments controlling whether a .comment section
837 should be emitted or not. FIXME: Not implemented. */
840 case option_prefer_l32r
:
842 as_fatal (_("prefer-l32r conflicts with prefer-const16"));
846 case option_prefer_const16
:
848 as_fatal (_("prefer-const16 conflicts with prefer-l32r"));
852 case option_target_hardware
:
854 int earliest
, latest
= 0;
855 if (*arg
== 0 || *arg
== '-')
856 as_fatal (_("invalid target hardware version"));
858 earliest
= strtol (arg
, &arg
, 0);
862 else if (*arg
== '-')
865 as_fatal (_("invalid target hardware version"));
866 latest
= strtol (arg
, &arg
, 0);
869 as_fatal (_("invalid target hardware version"));
871 xtensa_setup_hw_workarounds (earliest
, latest
);
875 case option_transform
:
876 /* This option has no affect other than to use the defaults,
877 which are already set. */
880 case option_no_transform
:
881 /* This option turns off all transformations of any kind.
882 However, because we want to preserve the state of other
883 directives, we only change its own field. Thus, before
884 you perform any transformation, always check if transform
885 is available. If you use the functions we provide for this
886 purpose, you will be ok. */
887 directive_state
[directive_transform
] = FALSE
;
897 md_show_usage (FILE *stream
)
901 --[no-]text-section-literals\n\
902 [Do not] put literals in the text section\n\
903 --[no-]absolute-literals\n\
904 [Do not] default to use non-PC-relative literals\n\
905 --[no-]target-align [Do not] try to align branch targets\n\
906 --[no-]longcalls [Do not] emit 32-bit call sequences\n\
907 --[no-]transform [Do not] transform instructions\n\
908 --rename-section old=new Rename section 'old' to 'new'\n", stream
);
912 /* Functions related to the list of current label symbols. */
915 xtensa_add_insn_label (symbolS
*sym
)
919 if (!free_insn_labels
)
920 l
= (sym_list
*) xmalloc (sizeof (sym_list
));
923 l
= free_insn_labels
;
924 free_insn_labels
= l
->next
;
928 l
->next
= insn_labels
;
934 xtensa_clear_insn_labels (void)
938 for (pl
= &free_insn_labels
; *pl
!= NULL
; pl
= &(*pl
)->next
)
945 /* The "loops_ok" argument is provided to allow ignoring labels that
946 define loop ends. This fixes a bug where the NOPs to align a
947 loop opcode were included in a previous zero-cost loop:
966 This argument is used to prevent moving the NOP to before the
967 loop-end label, which is what you want in this special case. */
970 xtensa_move_labels (fragS
*new_frag
, valueT new_offset
, bfd_boolean loops_ok
)
974 for (lit
= insn_labels
; lit
; lit
= lit
->next
)
976 symbolS
*lit_sym
= lit
->sym
;
977 if (loops_ok
|| ! symbol_get_tc (lit_sym
)->is_loop_target
)
979 S_SET_VALUE (lit_sym
, new_offset
);
980 symbol_set_frag (lit_sym
, new_frag
);
986 /* Directive data and functions. */
988 typedef struct state_stackS_struct
990 directiveE directive
;
992 bfd_boolean old_state
;
996 struct state_stackS_struct
*prev
;
999 state_stackS
*directive_state_stack
;
1001 const pseudo_typeS md_pseudo_table
[] =
1003 { "align", s_align_bytes
, 0 }, /* Defaulting is invalid (0). */
1004 { "literal_position", xtensa_literal_position
, 0 },
1005 { "frame", s_ignore
, 0 }, /* Formerly used for STABS debugging. */
1006 { "long", xtensa_elf_cons
, 4 },
1007 { "word", xtensa_elf_cons
, 4 },
1008 { "short", xtensa_elf_cons
, 2 },
1009 { "begin", xtensa_begin_directive
, 0 },
1010 { "end", xtensa_end_directive
, 0 },
1011 { "literal", xtensa_literal_pseudo
, 0 },
1012 { "frequency", xtensa_frequency_pseudo
, 0 },
1018 use_transform (void)
1020 /* After md_end, you should be checking frag by frag, rather
1021 than state directives. */
1022 assert (!past_xtensa_end
);
1023 return directive_state
[directive_transform
];
1028 do_align_targets (void)
1030 /* Do not use this function after md_end; just look at align_targets
1031 instead. There is no target-align directive, so alignment is either
1032 enabled for all frags or not done at all. */
1033 assert (!past_xtensa_end
);
1034 return align_targets
&& use_transform ();
1039 directive_push (directiveE directive
, bfd_boolean negated
, const void *datum
)
1043 state_stackS
*stack
= (state_stackS
*) xmalloc (sizeof (state_stackS
));
1045 as_where (&file
, &line
);
1047 stack
->directive
= directive
;
1048 stack
->negated
= negated
;
1049 stack
->old_state
= directive_state
[directive
];
1052 stack
->datum
= datum
;
1053 stack
->prev
= directive_state_stack
;
1054 directive_state_stack
= stack
;
1056 directive_state
[directive
] = !negated
;
1061 directive_pop (directiveE
*directive
,
1062 bfd_boolean
*negated
,
1067 state_stackS
*top
= directive_state_stack
;
1069 if (!directive_state_stack
)
1071 as_bad (_("unmatched end directive"));
1072 *directive
= directive_none
;
1076 directive_state
[directive_state_stack
->directive
] = top
->old_state
;
1077 *directive
= top
->directive
;
1078 *negated
= top
->negated
;
1081 *datum
= top
->datum
;
1082 directive_state_stack
= top
->prev
;
1088 directive_balance (void)
1090 while (directive_state_stack
)
1092 directiveE directive
;
1093 bfd_boolean negated
;
1098 directive_pop (&directive
, &negated
, &file
, &line
, &datum
);
1099 as_warn_where ((char *) file
, line
,
1100 _(".begin directive with no matching .end directive"));
1106 inside_directive (directiveE dir
)
1108 state_stackS
*top
= directive_state_stack
;
1110 while (top
&& top
->directive
!= dir
)
1113 return (top
!= NULL
);
1118 get_directive (directiveE
*directive
, bfd_boolean
*negated
)
1122 char *directive_string
;
1124 if (strncmp (input_line_pointer
, "no-", 3) != 0)
1129 input_line_pointer
+= 3;
1132 len
= strspn (input_line_pointer
,
1133 "abcdefghijklmnopqrstuvwxyz_-/0123456789.");
1135 /* This code is a hack to make .begin [no-][generics|relax] exactly
1136 equivalent to .begin [no-]transform. We should remove it when
1137 we stop accepting those options. */
1139 if (strncmp (input_line_pointer
, "generics", strlen ("generics")) == 0)
1141 as_warn (_("[no-]generics is deprecated; use [no-]transform instead"));
1142 directive_string
= "transform";
1144 else if (strncmp (input_line_pointer
, "relax", strlen ("relax")) == 0)
1146 as_warn (_("[no-]relax is deprecated; use [no-]transform instead"));
1147 directive_string
= "transform";
1150 directive_string
= input_line_pointer
;
1152 for (i
= 0; i
< sizeof (directive_info
) / sizeof (*directive_info
); ++i
)
1154 if (strncmp (directive_string
, directive_info
[i
].name
, len
) == 0)
1156 input_line_pointer
+= len
;
1157 *directive
= (directiveE
) i
;
1158 if (*negated
&& !directive_info
[i
].can_be_negated
)
1159 as_bad (_("directive %s cannot be negated"),
1160 directive_info
[i
].name
);
1165 as_bad (_("unknown directive"));
1166 *directive
= (directiveE
) XTENSA_UNDEFINED
;
1171 xtensa_begin_directive (int ignore ATTRIBUTE_UNUSED
)
1173 directiveE directive
;
1174 bfd_boolean negated
;
1179 get_directive (&directive
, &negated
);
1180 if (directive
== (directiveE
) XTENSA_UNDEFINED
)
1182 discard_rest_of_line ();
1186 if (cur_vinsn
.inside_bundle
)
1187 as_bad (_("directives are not valid inside bundles"));
1191 case directive_literal
:
1192 if (!inside_directive (directive_literal
))
1194 /* Previous labels go with whatever follows this directive, not with
1195 the literal, so save them now. */
1196 saved_insn_labels
= insn_labels
;
1199 as_warn (_(".begin literal is deprecated; use .literal instead"));
1200 state
= (emit_state
*) xmalloc (sizeof (emit_state
));
1201 xtensa_switch_to_literal_fragment (state
);
1202 directive_push (directive_literal
, negated
, state
);
1205 case directive_literal_prefix
:
1206 /* Have to flush pending output because a movi relaxed to an l32r
1207 might produce a literal. */
1208 md_flush_pending_output ();
1209 /* Check to see if the current fragment is a literal
1210 fragment. If it is, then this operation is not allowed. */
1211 if (generating_literals
)
1213 as_bad (_("cannot set literal_prefix inside literal fragment"));
1217 /* Allocate the literal state for this section and push
1218 onto the directive stack. */
1219 ls
= xmalloc (sizeof (lit_state
));
1222 *ls
= default_lit_sections
;
1224 directive_push (directive_literal_prefix
, negated
, ls
);
1226 /* Parse the new prefix from the input_line_pointer. */
1228 len
= strspn (input_line_pointer
,
1229 "ABCDEFGHIJKLMNOPQRSTUVWXYZ"
1230 "abcdefghijklmnopqrstuvwxyz_/0123456789.$");
1232 /* Process the new prefix. */
1233 xtensa_literal_prefix (input_line_pointer
, len
);
1235 /* Skip the name in the input line. */
1236 input_line_pointer
+= len
;
1239 case directive_freeregs
:
1240 /* This information is currently unused, but we'll accept the statement
1241 and just discard the rest of the line. This won't check the syntax,
1242 but it will accept every correct freeregs directive. */
1243 input_line_pointer
+= strcspn (input_line_pointer
, "\n");
1244 directive_push (directive_freeregs
, negated
, 0);
1247 case directive_schedule
:
1248 md_flush_pending_output ();
1249 frag_var (rs_fill
, 0, 0, frag_now
->fr_subtype
,
1250 frag_now
->fr_symbol
, frag_now
->fr_offset
, NULL
);
1251 directive_push (directive_schedule
, negated
, 0);
1252 xtensa_set_frag_assembly_state (frag_now
);
1255 case directive_density
:
1256 as_warn (_(".begin [no-]density is ignored"));
1259 case directive_absolute_literals
:
1260 md_flush_pending_output ();
1261 if (!absolute_literals_supported
&& !negated
)
1263 as_warn (_("Xtensa absolute literals option not supported; ignored"));
1266 xtensa_set_frag_assembly_state (frag_now
);
1267 directive_push (directive
, negated
, 0);
1271 md_flush_pending_output ();
1272 xtensa_set_frag_assembly_state (frag_now
);
1273 directive_push (directive
, negated
, 0);
1277 demand_empty_rest_of_line ();
1282 xtensa_end_directive (int ignore ATTRIBUTE_UNUSED
)
1284 directiveE begin_directive
, end_directive
;
1285 bfd_boolean begin_negated
, end_negated
;
1289 emit_state
**state_ptr
;
1292 if (cur_vinsn
.inside_bundle
)
1293 as_bad (_("directives are not valid inside bundles"));
1295 get_directive (&end_directive
, &end_negated
);
1297 md_flush_pending_output ();
1299 switch (end_directive
)
1301 case (directiveE
) XTENSA_UNDEFINED
:
1302 discard_rest_of_line ();
1305 case directive_density
:
1306 as_warn (_(".end [no-]density is ignored"));
1307 demand_empty_rest_of_line ();
1310 case directive_absolute_literals
:
1311 if (!absolute_literals_supported
&& !end_negated
)
1313 as_warn (_("Xtensa absolute literals option not supported; ignored"));
1314 demand_empty_rest_of_line ();
1323 state_ptr
= &state
; /* use state_ptr to avoid type-punning warning */
1324 directive_pop (&begin_directive
, &begin_negated
, &file
, &line
,
1325 (const void **) state_ptr
);
1327 if (begin_directive
!= directive_none
)
1329 if (begin_directive
!= end_directive
|| begin_negated
!= end_negated
)
1331 as_bad (_("does not match begin %s%s at %s:%d"),
1332 begin_negated
? "no-" : "",
1333 directive_info
[begin_directive
].name
, file
, line
);
1337 switch (end_directive
)
1339 case directive_literal
:
1340 frag_var (rs_fill
, 0, 0, 0, NULL
, 0, NULL
);
1341 xtensa_restore_emit_state (state
);
1342 xtensa_set_frag_assembly_state (frag_now
);
1344 if (!inside_directive (directive_literal
))
1346 /* Restore the list of current labels. */
1347 xtensa_clear_insn_labels ();
1348 insn_labels
= saved_insn_labels
;
1352 case directive_literal_prefix
:
1353 /* Restore the default collection sections from saved state. */
1354 s
= (lit_state
*) state
;
1357 default_lit_sections
= *s
;
1359 /* free the state storage */
1363 case directive_schedule
:
1364 case directive_freeregs
:
1368 xtensa_set_frag_assembly_state (frag_now
);
1374 demand_empty_rest_of_line ();
1378 /* Place an aligned literal fragment at the current location. */
1381 xtensa_literal_position (int ignore ATTRIBUTE_UNUSED
)
1383 md_flush_pending_output ();
1385 if (inside_directive (directive_literal
))
1386 as_warn (_(".literal_position inside literal directive; ignoring"));
1387 xtensa_mark_literal_pool_location ();
1389 demand_empty_rest_of_line ();
1390 xtensa_clear_insn_labels ();
1394 /* Support .literal label, expr, ... */
1397 xtensa_literal_pseudo (int ignored ATTRIBUTE_UNUSED
)
1400 char *p
, *base_name
;
1404 if (inside_directive (directive_literal
))
1406 as_bad (_(".literal not allowed inside .begin literal region"));
1407 ignore_rest_of_line ();
1411 md_flush_pending_output ();
1413 /* Previous labels go with whatever follows this directive, not with
1414 the literal, so save them now. */
1415 saved_insn_labels
= insn_labels
;
1418 /* If we are using text-section literals, then this is the right value... */
1421 base_name
= input_line_pointer
;
1423 xtensa_switch_to_literal_fragment (&state
);
1425 /* ...but if we aren't using text-section-literals, then we
1426 need to put them in the section we just switched to. */
1427 if (use_literal_section
|| directive_state
[directive_absolute_literals
])
1430 /* All literals are aligned to four-byte boundaries. */
1431 frag_align (2, 0, 0);
1432 record_alignment (now_seg
, 2);
1434 c
= get_symbol_end ();
1435 /* Just after name is now '\0'. */
1436 p
= input_line_pointer
;
1440 if (*input_line_pointer
!= ',' && *input_line_pointer
!= ':')
1442 as_bad (_("expected comma or colon after symbol name; "
1443 "rest of line ignored"));
1444 ignore_rest_of_line ();
1445 xtensa_restore_emit_state (&state
);
1453 input_line_pointer
++; /* skip ',' or ':' */
1455 xtensa_elf_cons (4);
1457 xtensa_restore_emit_state (&state
);
1459 /* Restore the list of current labels. */
1460 xtensa_clear_insn_labels ();
1461 insn_labels
= saved_insn_labels
;
1466 xtensa_literal_prefix (char const *start
, int len
)
1468 char *name
, *linkonce_suffix
;
1469 char *newname
, *newname4
;
1470 size_t linkonce_len
;
1472 /* Get a null-terminated copy of the name. */
1473 name
= xmalloc (len
+ 1);
1476 strncpy (name
, start
, len
);
1479 /* Allocate the sections (interesting note: the memory pointing to
1480 the name is actually used for the name by the new section). */
1482 newname
= xmalloc (len
+ strlen (".literal") + 1);
1483 newname4
= xmalloc (len
+ strlen (".lit4") + 1);
1485 linkonce_len
= sizeof (".gnu.linkonce.") - 1;
1486 if (strncmp (name
, ".gnu.linkonce.", linkonce_len
) == 0
1487 && (linkonce_suffix
= strchr (name
+ linkonce_len
, '.')) != 0)
1489 strcpy (newname
, ".gnu.linkonce.literal");
1490 strcpy (newname4
, ".gnu.linkonce.lit4");
1492 strcat (newname
, linkonce_suffix
);
1493 strcat (newname4
, linkonce_suffix
);
1497 int suffix_pos
= len
;
1499 /* If the section name ends with ".text", then replace that suffix
1500 instead of appending an additional suffix. */
1501 if (len
>= 5 && strcmp (name
+ len
- 5, ".text") == 0)
1504 strcpy (newname
, name
);
1505 strcpy (newname4
, name
);
1507 strcpy (newname
+ suffix_pos
, ".literal");
1508 strcpy (newname4
+ suffix_pos
, ".lit4");
1511 /* Note that cache_literal_section does not create a segment if
1512 it already exists. */
1513 default_lit_sections
.lit_seg
= NULL
;
1514 default_lit_sections
.lit4_seg
= NULL
;
1516 /* Canonicalizing section names allows renaming literal
1517 sections to occur correctly. */
1518 default_lit_sections
.lit_seg_name
= tc_canonicalize_symbol_name (newname
);
1519 default_lit_sections
.lit4_seg_name
= tc_canonicalize_symbol_name (newname4
);
1525 /* Support ".frequency branch_target_frequency fall_through_frequency". */
1528 xtensa_frequency_pseudo (int ignored ATTRIBUTE_UNUSED
)
1530 float fall_through_f
, target_f
;
1532 fall_through_f
= (float) strtod (input_line_pointer
, &input_line_pointer
);
1533 if (fall_through_f
< 0)
1535 as_bad (_("fall through frequency must be greater than 0"));
1536 ignore_rest_of_line ();
1540 target_f
= (float) strtod (input_line_pointer
, &input_line_pointer
);
1543 as_bad (_("branch target frequency must be greater than 0"));
1544 ignore_rest_of_line ();
1548 set_subseg_freq (now_seg
, now_subseg
, target_f
+ fall_through_f
, target_f
);
1550 demand_empty_rest_of_line ();
1554 /* Like normal .long/.short/.word, except support @plt, etc.
1555 Clobbers input_line_pointer, checks end-of-line. */
1558 xtensa_elf_cons (int nbytes
)
1561 bfd_reloc_code_real_type reloc
;
1563 md_flush_pending_output ();
1565 if (cur_vinsn
.inside_bundle
)
1566 as_bad (_("directives are not valid inside bundles"));
1568 if (is_it_end_of_statement ())
1570 demand_empty_rest_of_line ();
1577 if (exp
.X_op
== O_symbol
1578 && *input_line_pointer
== '@'
1579 && ((reloc
= xtensa_elf_suffix (&input_line_pointer
, &exp
))
1582 reloc_howto_type
*reloc_howto
=
1583 bfd_reloc_type_lookup (stdoutput
, reloc
);
1585 if (reloc
== BFD_RELOC_UNUSED
|| !reloc_howto
)
1586 as_bad (_("unsupported relocation"));
1587 else if ((reloc
>= BFD_RELOC_XTENSA_SLOT0_OP
1588 && reloc
<= BFD_RELOC_XTENSA_SLOT14_OP
)
1589 || (reloc
>= BFD_RELOC_XTENSA_SLOT0_ALT
1590 && reloc
<= BFD_RELOC_XTENSA_SLOT14_ALT
))
1591 as_bad (_("opcode-specific %s relocation used outside "
1592 "an instruction"), reloc_howto
->name
);
1593 else if (nbytes
!= (int) bfd_get_reloc_size (reloc_howto
))
1594 as_bad (_("%s relocations do not fit in %d bytes"),
1595 reloc_howto
->name
, nbytes
);
1598 char *p
= frag_more ((int) nbytes
);
1599 xtensa_set_frag_assembly_state (frag_now
);
1600 fix_new_exp (frag_now
, p
- frag_now
->fr_literal
,
1601 nbytes
, &exp
, 0, reloc
);
1605 emit_expr (&exp
, (unsigned int) nbytes
);
1607 while (*input_line_pointer
++ == ',');
1609 input_line_pointer
--; /* Put terminator back into stream. */
1610 demand_empty_rest_of_line ();
1614 /* Parsing and Idiom Translation. */
1616 /* Parse @plt, etc. and return the desired relocation. */
1617 static bfd_reloc_code_real_type
1618 xtensa_elf_suffix (char **str_p
, expressionS
*exp_p
)
1624 bfd_reloc_code_real_type reloc
;
1632 struct map_bfd
*ptr
;
1634 #define MAP(str,reloc) { str, sizeof (str) - 1, reloc }
1636 static struct map_bfd mapping
[] =
1638 MAP ("l", BFD_RELOC_LO16
),
1639 MAP ("h", BFD_RELOC_HI16
),
1640 MAP ("plt", BFD_RELOC_XTENSA_PLT
),
1641 { (char *) 0, 0, BFD_RELOC_UNUSED
}
1645 return BFD_RELOC_NONE
;
1647 for (ch
= *str
, str2
= ident
;
1648 (str2
< ident
+ sizeof (ident
) - 1
1649 && (ISALNUM (ch
) || ch
== '@'));
1652 *str2
++ = (ISLOWER (ch
)) ? ch
: TOLOWER (ch
);
1659 for (ptr
= &mapping
[0]; ptr
->length
> 0; ptr
++)
1660 if (ch
== ptr
->string
[0]
1661 && len
== ptr
->length
1662 && memcmp (ident
, ptr
->string
, ptr
->length
) == 0)
1664 /* Now check for "identifier@suffix+constant". */
1665 if (*str
== '-' || *str
== '+')
1667 char *orig_line
= input_line_pointer
;
1668 expressionS new_exp
;
1670 input_line_pointer
= str
;
1671 expression (&new_exp
);
1672 if (new_exp
.X_op
== O_constant
)
1674 exp_p
->X_add_number
+= new_exp
.X_add_number
;
1675 str
= input_line_pointer
;
1678 if (&input_line_pointer
!= str_p
)
1679 input_line_pointer
= orig_line
;
1686 return BFD_RELOC_UNUSED
;
1691 expression_end (const char *name
)
1714 #define ERROR_REG_NUM ((unsigned) -1)
1717 tc_get_register (const char *prefix
)
1720 const char *next_expr
;
1721 const char *old_line_pointer
;
1724 old_line_pointer
= input_line_pointer
;
1726 if (*input_line_pointer
== '$')
1727 ++input_line_pointer
;
1729 /* Accept "sp" as a synonym for "a1". */
1730 if (input_line_pointer
[0] == 's' && input_line_pointer
[1] == 'p'
1731 && expression_end (input_line_pointer
+ 2))
1733 input_line_pointer
+= 2;
1734 return 1; /* AR[1] */
1737 while (*input_line_pointer
++ == *prefix
++)
1739 --input_line_pointer
;
1744 as_bad (_("bad register name: %s"), old_line_pointer
);
1745 return ERROR_REG_NUM
;
1748 if (!ISDIGIT ((unsigned char) *input_line_pointer
))
1750 as_bad (_("bad register number: %s"), input_line_pointer
);
1751 return ERROR_REG_NUM
;
1756 while (ISDIGIT ((int) *input_line_pointer
))
1757 reg
= reg
* 10 + *input_line_pointer
++ - '0';
1759 if (!(next_expr
= expression_end (input_line_pointer
)))
1761 as_bad (_("bad register name: %s"), old_line_pointer
);
1762 return ERROR_REG_NUM
;
1765 input_line_pointer
= (char *) next_expr
;
1772 expression_maybe_register (xtensa_opcode opc
, int opnd
, expressionS
*tok
)
1774 xtensa_isa isa
= xtensa_default_isa
;
1776 /* Check if this is an immediate operand. */
1777 if (xtensa_operand_is_register (isa
, opc
, opnd
) == 0)
1779 bfd_reloc_code_real_type reloc
;
1780 segT t
= expression (tok
);
1781 if (t
== absolute_section
1782 && xtensa_operand_is_PCrelative (isa
, opc
, opnd
) == 1)
1784 assert (tok
->X_op
== O_constant
);
1785 tok
->X_op
= O_symbol
;
1786 tok
->X_add_symbol
= &abs_symbol
;
1789 if ((tok
->X_op
== O_constant
|| tok
->X_op
== O_symbol
)
1790 && (reloc
= xtensa_elf_suffix (&input_line_pointer
, tok
))
1791 && (reloc
!= BFD_RELOC_NONE
))
1796 case BFD_RELOC_UNUSED
:
1797 as_bad (_("unsupported relocation"));
1800 case BFD_RELOC_XTENSA_PLT
:
1801 tok
->X_op
= O_pltrel
;
1804 case BFD_RELOC_LO16
:
1805 if (tok
->X_op
== O_constant
)
1806 tok
->X_add_number
&= 0xffff;
1811 case BFD_RELOC_HI16
:
1812 if (tok
->X_op
== O_constant
)
1813 tok
->X_add_number
= ((unsigned) tok
->X_add_number
) >> 16;
1822 xtensa_regfile opnd_rf
= xtensa_operand_regfile (isa
, opc
, opnd
);
1823 unsigned reg
= tc_get_register (xtensa_regfile_shortname (isa
, opnd_rf
));
1825 if (reg
!= ERROR_REG_NUM
) /* Already errored */
1828 if (xtensa_operand_encode (isa
, opc
, opnd
, &buf
))
1829 as_bad (_("register number out of range"));
1832 tok
->X_op
= O_register
;
1833 tok
->X_add_symbol
= 0;
1834 tok
->X_add_number
= reg
;
1839 /* Split up the arguments for an opcode or pseudo-op. */
1842 tokenize_arguments (char **args
, char *str
)
1844 char *old_input_line_pointer
;
1845 bfd_boolean saw_comma
= FALSE
;
1846 bfd_boolean saw_arg
= FALSE
;
1847 bfd_boolean saw_colon
= FALSE
;
1849 char *arg_end
, *arg
;
1852 /* Save and restore input_line_pointer around this function. */
1853 old_input_line_pointer
= input_line_pointer
;
1854 input_line_pointer
= str
;
1856 while (*input_line_pointer
)
1859 switch (*input_line_pointer
)
1866 input_line_pointer
++;
1867 if (saw_comma
|| saw_colon
|| !saw_arg
)
1873 input_line_pointer
++;
1874 if (saw_comma
|| saw_colon
|| !saw_arg
)
1880 if (!saw_comma
&& !saw_colon
&& saw_arg
)
1883 arg_end
= input_line_pointer
+ 1;
1884 while (!expression_end (arg_end
))
1887 arg_len
= arg_end
- input_line_pointer
;
1888 arg
= (char *) xmalloc ((saw_colon
? 1 : 0) + arg_len
+ 1);
1889 args
[num_args
] = arg
;
1893 strncpy (arg
, input_line_pointer
, arg_len
);
1894 arg
[arg_len
] = '\0';
1896 input_line_pointer
= arg_end
;
1906 if (saw_comma
|| saw_colon
)
1908 input_line_pointer
= old_input_line_pointer
;
1913 as_bad (_("extra comma"));
1915 as_bad (_("extra colon"));
1917 as_bad (_("missing argument"));
1919 as_bad (_("missing comma or colon"));
1920 input_line_pointer
= old_input_line_pointer
;
1925 /* Parse the arguments to an opcode. Return TRUE on error. */
1928 parse_arguments (TInsn
*insn
, int num_args
, char **arg_strings
)
1930 expressionS
*tok
, *last_tok
;
1931 xtensa_opcode opcode
= insn
->opcode
;
1932 bfd_boolean had_error
= TRUE
;
1933 xtensa_isa isa
= xtensa_default_isa
;
1934 int n
, num_regs
= 0;
1935 int opcode_operand_count
;
1936 int opnd_cnt
, last_opnd_cnt
;
1937 unsigned int next_reg
= 0;
1938 char *old_input_line_pointer
;
1940 if (insn
->insn_type
== ITYPE_LITERAL
)
1941 opcode_operand_count
= 1;
1943 opcode_operand_count
= xtensa_opcode_num_operands (isa
, opcode
);
1946 memset (tok
, 0, sizeof (*tok
) * MAX_INSN_ARGS
);
1948 /* Save and restore input_line_pointer around this function. */
1949 old_input_line_pointer
= input_line_pointer
;
1955 /* Skip invisible operands. */
1956 while (xtensa_operand_is_visible (isa
, opcode
, opnd_cnt
) == 0)
1962 for (n
= 0; n
< num_args
; n
++)
1964 input_line_pointer
= arg_strings
[n
];
1965 if (*input_line_pointer
== ':')
1967 xtensa_regfile opnd_rf
;
1968 input_line_pointer
++;
1971 assert (opnd_cnt
> 0);
1973 opnd_rf
= xtensa_operand_regfile (isa
, opcode
, last_opnd_cnt
);
1975 != tc_get_register (xtensa_regfile_shortname (isa
, opnd_rf
)))
1976 as_warn (_("incorrect register number, ignoring"));
1981 if (opnd_cnt
>= opcode_operand_count
)
1983 as_warn (_("too many arguments"));
1986 assert (opnd_cnt
< MAX_INSN_ARGS
);
1988 expression_maybe_register (opcode
, opnd_cnt
, tok
);
1989 next_reg
= tok
->X_add_number
+ 1;
1991 if (tok
->X_op
== O_illegal
|| tok
->X_op
== O_absent
)
1993 if (xtensa_operand_is_register (isa
, opcode
, opnd_cnt
) == 1)
1995 num_regs
= xtensa_operand_num_regs (isa
, opcode
, opnd_cnt
) - 1;
1996 /* minus 1 because we are seeing one right now */
2002 last_opnd_cnt
= opnd_cnt
;
2009 while (xtensa_operand_is_visible (isa
, opcode
, opnd_cnt
) == 0);
2013 if (num_regs
> 0 && ((int) next_reg
!= last_tok
->X_add_number
+ 1))
2016 insn
->ntok
= tok
- insn
->tok
;
2020 input_line_pointer
= old_input_line_pointer
;
2026 get_invisible_operands (TInsn
*insn
)
2028 xtensa_isa isa
= xtensa_default_isa
;
2029 static xtensa_insnbuf slotbuf
= NULL
;
2031 xtensa_opcode opc
= insn
->opcode
;
2032 int slot
, opnd
, fmt_found
;
2036 slotbuf
= xtensa_insnbuf_alloc (isa
);
2038 /* Find format/slot where this can be encoded. */
2041 for (fmt
= 0; fmt
< xtensa_isa_num_formats (isa
); fmt
++)
2043 for (slot
= 0; slot
< xtensa_format_num_slots (isa
, fmt
); slot
++)
2045 if (xtensa_opcode_encode (isa
, fmt
, slot
, slotbuf
, opc
) == 0)
2051 if (fmt_found
) break;
2056 as_bad (_("cannot encode opcode \"%s\""), xtensa_opcode_name (isa
, opc
));
2060 /* First encode all the visible operands
2061 (to deal with shared field operands). */
2062 for (opnd
= 0; opnd
< insn
->ntok
; opnd
++)
2064 if (xtensa_operand_is_visible (isa
, opc
, opnd
) == 1
2065 && (insn
->tok
[opnd
].X_op
== O_register
2066 || insn
->tok
[opnd
].X_op
== O_constant
))
2068 val
= insn
->tok
[opnd
].X_add_number
;
2069 xtensa_operand_encode (isa
, opc
, opnd
, &val
);
2070 xtensa_operand_set_field (isa
, opc
, opnd
, fmt
, slot
, slotbuf
, val
);
2074 /* Then pull out the values for the invisible ones. */
2075 for (opnd
= 0; opnd
< insn
->ntok
; opnd
++)
2077 if (xtensa_operand_is_visible (isa
, opc
, opnd
) == 0)
2079 xtensa_operand_get_field (isa
, opc
, opnd
, fmt
, slot
, slotbuf
, &val
);
2080 xtensa_operand_decode (isa
, opc
, opnd
, &val
);
2081 insn
->tok
[opnd
].X_add_number
= val
;
2082 if (xtensa_operand_is_register (isa
, opc
, opnd
) == 1)
2083 insn
->tok
[opnd
].X_op
= O_register
;
2085 insn
->tok
[opnd
].X_op
= O_constant
;
2094 xg_reverse_shift_count (char **cnt_argp
)
2096 char *cnt_arg
, *new_arg
;
2097 cnt_arg
= *cnt_argp
;
2099 /* replace the argument with "31-(argument)" */
2100 new_arg
= (char *) xmalloc (strlen (cnt_arg
) + 6);
2101 sprintf (new_arg
, "31-(%s)", cnt_arg
);
2104 *cnt_argp
= new_arg
;
2108 /* If "arg" is a constant expression, return non-zero with the value
2112 xg_arg_is_constant (char *arg
, offsetT
*valp
)
2115 char *save_ptr
= input_line_pointer
;
2117 input_line_pointer
= arg
;
2119 input_line_pointer
= save_ptr
;
2121 if (exp
.X_op
== O_constant
)
2123 *valp
= exp
.X_add_number
;
2132 xg_replace_opname (char **popname
, char *newop
)
2135 *popname
= (char *) xmalloc (strlen (newop
) + 1);
2136 strcpy (*popname
, newop
);
2141 xg_check_num_args (int *pnum_args
,
2146 int num_args
= *pnum_args
;
2148 if (num_args
< expected_num
)
2150 as_bad (_("not enough operands (%d) for '%s'; expected %d"),
2151 num_args
, opname
, expected_num
);
2155 if (num_args
> expected_num
)
2157 as_warn (_("too many operands (%d) for '%s'; expected %d"),
2158 num_args
, opname
, expected_num
);
2159 while (num_args
-- > expected_num
)
2161 free (arg_strings
[num_args
]);
2162 arg_strings
[num_args
] = 0;
2164 *pnum_args
= expected_num
;
2172 /* If the register is not specified as part of the opcode,
2173 then get it from the operand and move it to the opcode. */
2176 xg_translate_sysreg_op (char **popname
, int *pnum_args
, char **arg_strings
)
2178 xtensa_isa isa
= xtensa_default_isa
;
2180 char *opname
, *new_opname
;
2181 const char *sr_name
;
2182 int is_user
, is_write
;
2183 bfd_boolean has_underbar
= FALSE
;
2188 has_underbar
= TRUE
;
2191 is_user
= (opname
[1] == 'u');
2192 is_write
= (opname
[0] == 'w');
2194 /* Opname == [rw]ur or [rwx]sr... */
2196 if (xg_check_num_args (pnum_args
, 2, opname
, arg_strings
))
2199 /* Check if the argument is a symbolic register name. */
2200 sr
= xtensa_sysreg_lookup_name (isa
, arg_strings
[1]);
2201 /* Handle WSR to "INTSET" as a special case. */
2202 if (sr
== XTENSA_UNDEFINED
&& is_write
&& !is_user
2203 && !strcasecmp (arg_strings
[1], "intset"))
2204 sr
= xtensa_sysreg_lookup_name (isa
, "interrupt");
2205 if (sr
== XTENSA_UNDEFINED
2206 || (xtensa_sysreg_is_user (isa
, sr
) == 1) != is_user
)
2208 /* Maybe it's a register number.... */
2210 if (!xg_arg_is_constant (arg_strings
[1], &val
))
2212 as_bad (_("invalid register '%s' for '%s' instruction"),
2213 arg_strings
[1], opname
);
2216 sr
= xtensa_sysreg_lookup (isa
, val
, is_user
);
2217 if (sr
== XTENSA_UNDEFINED
)
2219 as_bad (_("invalid register number (%ld) for '%s' instruction"),
2220 (long) val
, opname
);
2225 /* Remove the last argument, which is now part of the opcode. */
2226 free (arg_strings
[1]);
2230 /* Translate the opcode. */
2231 sr_name
= xtensa_sysreg_name (isa
, sr
);
2232 /* Another special case for "WSR.INTSET".... */
2233 if (is_write
&& !is_user
&& !strcasecmp ("interrupt", sr_name
))
2235 new_opname
= (char *) xmalloc (strlen (sr_name
) + 6);
2236 sprintf (new_opname
, "%s%s.%s", (has_underbar
? "_" : ""),
2239 *popname
= new_opname
;
2246 xtensa_translate_old_userreg_ops (char **popname
)
2248 xtensa_isa isa
= xtensa_default_isa
;
2250 char *opname
, *new_opname
;
2251 const char *sr_name
;
2252 bfd_boolean has_underbar
= FALSE
;
2255 if (opname
[0] == '_')
2257 has_underbar
= TRUE
;
2261 sr
= xtensa_sysreg_lookup_name (isa
, opname
+ 1);
2262 if (sr
!= XTENSA_UNDEFINED
)
2264 /* The new default name ("nnn") is different from the old default
2265 name ("URnnn"). The old default is handled below, and we don't
2266 want to recognize [RW]nnn, so do nothing if the name is the (new)
2268 static char namebuf
[10];
2269 sprintf (namebuf
, "%d", xtensa_sysreg_number (isa
, sr
));
2270 if (strcmp (namebuf
, opname
+ 1) == 0)
2278 /* Only continue if the reg name is "URnnn". */
2279 if (opname
[1] != 'u' || opname
[2] != 'r')
2281 val
= strtoul (opname
+ 3, &end
, 10);
2285 sr
= xtensa_sysreg_lookup (isa
, val
, 1);
2286 if (sr
== XTENSA_UNDEFINED
)
2288 as_bad (_("invalid register number (%ld) for '%s'"),
2289 (long) val
, opname
);
2294 /* Translate the opcode. */
2295 sr_name
= xtensa_sysreg_name (isa
, sr
);
2296 new_opname
= (char *) xmalloc (strlen (sr_name
) + 6);
2297 sprintf (new_opname
, "%s%cur.%s", (has_underbar
? "_" : ""),
2298 opname
[0], sr_name
);
2300 *popname
= new_opname
;
2307 xtensa_translate_zero_immed (char *old_op
,
2317 assert (opname
[0] != '_');
2319 if (strcmp (opname
, old_op
) != 0)
2322 if (xg_check_num_args (pnum_args
, 3, opname
, arg_strings
))
2324 if (xg_arg_is_constant (arg_strings
[1], &val
) && val
== 0)
2326 xg_replace_opname (popname
, new_op
);
2327 free (arg_strings
[1]);
2328 arg_strings
[1] = arg_strings
[2];
2337 /* If the instruction is an idiom (i.e., a built-in macro), translate it.
2338 Returns non-zero if an error was found. */
2341 xg_translate_idioms (char **popname
, int *pnum_args
, char **arg_strings
)
2343 char *opname
= *popname
;
2344 bfd_boolean has_underbar
= FALSE
;
2346 if (cur_vinsn
.inside_bundle
)
2351 has_underbar
= TRUE
;
2355 if (strcmp (opname
, "mov") == 0)
2357 if (use_transform () && !has_underbar
&& density_supported
)
2358 xg_replace_opname (popname
, "mov.n");
2361 if (xg_check_num_args (pnum_args
, 2, opname
, arg_strings
))
2363 xg_replace_opname (popname
, (has_underbar
? "_or" : "or"));
2364 arg_strings
[2] = (char *) xmalloc (strlen (arg_strings
[1]) + 1);
2365 strcpy (arg_strings
[2], arg_strings
[1]);
2371 if (strcmp (opname
, "bbsi.l") == 0)
2373 if (xg_check_num_args (pnum_args
, 3, opname
, arg_strings
))
2375 xg_replace_opname (popname
, (has_underbar
? "_bbsi" : "bbsi"));
2376 if (target_big_endian
)
2377 xg_reverse_shift_count (&arg_strings
[1]);
2381 if (strcmp (opname
, "bbci.l") == 0)
2383 if (xg_check_num_args (pnum_args
, 3, opname
, arg_strings
))
2385 xg_replace_opname (popname
, (has_underbar
? "_bbci" : "bbci"));
2386 if (target_big_endian
)
2387 xg_reverse_shift_count (&arg_strings
[1]);
2391 if (xtensa_nop_opcode
== XTENSA_UNDEFINED
2392 && strcmp (opname
, "nop") == 0)
2394 if (use_transform () && !has_underbar
&& density_supported
)
2395 xg_replace_opname (popname
, "nop.n");
2398 if (xg_check_num_args (pnum_args
, 0, opname
, arg_strings
))
2400 xg_replace_opname (popname
, (has_underbar
? "_or" : "or"));
2401 arg_strings
[0] = (char *) xmalloc (3);
2402 arg_strings
[1] = (char *) xmalloc (3);
2403 arg_strings
[2] = (char *) xmalloc (3);
2404 strcpy (arg_strings
[0], "a1");
2405 strcpy (arg_strings
[1], "a1");
2406 strcpy (arg_strings
[2], "a1");
2412 /* Recognize [RW]UR and [RWX]SR. */
2413 if ((((opname
[0] == 'r' || opname
[0] == 'w')
2414 && (opname
[1] == 'u' || opname
[1] == 's'))
2415 || (opname
[0] == 'x' && opname
[1] == 's'))
2417 && opname
[3] == '\0')
2418 return xg_translate_sysreg_op (popname
, pnum_args
, arg_strings
);
2420 /* Backward compatibility for RUR and WUR: Recognize [RW]UR<nnn> and
2421 [RW]<name> if <name> is the non-default name of a user register. */
2422 if ((opname
[0] == 'r' || opname
[0] == 'w')
2423 && xtensa_opcode_lookup (xtensa_default_isa
, opname
) == XTENSA_UNDEFINED
)
2424 return xtensa_translate_old_userreg_ops (popname
);
2426 /* Relax branches that don't allow comparisons against an immediate value
2427 of zero to the corresponding branches with implicit zero immediates. */
2428 if (!has_underbar
&& use_transform ())
2430 if (xtensa_translate_zero_immed ("bnei", "bnez", popname
,
2431 pnum_args
, arg_strings
))
2434 if (xtensa_translate_zero_immed ("beqi", "beqz", popname
,
2435 pnum_args
, arg_strings
))
2438 if (xtensa_translate_zero_immed ("bgei", "bgez", popname
,
2439 pnum_args
, arg_strings
))
2442 if (xtensa_translate_zero_immed ("blti", "bltz", popname
,
2443 pnum_args
, arg_strings
))
2451 /* Functions for dealing with the Xtensa ISA. */
2453 /* Currently the assembler only allows us to use a single target per
2454 fragment. Because of this, only one operand for a given
2455 instruction may be symbolic. If there is a PC-relative operand,
2456 the last one is chosen. Otherwise, the result is the number of the
2457 last immediate operand, and if there are none of those, we fail and
2461 get_relaxable_immed (xtensa_opcode opcode
)
2463 int last_immed
= -1;
2466 if (opcode
== XTENSA_UNDEFINED
)
2469 noperands
= xtensa_opcode_num_operands (xtensa_default_isa
, opcode
);
2470 for (opi
= noperands
- 1; opi
>= 0; opi
--)
2472 if (xtensa_operand_is_visible (xtensa_default_isa
, opcode
, opi
) == 0)
2474 if (xtensa_operand_is_PCrelative (xtensa_default_isa
, opcode
, opi
) == 1)
2476 if (last_immed
== -1
2477 && xtensa_operand_is_register (xtensa_default_isa
, opcode
, opi
) == 0)
2484 static xtensa_opcode
2485 get_opcode_from_buf (const char *buf
, int slot
)
2487 static xtensa_insnbuf insnbuf
= NULL
;
2488 static xtensa_insnbuf slotbuf
= NULL
;
2489 xtensa_isa isa
= xtensa_default_isa
;
2494 insnbuf
= xtensa_insnbuf_alloc (isa
);
2495 slotbuf
= xtensa_insnbuf_alloc (isa
);
2498 xtensa_insnbuf_from_chars (isa
, insnbuf
, (const unsigned char *) buf
, 0);
2499 fmt
= xtensa_format_decode (isa
, insnbuf
);
2500 if (fmt
== XTENSA_UNDEFINED
)
2501 return XTENSA_UNDEFINED
;
2503 if (slot
>= xtensa_format_num_slots (isa
, fmt
))
2504 return XTENSA_UNDEFINED
;
2506 xtensa_format_get_slot (isa
, fmt
, slot
, insnbuf
, slotbuf
);
2507 return xtensa_opcode_decode (isa
, fmt
, slot
, slotbuf
);
2511 #ifdef TENSILICA_DEBUG
2513 /* For debugging, print out the mapping of opcode numbers to opcodes. */
2516 xtensa_print_insn_table (void)
2518 int num_opcodes
, num_operands
;
2519 xtensa_opcode opcode
;
2520 xtensa_isa isa
= xtensa_default_isa
;
2522 num_opcodes
= xtensa_isa_num_opcodes (xtensa_default_isa
);
2523 for (opcode
= 0; opcode
< num_opcodes
; opcode
++)
2526 fprintf (stderr
, "%d: %s: ", opcode
, xtensa_opcode_name (isa
, opcode
));
2527 num_operands
= xtensa_opcode_num_operands (isa
, opcode
);
2528 for (opn
= 0; opn
< num_operands
; opn
++)
2530 if (xtensa_operand_is_visible (isa
, opcode
, opn
) == 0)
2532 if (xtensa_operand_is_register (isa
, opcode
, opn
) == 1)
2534 xtensa_regfile opnd_rf
=
2535 xtensa_operand_regfile (isa
, opcode
, opn
);
2536 fprintf (stderr
, "%s ", xtensa_regfile_shortname (isa
, opnd_rf
));
2538 else if (xtensa_operand_is_PCrelative (isa
, opcode
, opn
) == 1)
2539 fputs ("[lLr] ", stderr
);
2541 fputs ("i ", stderr
);
2543 fprintf (stderr
, "\n");
2549 print_vliw_insn (xtensa_insnbuf vbuf
)
2551 xtensa_isa isa
= xtensa_default_isa
;
2552 xtensa_format f
= xtensa_format_decode (isa
, vbuf
);
2553 xtensa_insnbuf sbuf
= xtensa_insnbuf_alloc (isa
);
2556 fprintf (stderr
, "format = %d\n", f
);
2558 for (op
= 0; op
< xtensa_format_num_slots (isa
, f
); op
++)
2560 xtensa_opcode opcode
;
2564 xtensa_format_get_slot (isa
, f
, op
, vbuf
, sbuf
);
2565 opcode
= xtensa_opcode_decode (isa
, f
, op
, sbuf
);
2566 opname
= xtensa_opcode_name (isa
, opcode
);
2568 fprintf (stderr
, "op in slot %i is %s;\n", op
, opname
);
2569 fprintf (stderr
, " operands = ");
2571 operands
< xtensa_opcode_num_operands (isa
, opcode
);
2575 if (xtensa_operand_is_visible (isa
, opcode
, operands
) == 0)
2577 xtensa_operand_get_field (isa
, opcode
, operands
, f
, op
, sbuf
, &val
);
2578 xtensa_operand_decode (isa
, opcode
, operands
, &val
);
2579 fprintf (stderr
, "%d ", val
);
2581 fprintf (stderr
, "\n");
2583 xtensa_insnbuf_free (isa
, sbuf
);
2586 #endif /* TENSILICA_DEBUG */
2590 is_direct_call_opcode (xtensa_opcode opcode
)
2592 xtensa_isa isa
= xtensa_default_isa
;
2593 int n
, num_operands
;
2595 if (xtensa_opcode_is_call (isa
, opcode
) == 0)
2598 num_operands
= xtensa_opcode_num_operands (isa
, opcode
);
2599 for (n
= 0; n
< num_operands
; n
++)
2601 if (xtensa_operand_is_register (isa
, opcode
, n
) == 0
2602 && xtensa_operand_is_PCrelative (isa
, opcode
, n
) == 1)
2609 /* Convert from BFD relocation type code to slot and operand number.
2610 Returns non-zero on failure. */
2613 decode_reloc (bfd_reloc_code_real_type reloc
, int *slot
, bfd_boolean
*is_alt
)
2615 if (reloc
>= BFD_RELOC_XTENSA_SLOT0_OP
2616 && reloc
<= BFD_RELOC_XTENSA_SLOT14_OP
)
2618 *slot
= reloc
- BFD_RELOC_XTENSA_SLOT0_OP
;
2621 else if (reloc
>= BFD_RELOC_XTENSA_SLOT0_ALT
2622 && reloc
<= BFD_RELOC_XTENSA_SLOT14_ALT
)
2624 *slot
= reloc
- BFD_RELOC_XTENSA_SLOT0_ALT
;
2634 /* Convert from slot number to BFD relocation type code for the
2635 standard PC-relative relocations. Return BFD_RELOC_NONE on
2638 static bfd_reloc_code_real_type
2639 encode_reloc (int slot
)
2641 if (slot
< 0 || slot
> 14)
2642 return BFD_RELOC_NONE
;
2644 return BFD_RELOC_XTENSA_SLOT0_OP
+ slot
;
2648 /* Convert from slot numbers to BFD relocation type code for the
2649 "alternate" relocations. Return BFD_RELOC_NONE on failure. */
2651 static bfd_reloc_code_real_type
2652 encode_alt_reloc (int slot
)
2654 if (slot
< 0 || slot
> 14)
2655 return BFD_RELOC_NONE
;
2657 return BFD_RELOC_XTENSA_SLOT0_ALT
+ slot
;
2662 xtensa_insnbuf_set_operand (xtensa_insnbuf slotbuf
,
2665 xtensa_opcode opcode
,
2671 uint32 valbuf
= value
;
2673 if (xtensa_operand_encode (xtensa_default_isa
, opcode
, operand
, &valbuf
))
2675 if (xtensa_operand_is_PCrelative (xtensa_default_isa
, opcode
, operand
)
2677 as_bad_where ((char *) file
, line
,
2678 _("operand %d of '%s' has out of range value '%u'"),
2680 xtensa_opcode_name (xtensa_default_isa
, opcode
),
2683 as_bad_where ((char *) file
, line
,
2684 _("operand %d of '%s' has invalid value '%u'"),
2686 xtensa_opcode_name (xtensa_default_isa
, opcode
),
2691 xtensa_operand_set_field (xtensa_default_isa
, opcode
, operand
, fmt
, slot
,
2697 xtensa_insnbuf_get_operand (xtensa_insnbuf slotbuf
,
2700 xtensa_opcode opcode
,
2704 (void) xtensa_operand_get_field (xtensa_default_isa
, opcode
, opnum
,
2705 fmt
, slot
, slotbuf
, &val
);
2706 (void) xtensa_operand_decode (xtensa_default_isa
, opcode
, opnum
, &val
);
2711 /* Checks for rules from xtensa-relax tables. */
2713 /* The routine xg_instruction_matches_option_term must return TRUE
2714 when a given option term is true. The meaning of all of the option
2715 terms is given interpretation by this function. This is needed when
2716 an option depends on the state of a directive, but there are no such
2717 options in use right now. */
2720 xg_instruction_matches_option_term (TInsn
*insn ATTRIBUTE_UNUSED
,
2721 const ReqOrOption
*option
)
2723 if (strcmp (option
->option_name
, "realnop") == 0
2724 || strncmp (option
->option_name
, "IsaUse", 6) == 0)
2726 /* These conditions were evaluated statically when building the
2727 relaxation table. There's no need to reevaluate them now. */
2732 as_fatal (_("internal error: unknown option name '%s'"),
2733 option
->option_name
);
2739 xg_instruction_matches_or_options (TInsn
*insn
,
2740 const ReqOrOptionList
*or_option
)
2742 const ReqOrOption
*option
;
2743 /* Must match each of the AND terms. */
2744 for (option
= or_option
; option
!= NULL
; option
= option
->next
)
2746 if (xg_instruction_matches_option_term (insn
, option
))
2754 xg_instruction_matches_options (TInsn
*insn
, const ReqOptionList
*options
)
2756 const ReqOption
*req_options
;
2757 /* Must match each of the AND terms. */
2758 for (req_options
= options
;
2759 req_options
!= NULL
;
2760 req_options
= req_options
->next
)
2762 /* Must match one of the OR clauses. */
2763 if (!xg_instruction_matches_or_options (insn
,
2764 req_options
->or_option_terms
))
2771 /* Return the transition rule that matches or NULL if none matches. */
2774 xg_instruction_matches_rule (TInsn
*insn
, TransitionRule
*rule
)
2776 PreconditionList
*condition_l
;
2778 if (rule
->opcode
!= insn
->opcode
)
2781 for (condition_l
= rule
->conditions
;
2782 condition_l
!= NULL
;
2783 condition_l
= condition_l
->next
)
2787 Precondition
*cond
= condition_l
->precond
;
2792 /* The expression must be the constant. */
2793 assert (cond
->op_num
< insn
->ntok
);
2794 exp1
= &insn
->tok
[cond
->op_num
];
2795 if (expr_is_const (exp1
))
2800 if (get_expr_const (exp1
) != cond
->op_data
)
2804 if (get_expr_const (exp1
) == cond
->op_data
)
2811 else if (expr_is_register (exp1
))
2816 if (get_expr_register (exp1
) != cond
->op_data
)
2820 if (get_expr_register (exp1
) == cond
->op_data
)
2832 assert (cond
->op_num
< insn
->ntok
);
2833 assert (cond
->op_data
< insn
->ntok
);
2834 exp1
= &insn
->tok
[cond
->op_num
];
2835 exp2
= &insn
->tok
[cond
->op_data
];
2840 if (!expr_is_equal (exp1
, exp2
))
2844 if (expr_is_equal (exp1
, exp2
))
2856 if (!xg_instruction_matches_options (insn
, rule
->options
))
2864 transition_rule_cmp (const TransitionRule
*a
, const TransitionRule
*b
)
2866 bfd_boolean a_greater
= FALSE
;
2867 bfd_boolean b_greater
= FALSE
;
2869 ReqOptionList
*l_a
= a
->options
;
2870 ReqOptionList
*l_b
= b
->options
;
2872 /* We only care if they both are the same except for
2873 a const16 vs. an l32r. */
2875 while (l_a
&& l_b
&& ((l_a
->next
== NULL
) == (l_b
->next
== NULL
)))
2877 ReqOrOptionList
*l_or_a
= l_a
->or_option_terms
;
2878 ReqOrOptionList
*l_or_b
= l_b
->or_option_terms
;
2879 while (l_or_a
&& l_or_b
&& ((l_a
->next
== NULL
) == (l_b
->next
== NULL
)))
2881 if (l_or_a
->is_true
!= l_or_b
->is_true
)
2883 if (strcmp (l_or_a
->option_name
, l_or_b
->option_name
) != 0)
2885 /* This is the case we care about. */
2886 if (strcmp (l_or_a
->option_name
, "IsaUseConst16") == 0
2887 && strcmp (l_or_b
->option_name
, "IsaUseL32R") == 0)
2894 else if (strcmp (l_or_a
->option_name
, "IsaUseL32R") == 0
2895 && strcmp (l_or_b
->option_name
, "IsaUseConst16") == 0)
2905 l_or_a
= l_or_a
->next
;
2906 l_or_b
= l_or_b
->next
;
2908 if (l_or_a
|| l_or_b
)
2917 /* Incomparable if the substitution was used differently in two cases. */
2918 if (a_greater
&& b_greater
)
2930 static TransitionRule
*
2931 xg_instruction_match (TInsn
*insn
)
2933 TransitionTable
*table
= xg_build_simplify_table (&transition_rule_cmp
);
2935 assert (insn
->opcode
< table
->num_opcodes
);
2937 /* Walk through all of the possible transitions. */
2938 for (l
= table
->table
[insn
->opcode
]; l
!= NULL
; l
= l
->next
)
2940 TransitionRule
*rule
= l
->rule
;
2941 if (xg_instruction_matches_rule (insn
, rule
))
2948 /* Various Other Internal Functions. */
2951 is_unique_insn_expansion (TransitionRule
*r
)
2953 if (!r
->to_instr
|| r
->to_instr
->next
!= NULL
)
2955 if (r
->to_instr
->typ
!= INSTR_INSTR
)
2961 /* Check if there is exactly one relaxation for INSN that converts it to
2962 another instruction of equal or larger size. If so, and if TARG is
2963 non-null, go ahead and generate the relaxed instruction into TARG. If
2964 NARROW_ONLY is true, then only consider relaxations that widen a narrow
2965 instruction, i.e., ignore relaxations that convert to an instruction of
2966 equal size. In some contexts where this function is used, only
2967 a single widening is allowed and the NARROW_ONLY argument is used to
2968 exclude cases like ADDI being "widened" to an ADDMI, which may
2969 later be relaxed to an ADDMI/ADDI pair. */
2972 xg_is_single_relaxable_insn (TInsn
*insn
, TInsn
*targ
, bfd_boolean narrow_only
)
2974 TransitionTable
*table
= xg_build_widen_table (&transition_rule_cmp
);
2976 TransitionRule
*match
= 0;
2978 assert (insn
->insn_type
== ITYPE_INSN
);
2979 assert (insn
->opcode
< table
->num_opcodes
);
2981 for (l
= table
->table
[insn
->opcode
]; l
!= NULL
; l
= l
->next
)
2983 TransitionRule
*rule
= l
->rule
;
2985 if (xg_instruction_matches_rule (insn
, rule
)
2986 && is_unique_insn_expansion (rule
)
2987 && (xg_get_single_size (insn
->opcode
) + (narrow_only
? 1 : 0)
2988 <= xg_get_single_size (rule
->to_instr
->opcode
)))
2999 xg_build_to_insn (targ
, insn
, match
->to_instr
);
3004 /* Return the maximum number of bytes this opcode can expand to. */
3007 xg_get_max_insn_widen_size (xtensa_opcode opcode
)
3009 TransitionTable
*table
= xg_build_widen_table (&transition_rule_cmp
);
3011 int max_size
= xg_get_single_size (opcode
);
3013 assert (opcode
< table
->num_opcodes
);
3015 for (l
= table
->table
[opcode
]; l
!= NULL
; l
= l
->next
)
3017 TransitionRule
*rule
= l
->rule
;
3018 BuildInstr
*build_list
;
3023 build_list
= rule
->to_instr
;
3024 if (is_unique_insn_expansion (rule
))
3026 assert (build_list
->typ
== INSTR_INSTR
);
3027 this_size
= xg_get_max_insn_widen_size (build_list
->opcode
);
3030 for (; build_list
!= NULL
; build_list
= build_list
->next
)
3032 switch (build_list
->typ
)
3035 this_size
+= xg_get_single_size (build_list
->opcode
);
3037 case INSTR_LITERAL_DEF
:
3038 case INSTR_LABEL_DEF
:
3043 if (this_size
> max_size
)
3044 max_size
= this_size
;
3050 /* Return the maximum number of literal bytes this opcode can generate. */
3053 xg_get_max_insn_widen_literal_size (xtensa_opcode opcode
)
3055 TransitionTable
*table
= xg_build_widen_table (&transition_rule_cmp
);
3059 assert (opcode
< table
->num_opcodes
);
3061 for (l
= table
->table
[opcode
]; l
!= NULL
; l
= l
->next
)
3063 TransitionRule
*rule
= l
->rule
;
3064 BuildInstr
*build_list
;
3069 build_list
= rule
->to_instr
;
3070 if (is_unique_insn_expansion (rule
))
3072 assert (build_list
->typ
== INSTR_INSTR
);
3073 this_size
= xg_get_max_insn_widen_literal_size (build_list
->opcode
);
3076 for (; build_list
!= NULL
; build_list
= build_list
->next
)
3078 switch (build_list
->typ
)
3080 case INSTR_LITERAL_DEF
:
3081 /* Hard-coded 4-byte literal. */
3085 case INSTR_LABEL_DEF
:
3090 if (this_size
> max_size
)
3091 max_size
= this_size
;
3098 xg_is_relaxable_insn (TInsn
*insn
, int lateral_steps
)
3100 int steps_taken
= 0;
3101 TransitionTable
*table
= xg_build_widen_table (&transition_rule_cmp
);
3104 assert (insn
->insn_type
== ITYPE_INSN
);
3105 assert (insn
->opcode
< table
->num_opcodes
);
3107 for (l
= table
->table
[insn
->opcode
]; l
!= NULL
; l
= l
->next
)
3109 TransitionRule
*rule
= l
->rule
;
3111 if (xg_instruction_matches_rule (insn
, rule
))
3113 if (steps_taken
== lateral_steps
)
3123 get_special_literal_symbol (void)
3125 static symbolS
*sym
= NULL
;
3128 sym
= symbol_find_or_make ("SPECIAL_LITERAL0\001");
3134 get_special_label_symbol (void)
3136 static symbolS
*sym
= NULL
;
3139 sym
= symbol_find_or_make ("SPECIAL_LABEL0\001");
3145 xg_valid_literal_expression (const expressionS
*exp
)
3162 /* This will check to see if the value can be converted into the
3163 operand type. It will return TRUE if it does not fit. */
3166 xg_check_operand (int32 value
, xtensa_opcode opcode
, int operand
)
3168 uint32 valbuf
= value
;
3169 if (xtensa_operand_encode (xtensa_default_isa
, opcode
, operand
, &valbuf
))
3175 /* Assumes: All immeds are constants. Check that all constants fit
3176 into their immeds; return FALSE if not. */
3179 xg_immeds_fit (const TInsn
*insn
)
3181 xtensa_isa isa
= xtensa_default_isa
;
3185 assert (insn
->insn_type
== ITYPE_INSN
);
3186 for (i
= 0; i
< n
; ++i
)
3188 const expressionS
*expr
= &insn
->tok
[i
];
3189 if (xtensa_operand_is_register (isa
, insn
->opcode
, i
) == 1)
3196 if (xg_check_operand (expr
->X_add_number
, insn
->opcode
, i
))
3201 /* The symbol should have a fixup associated with it. */
3210 /* This should only be called after we have an initial
3211 estimate of the addresses. */
3214 xg_symbolic_immeds_fit (const TInsn
*insn
,
3220 xtensa_isa isa
= xtensa_default_isa
;
3228 assert (insn
->insn_type
== ITYPE_INSN
);
3230 for (i
= 0; i
< n
; ++i
)
3232 const expressionS
*expr
= &insn
->tok
[i
];
3233 if (xtensa_operand_is_register (isa
, insn
->opcode
, i
) == 1)
3240 if (xg_check_operand (expr
->X_add_number
, insn
->opcode
, i
))
3246 /* Check for the worst case. */
3247 if (xg_check_operand (0xffff, insn
->opcode
, i
))
3252 /* We only allow symbols for PC-relative references.
3253 If pc_frag == 0, then we don't have frag locations yet. */
3255 || xtensa_operand_is_PCrelative (isa
, insn
->opcode
, i
) == 0)
3258 /* If it is a weak symbol, then assume it won't reach. */
3259 if (S_IS_WEAK (expr
->X_add_symbol
))
3262 if (is_direct_call_opcode (insn
->opcode
)
3263 && ! pc_frag
->tc_frag_data
.use_longcalls
)
3265 /* If callee is undefined or in a different segment, be
3266 optimistic and assume it will be in range. */
3267 if (S_GET_SEGMENT (expr
->X_add_symbol
) != pc_seg
)
3271 /* Only references within a segment can be known to fit in the
3272 operands at assembly time. */
3273 if (S_GET_SEGMENT (expr
->X_add_symbol
) != pc_seg
)
3276 symbolP
= expr
->X_add_symbol
;
3277 sym_frag
= symbol_get_frag (symbolP
);
3278 target
= S_GET_VALUE (symbolP
) + expr
->X_add_number
;
3279 pc
= pc_frag
->fr_address
+ pc_offset
;
3281 /* If frag has yet to be reached on this pass, assume it
3282 will move by STRETCH just as we did. If this is not so,
3283 it will be because some frag between grows, and that will
3284 force another pass. Beware zero-length frags. There
3285 should be a faster way to do this. */
3288 && sym_frag
->relax_marker
!= pc_frag
->relax_marker
3289 && S_GET_SEGMENT (symbolP
) == pc_seg
)
3294 new_offset
= target
;
3295 xtensa_operand_do_reloc (isa
, insn
->opcode
, i
, &new_offset
, pc
);
3296 if (xg_check_operand (new_offset
, insn
->opcode
, i
))
3301 /* The symbol should have a fixup associated with it. */
3310 /* Return TRUE on success. */
3313 xg_build_to_insn (TInsn
*targ
, TInsn
*insn
, BuildInstr
*bi
)
3318 memset (targ
, 0, sizeof (TInsn
));
3319 targ
->linenum
= insn
->linenum
;
3324 targ
->opcode
= bi
->opcode
;
3325 targ
->insn_type
= ITYPE_INSN
;
3326 targ
->is_specific_opcode
= FALSE
;
3328 for (; op
!= NULL
; op
= op
->next
)
3330 int op_num
= op
->op_num
;
3331 int op_data
= op
->op_data
;
3333 assert (op
->op_num
< MAX_INSN_ARGS
);
3335 if (targ
->ntok
<= op_num
)
3336 targ
->ntok
= op_num
+ 1;
3341 set_expr_const (&targ
->tok
[op_num
], op_data
);
3344 assert (op_data
< insn
->ntok
);
3345 copy_expr (&targ
->tok
[op_num
], &insn
->tok
[op_data
]);
3348 sym
= get_special_literal_symbol ();
3349 set_expr_symbol_offset (&targ
->tok
[op_num
], sym
, 0);
3352 sym
= get_special_label_symbol ();
3353 set_expr_symbol_offset (&targ
->tok
[op_num
], sym
, 0);
3355 case OP_OPERAND_HI16U
:
3356 case OP_OPERAND_LOW16U
:
3357 assert (op_data
< insn
->ntok
);
3358 if (expr_is_const (&insn
->tok
[op_data
]))
3361 copy_expr (&targ
->tok
[op_num
], &insn
->tok
[op_data
]);
3362 val
= xg_apply_userdef_op_fn (op
->typ
,
3365 targ
->tok
[op_num
].X_add_number
= val
;
3369 /* For const16 we can create relocations for these. */
3370 if (targ
->opcode
== XTENSA_UNDEFINED
3371 || (targ
->opcode
!= xtensa_const16_opcode
))
3373 assert (op_data
< insn
->ntok
);
3374 /* Need to build a O_lo16 or O_hi16. */
3375 copy_expr (&targ
->tok
[op_num
], &insn
->tok
[op_data
]);
3376 if (targ
->tok
[op_num
].X_op
== O_symbol
)
3378 if (op
->typ
== OP_OPERAND_HI16U
)
3379 targ
->tok
[op_num
].X_op
= O_hi16
;
3380 else if (op
->typ
== OP_OPERAND_LOW16U
)
3381 targ
->tok
[op_num
].X_op
= O_lo16
;
3388 /* currently handles:
3391 OP_OPERAND_F32MINUS */
3392 if (xg_has_userdef_op_fn (op
->typ
))
3394 assert (op_data
< insn
->ntok
);
3395 if (expr_is_const (&insn
->tok
[op_data
]))
3398 copy_expr (&targ
->tok
[op_num
], &insn
->tok
[op_data
]);
3399 val
= xg_apply_userdef_op_fn (op
->typ
,
3402 targ
->tok
[op_num
].X_add_number
= val
;
3405 return FALSE
; /* We cannot use a relocation for this. */
3414 case INSTR_LITERAL_DEF
:
3416 targ
->opcode
= XTENSA_UNDEFINED
;
3417 targ
->insn_type
= ITYPE_LITERAL
;
3418 targ
->is_specific_opcode
= FALSE
;
3419 for (; op
!= NULL
; op
= op
->next
)
3421 int op_num
= op
->op_num
;
3422 int op_data
= op
->op_data
;
3423 assert (op
->op_num
< MAX_INSN_ARGS
);
3425 if (targ
->ntok
<= op_num
)
3426 targ
->ntok
= op_num
+ 1;
3431 assert (op_data
< insn
->ntok
);
3432 /* We can only pass resolvable literals through. */
3433 if (!xg_valid_literal_expression (&insn
->tok
[op_data
]))
3435 copy_expr (&targ
->tok
[op_num
], &insn
->tok
[op_data
]);
3447 case INSTR_LABEL_DEF
:
3449 targ
->opcode
= XTENSA_UNDEFINED
;
3450 targ
->insn_type
= ITYPE_LABEL
;
3451 targ
->is_specific_opcode
= FALSE
;
3452 /* Literal with no ops is a label? */
3453 assert (op
== NULL
);
3464 /* Return TRUE on success. */
3467 xg_build_to_stack (IStack
*istack
, TInsn
*insn
, BuildInstr
*bi
)
3469 for (; bi
!= NULL
; bi
= bi
->next
)
3471 TInsn
*next_insn
= istack_push_space (istack
);
3473 if (!xg_build_to_insn (next_insn
, insn
, bi
))
3480 /* Return TRUE on valid expansion. */
3483 xg_expand_to_stack (IStack
*istack
, TInsn
*insn
, int lateral_steps
)
3485 int stack_size
= istack
->ninsn
;
3486 int steps_taken
= 0;
3487 TransitionTable
*table
= xg_build_widen_table (&transition_rule_cmp
);
3490 assert (insn
->insn_type
== ITYPE_INSN
);
3491 assert (insn
->opcode
< table
->num_opcodes
);
3493 for (l
= table
->table
[insn
->opcode
]; l
!= NULL
; l
= l
->next
)
3495 TransitionRule
*rule
= l
->rule
;
3497 if (xg_instruction_matches_rule (insn
, rule
))
3499 if (lateral_steps
== steps_taken
)
3503 /* This is it. Expand the rule to the stack. */
3504 if (!xg_build_to_stack (istack
, insn
, rule
->to_instr
))
3507 /* Check to see if it fits. */
3508 for (i
= stack_size
; i
< istack
->ninsn
; i
++)
3510 TInsn
*insn
= &istack
->insn
[i
];
3512 if (insn
->insn_type
== ITYPE_INSN
3513 && !tinsn_has_symbolic_operands (insn
)
3514 && !xg_immeds_fit (insn
))
3516 istack
->ninsn
= stack_size
;
3529 /* Relax the assembly instruction at least "min_steps".
3530 Return the number of steps taken. */
3533 xg_assembly_relax (IStack
*istack
,
3536 fragS
*pc_frag
, /* if pc_frag == 0, not pc-relative */
3537 offsetT pc_offset
, /* offset in fragment */
3538 int min_steps
, /* minimum conversion steps */
3539 long stretch
) /* number of bytes stretched so far */
3541 int steps_taken
= 0;
3543 /* assert (has no symbolic operands)
3544 Some of its immeds don't fit.
3545 Try to build a relaxed version.
3546 This may go through a couple of stages
3547 of single instruction transformations before
3550 TInsn single_target
;
3552 int lateral_steps
= 0;
3553 int istack_size
= istack
->ninsn
;
3555 if (xg_symbolic_immeds_fit (insn
, pc_seg
, pc_frag
, pc_offset
, stretch
)
3556 && steps_taken
>= min_steps
)
3558 istack_push (istack
, insn
);
3561 current_insn
= *insn
;
3563 /* Walk through all of the single instruction expansions. */
3564 while (xg_is_single_relaxable_insn (¤t_insn
, &single_target
, FALSE
))
3567 if (xg_symbolic_immeds_fit (&single_target
, pc_seg
, pc_frag
, pc_offset
,
3570 if (steps_taken
>= min_steps
)
3572 istack_push (istack
, &single_target
);
3576 current_insn
= single_target
;
3579 /* Now check for a multi-instruction expansion. */
3580 while (xg_is_relaxable_insn (¤t_insn
, lateral_steps
))
3582 if (xg_symbolic_immeds_fit (¤t_insn
, pc_seg
, pc_frag
, pc_offset
,
3585 if (steps_taken
>= min_steps
)
3587 istack_push (istack
, ¤t_insn
);
3592 if (xg_expand_to_stack (istack
, ¤t_insn
, lateral_steps
))
3594 if (steps_taken
>= min_steps
)
3598 istack
->ninsn
= istack_size
;
3601 /* It's not going to work -- use the original. */
3602 istack_push (istack
, insn
);
3608 xg_force_frag_space (int size
)
3610 /* This may have the side effect of creating a new fragment for the
3611 space to go into. I just do not like the name of the "frag"
3618 xg_finish_frag (char *last_insn
,
3619 enum xtensa_relax_statesE frag_state
,
3620 enum xtensa_relax_statesE slot0_state
,
3622 bfd_boolean is_insn
)
3624 /* Finish off this fragment so that it has at LEAST the desired
3625 max_growth. If it doesn't fit in this fragment, close this one
3626 and start a new one. In either case, return a pointer to the
3627 beginning of the growth area. */
3631 xg_force_frag_space (max_growth
);
3633 old_frag
= frag_now
;
3635 frag_now
->fr_opcode
= last_insn
;
3637 frag_now
->tc_frag_data
.is_insn
= TRUE
;
3639 frag_var (rs_machine_dependent
, max_growth
, max_growth
,
3640 frag_state
, frag_now
->fr_symbol
, frag_now
->fr_offset
, last_insn
);
3642 old_frag
->tc_frag_data
.slot_subtypes
[0] = slot0_state
;
3643 xtensa_set_frag_assembly_state (frag_now
);
3645 /* Just to make sure that we did not split it up. */
3646 assert (old_frag
->fr_next
== frag_now
);
3650 /* Return TRUE if the target frag is one of the next non-empty frags. */
3653 is_next_frag_target (const fragS
*fragP
, const fragS
*target
)
3658 for (; fragP
; fragP
= fragP
->fr_next
)
3660 if (fragP
== target
)
3662 if (fragP
->fr_fix
!= 0)
3664 if (fragP
->fr_type
== rs_fill
&& fragP
->fr_offset
!= 0)
3666 if ((fragP
->fr_type
== rs_align
|| fragP
->fr_type
== rs_align_code
)
3667 && ((fragP
->fr_address
% (1 << fragP
->fr_offset
)) != 0))
3669 if (fragP
->fr_type
== rs_space
)
3677 is_branch_jmp_to_next (TInsn
*insn
, fragS
*fragP
)
3679 xtensa_isa isa
= xtensa_default_isa
;
3681 int num_ops
= xtensa_opcode_num_operands (isa
, insn
->opcode
);
3686 if (xtensa_opcode_is_branch (isa
, insn
->opcode
) == 0
3687 && xtensa_opcode_is_jump (isa
, insn
->opcode
) == 0)
3690 for (i
= 0; i
< num_ops
; i
++)
3692 if (xtensa_operand_is_PCrelative (isa
, insn
->opcode
, i
) == 1)
3698 if (target_op
== -1)
3701 if (insn
->ntok
<= target_op
)
3704 if (insn
->tok
[target_op
].X_op
!= O_symbol
)
3707 sym
= insn
->tok
[target_op
].X_add_symbol
;
3711 if (insn
->tok
[target_op
].X_add_number
!= 0)
3714 target_frag
= symbol_get_frag (sym
);
3715 if (target_frag
== NULL
)
3718 if (is_next_frag_target (fragP
->fr_next
, target_frag
)
3719 && S_GET_VALUE (sym
) == target_frag
->fr_address
)
3727 xg_add_branch_and_loop_targets (TInsn
*insn
)
3729 xtensa_isa isa
= xtensa_default_isa
;
3730 int num_ops
= xtensa_opcode_num_operands (isa
, insn
->opcode
);
3732 if (xtensa_opcode_is_loop (isa
, insn
->opcode
) == 1)
3735 if (xtensa_operand_is_PCrelative (isa
, insn
->opcode
, i
) == 1
3736 && insn
->tok
[i
].X_op
== O_symbol
)
3737 symbol_get_tc (insn
->tok
[i
].X_add_symbol
)->is_loop_target
= TRUE
;
3741 if (xtensa_opcode_is_branch (isa
, insn
->opcode
) == 1
3742 || xtensa_opcode_is_loop (isa
, insn
->opcode
) == 1)
3746 for (i
= 0; i
< insn
->ntok
&& i
< num_ops
; i
++)
3748 if (xtensa_operand_is_PCrelative (isa
, insn
->opcode
, i
) == 1
3749 && insn
->tok
[i
].X_op
== O_symbol
)
3751 symbolS
*sym
= insn
->tok
[i
].X_add_symbol
;
3752 symbol_get_tc (sym
)->is_branch_target
= TRUE
;
3753 if (S_IS_DEFINED (sym
))
3754 symbol_get_frag (sym
)->tc_frag_data
.is_branch_target
= TRUE
;
3761 /* Return FALSE if no error. */
3764 xg_build_token_insn (BuildInstr
*instr_spec
, TInsn
*old_insn
, TInsn
*new_insn
)
3769 switch (instr_spec
->typ
)
3772 new_insn
->insn_type
= ITYPE_INSN
;
3773 new_insn
->opcode
= instr_spec
->opcode
;
3774 new_insn
->is_specific_opcode
= FALSE
;
3775 new_insn
->linenum
= old_insn
->linenum
;
3777 case INSTR_LITERAL_DEF
:
3778 new_insn
->insn_type
= ITYPE_LITERAL
;
3779 new_insn
->opcode
= XTENSA_UNDEFINED
;
3780 new_insn
->is_specific_opcode
= FALSE
;
3781 new_insn
->linenum
= old_insn
->linenum
;
3783 case INSTR_LABEL_DEF
:
3784 as_bad (_("INSTR_LABEL_DEF not supported yet"));
3788 for (b_op
= instr_spec
->ops
; b_op
!= NULL
; b_op
= b_op
->next
)
3791 const expressionS
*src_exp
;
3797 /* The expression must be the constant. */
3798 assert (b_op
->op_num
< MAX_INSN_ARGS
);
3799 exp
= &new_insn
->tok
[b_op
->op_num
];
3800 set_expr_const (exp
, b_op
->op_data
);
3804 assert (b_op
->op_num
< MAX_INSN_ARGS
);
3805 assert (b_op
->op_data
< (unsigned) old_insn
->ntok
);
3806 src_exp
= &old_insn
->tok
[b_op
->op_data
];
3807 exp
= &new_insn
->tok
[b_op
->op_num
];
3808 copy_expr (exp
, src_exp
);
3813 as_bad (_("can't handle generation of literal/labels yet"));
3817 as_bad (_("can't handle undefined OP TYPE"));
3822 new_insn
->ntok
= num_ops
;
3827 /* Return TRUE if it was simplified. */
3830 xg_simplify_insn (TInsn
*old_insn
, TInsn
*new_insn
)
3832 TransitionRule
*rule
;
3833 BuildInstr
*insn_spec
;
3835 if (old_insn
->is_specific_opcode
|| !density_supported
)
3838 rule
= xg_instruction_match (old_insn
);
3842 insn_spec
= rule
->to_instr
;
3843 /* There should only be one. */
3844 assert (insn_spec
!= NULL
);
3845 assert (insn_spec
->next
== NULL
);
3846 if (insn_spec
->next
!= NULL
)
3849 xg_build_token_insn (insn_spec
, old_insn
, new_insn
);
3855 /* xg_expand_assembly_insn: (1) Simplify the instruction, i.e., l32i ->
3856 l32i.n. (2) Check the number of operands. (3) Place the instruction
3857 tokens into the stack or relax it and place multiple
3858 instructions/literals onto the stack. Return FALSE if no error. */
3861 xg_expand_assembly_insn (IStack
*istack
, TInsn
*orig_insn
)
3865 bfd_boolean do_expand
;
3867 memset (&new_insn
, 0, sizeof (TInsn
));
3869 /* Narrow it if we can. xg_simplify_insn now does all the
3870 appropriate checking (e.g., for the density option). */
3871 if (xg_simplify_insn (orig_insn
, &new_insn
))
3872 orig_insn
= &new_insn
;
3874 noperands
= xtensa_opcode_num_operands (xtensa_default_isa
,
3876 if (orig_insn
->ntok
< noperands
)
3878 as_bad (_("found %d operands for '%s': Expected %d"),
3880 xtensa_opcode_name (xtensa_default_isa
, orig_insn
->opcode
),
3884 if (orig_insn
->ntok
> noperands
)
3885 as_warn (_("found too many (%d) operands for '%s': Expected %d"),
3887 xtensa_opcode_name (xtensa_default_isa
, orig_insn
->opcode
),
3890 /* If there are not enough operands, we will assert above. If there
3891 are too many, just cut out the extras here. */
3892 orig_insn
->ntok
= noperands
;
3894 if (tinsn_has_invalid_symbolic_operands (orig_insn
))
3897 /* If the instruction will definitely need to be relaxed, it is better
3898 to expand it now for better scheduling. Decide whether to expand
3900 do_expand
= (!orig_insn
->is_specific_opcode
&& use_transform ());
3902 /* Calls should be expanded to longcalls only in the backend relaxation
3903 so that the assembly scheduler will keep the L32R/CALLX instructions
3905 if (is_direct_call_opcode (orig_insn
->opcode
))
3908 if (tinsn_has_symbolic_operands (orig_insn
))
3910 /* The values of symbolic operands are not known yet, so only expand
3911 now if an operand is "complex" (e.g., difference of symbols) and
3912 will have to be stored as a literal regardless of the value. */
3913 if (!tinsn_has_complex_operands (orig_insn
))
3916 else if (xg_immeds_fit (orig_insn
))
3920 xg_assembly_relax (istack
, orig_insn
, 0, 0, 0, 0, 0);
3922 istack_push (istack
, orig_insn
);
3928 /* Return TRUE if the section flags are marked linkonce
3929 or the name is .gnu.linkonce*. */
3932 get_is_linkonce_section (bfd
*abfd ATTRIBUTE_UNUSED
, segT sec
)
3934 flagword flags
, link_once_flags
;
3936 flags
= bfd_get_section_flags (abfd
, sec
);
3937 link_once_flags
= (flags
& SEC_LINK_ONCE
);
3939 /* Flags might not be set yet. */
3940 if (!link_once_flags
)
3942 static size_t len
= sizeof ".gnu.linkonce.t.";
3944 if (strncmp (segment_name (sec
), ".gnu.linkonce.t.", len
- 1) == 0)
3945 link_once_flags
= SEC_LINK_ONCE
;
3947 return (link_once_flags
!= 0);
3952 xtensa_add_literal_sym (symbolS
*sym
)
3956 l
= (sym_list
*) xmalloc (sizeof (sym_list
));
3958 l
->next
= literal_syms
;
3964 xtensa_create_literal_symbol (segT sec
, fragS
*frag
)
3966 static int lit_num
= 0;
3967 static char name
[256];
3970 sprintf (name
, ".L_lit_sym%d", lit_num
);
3972 /* Create a local symbol. If it is in a linkonce section, we have to
3973 be careful to make sure that if it is used in a relocation that the
3974 symbol will be in the output file. */
3975 if (get_is_linkonce_section (stdoutput
, sec
))
3977 symbolP
= symbol_new (name
, sec
, 0, frag
);
3978 S_CLEAR_EXTERNAL (symbolP
);
3979 /* symbolP->local = 1; */
3982 symbolP
= symbol_new (name
, sec
, 0, frag
);
3984 xtensa_add_literal_sym (symbolP
);
3986 frag
->tc_frag_data
.is_literal
= TRUE
;
3992 /* Currently all literals that are generated here are 32-bit L32R targets. */
3995 xg_assemble_literal (/* const */ TInsn
*insn
)
3998 symbolS
*lit_sym
= NULL
;
4000 /* size = 4 for L32R. It could easily be larger when we move to
4001 larger constants. Add a parameter later. */
4002 offsetT litsize
= 4;
4003 offsetT litalign
= 2; /* 2^2 = 4 */
4004 expressionS saved_loc
;
4005 expressionS
* emit_val
;
4007 set_expr_symbol_offset (&saved_loc
, frag_now
->fr_symbol
, frag_now_fix ());
4009 assert (insn
->insn_type
== ITYPE_LITERAL
);
4010 assert (insn
->ntok
== 1); /* must be only one token here */
4012 xtensa_switch_to_literal_fragment (&state
);
4014 emit_val
= &insn
->tok
[0];
4015 if (emit_val
->X_op
== O_big
)
4017 int size
= emit_val
->X_add_number
* CHARS_PER_LITTLENUM
;
4020 /* This happens when someone writes a "movi a2, big_number". */
4021 as_bad_where (frag_now
->fr_file
, frag_now
->fr_line
,
4022 _("invalid immediate"));
4023 xtensa_restore_emit_state (&state
);
4028 /* Force a 4-byte align here. Note that this opens a new frag, so all
4029 literals done with this function have a frag to themselves. That's
4030 important for the way text section literals work. */
4031 frag_align (litalign
, 0, 0);
4032 record_alignment (now_seg
, litalign
);
4034 if (emit_val
->X_op
== O_pltrel
)
4036 char *p
= frag_more (litsize
);
4037 xtensa_set_frag_assembly_state (frag_now
);
4038 if (emit_val
->X_add_symbol
)
4039 emit_val
->X_op
= O_symbol
;
4041 emit_val
->X_op
= O_constant
;
4042 fix_new_exp (frag_now
, p
- frag_now
->fr_literal
,
4043 litsize
, emit_val
, 0, BFD_RELOC_XTENSA_PLT
);
4046 emit_expr (emit_val
, litsize
);
4048 assert (frag_now
->tc_frag_data
.literal_frag
== NULL
);
4049 frag_now
->tc_frag_data
.literal_frag
= get_literal_pool_location (now_seg
);
4050 frag_now
->fr_symbol
= xtensa_create_literal_symbol (now_seg
, frag_now
);
4051 lit_sym
= frag_now
->fr_symbol
;
4052 frag_now
->tc_frag_data
.is_literal
= TRUE
;
4055 xtensa_restore_emit_state (&state
);
4061 xg_assemble_literal_space (/* const */ int size
, int slot
)
4064 /* We might have to do something about this alignment. It only
4065 takes effect if something is placed here. */
4066 offsetT litalign
= 2; /* 2^2 = 4 */
4067 fragS
*lit_saved_frag
;
4069 assert (size
% 4 == 0);
4071 xtensa_switch_to_literal_fragment (&state
);
4073 /* Force a 4-byte align here. */
4074 frag_align (litalign
, 0, 0);
4075 record_alignment (now_seg
, litalign
);
4077 xg_force_frag_space (size
);
4079 lit_saved_frag
= frag_now
;
4080 frag_now
->tc_frag_data
.literal_frag
= get_literal_pool_location (now_seg
);
4081 frag_now
->tc_frag_data
.is_literal
= TRUE
;
4082 frag_now
->fr_symbol
= xtensa_create_literal_symbol (now_seg
, frag_now
);
4083 xg_finish_frag (0, RELAX_LITERAL
, 0, size
, FALSE
);
4086 xtensa_restore_emit_state (&state
);
4087 frag_now
->tc_frag_data
.literal_frags
[slot
] = lit_saved_frag
;
4091 /* Put in a fixup record based on the opcode.
4092 Return TRUE on success. */
4095 xg_add_opcode_fix (TInsn
*tinsn
,
4103 xtensa_opcode opcode
= tinsn
->opcode
;
4104 bfd_reloc_code_real_type reloc
;
4105 reloc_howto_type
*howto
;
4109 reloc
= BFD_RELOC_NONE
;
4111 /* First try the special cases for "alternate" relocs. */
4112 if (opcode
== xtensa_l32r_opcode
)
4114 if (fragP
->tc_frag_data
.use_absolute_literals
)
4115 reloc
= encode_alt_reloc (slot
);
4117 else if (opcode
== xtensa_const16_opcode
)
4119 if (expr
->X_op
== O_lo16
)
4121 reloc
= encode_reloc (slot
);
4122 expr
->X_op
= O_symbol
;
4124 else if (expr
->X_op
== O_hi16
)
4126 reloc
= encode_alt_reloc (slot
);
4127 expr
->X_op
= O_symbol
;
4131 if (opnum
!= get_relaxable_immed (opcode
))
4133 as_bad (_("invalid relocation for operand %i of '%s'"),
4134 opnum
, xtensa_opcode_name (xtensa_default_isa
, opcode
));
4138 /* Handle erroneous "@h" and "@l" expressions here before they propagate
4139 into the symbol table where the generic portions of the assembler
4140 won't know what to do with them. */
4141 if (expr
->X_op
== O_lo16
|| expr
->X_op
== O_hi16
)
4143 as_bad (_("invalid expression for operand %i of '%s'"),
4144 opnum
, xtensa_opcode_name (xtensa_default_isa
, opcode
));
4148 /* Next try the generic relocs. */
4149 if (reloc
== BFD_RELOC_NONE
)
4150 reloc
= encode_reloc (slot
);
4151 if (reloc
== BFD_RELOC_NONE
)
4153 as_bad (_("invalid relocation in instruction slot %i"), slot
);
4157 howto
= bfd_reloc_type_lookup (stdoutput
, reloc
);
4160 as_bad (_("undefined symbol for opcode \"%s\""),
4161 xtensa_opcode_name (xtensa_default_isa
, opcode
));
4165 fmt_length
= xtensa_format_length (xtensa_default_isa
, fmt
);
4166 the_fix
= fix_new_exp (fragP
, offset
, fmt_length
, expr
,
4167 howto
->pc_relative
, reloc
);
4168 the_fix
->fx_no_overflow
= 1;
4170 if (expr
->X_add_symbol
4171 && (S_IS_EXTERNAL (expr
->X_add_symbol
)
4172 || S_IS_WEAK (expr
->X_add_symbol
)))
4173 the_fix
->fx_plt
= TRUE
;
4175 the_fix
->tc_fix_data
.X_add_symbol
= expr
->X_add_symbol
;
4176 the_fix
->tc_fix_data
.X_add_number
= expr
->X_add_number
;
4177 the_fix
->tc_fix_data
.slot
= slot
;
4184 xg_emit_insn_to_buf (TInsn
*tinsn
,
4188 bfd_boolean build_fix
)
4190 static xtensa_insnbuf insnbuf
= NULL
;
4191 bfd_boolean has_symbolic_immed
= FALSE
;
4192 bfd_boolean ok
= TRUE
;
4195 insnbuf
= xtensa_insnbuf_alloc (xtensa_default_isa
);
4197 has_symbolic_immed
= tinsn_to_insnbuf (tinsn
, insnbuf
);
4198 if (has_symbolic_immed
&& build_fix
)
4201 xtensa_format fmt
= xg_get_single_format (tinsn
->opcode
);
4202 int slot
= xg_get_single_slot (tinsn
->opcode
);
4203 int opnum
= get_relaxable_immed (tinsn
->opcode
);
4204 expressionS
*exp
= &tinsn
->tok
[opnum
];
4206 if (!xg_add_opcode_fix (tinsn
, opnum
, fmt
, slot
, exp
, fragP
, offset
))
4209 fragP
->tc_frag_data
.is_insn
= TRUE
;
4210 xtensa_insnbuf_to_chars (xtensa_default_isa
, insnbuf
,
4211 (unsigned char *) buf
, 0);
4217 xg_resolve_literals (TInsn
*insn
, symbolS
*lit_sym
)
4219 symbolS
*sym
= get_special_literal_symbol ();
4223 assert (insn
->insn_type
== ITYPE_INSN
);
4224 for (i
= 0; i
< insn
->ntok
; i
++)
4225 if (insn
->tok
[i
].X_add_symbol
== sym
)
4226 insn
->tok
[i
].X_add_symbol
= lit_sym
;
4232 xg_resolve_labels (TInsn
*insn
, symbolS
*label_sym
)
4234 symbolS
*sym
= get_special_label_symbol ();
4236 /* assert (!insn->is_literal); */
4237 for (i
= 0; i
< insn
->ntok
; i
++)
4238 if (insn
->tok
[i
].X_add_symbol
== sym
)
4239 insn
->tok
[i
].X_add_symbol
= label_sym
;
4244 /* Return TRUE if the instruction can write to the specified
4245 integer register. */
4248 is_register_writer (const TInsn
*insn
, const char *regset
, int regnum
)
4252 xtensa_isa isa
= xtensa_default_isa
;
4254 num_ops
= xtensa_opcode_num_operands (isa
, insn
->opcode
);
4256 for (i
= 0; i
< num_ops
; i
++)
4259 inout
= xtensa_operand_inout (isa
, insn
->opcode
, i
);
4260 if ((inout
== 'o' || inout
== 'm')
4261 && xtensa_operand_is_register (isa
, insn
->opcode
, i
) == 1)
4263 xtensa_regfile opnd_rf
=
4264 xtensa_operand_regfile (isa
, insn
->opcode
, i
);
4265 if (!strcmp (xtensa_regfile_shortname (isa
, opnd_rf
), regset
))
4267 if ((insn
->tok
[i
].X_op
== O_register
)
4268 && (insn
->tok
[i
].X_add_number
== regnum
))
4278 is_bad_loopend_opcode (const TInsn
*tinsn
)
4280 xtensa_opcode opcode
= tinsn
->opcode
;
4282 if (opcode
== XTENSA_UNDEFINED
)
4285 if (opcode
== xtensa_call0_opcode
4286 || opcode
== xtensa_callx0_opcode
4287 || opcode
== xtensa_call4_opcode
4288 || opcode
== xtensa_callx4_opcode
4289 || opcode
== xtensa_call8_opcode
4290 || opcode
== xtensa_callx8_opcode
4291 || opcode
== xtensa_call12_opcode
4292 || opcode
== xtensa_callx12_opcode
4293 || opcode
== xtensa_isync_opcode
4294 || opcode
== xtensa_ret_opcode
4295 || opcode
== xtensa_ret_n_opcode
4296 || opcode
== xtensa_retw_opcode
4297 || opcode
== xtensa_retw_n_opcode
4298 || opcode
== xtensa_waiti_opcode
4299 || opcode
== xtensa_rsr_lcount_opcode
)
4306 /* Labels that begin with ".Ln" or ".LM" are unaligned.
4307 This allows the debugger to add unaligned labels.
4308 Also, the assembler generates stabs labels that need
4309 not be aligned: FAKE_LABEL_NAME . {"F", "L", "endfunc"}. */
4312 is_unaligned_label (symbolS
*sym
)
4314 const char *name
= S_GET_NAME (sym
);
4315 static size_t fake_size
= 0;
4319 && name
[1] == 'L' && (name
[2] == 'n' || name
[2] == 'M'))
4322 /* FAKE_LABEL_NAME followed by "F", "L" or "endfunc" */
4324 fake_size
= strlen (FAKE_LABEL_NAME
);
4327 && strncmp (FAKE_LABEL_NAME
, name
, fake_size
) == 0
4328 && (name
[fake_size
] == 'F'
4329 || name
[fake_size
] == 'L'
4330 || (name
[fake_size
] == 'e'
4331 && strncmp ("endfunc", name
+fake_size
, 7) == 0)))
4339 next_non_empty_frag (const fragS
*fragP
)
4341 fragS
*next_fragP
= fragP
->fr_next
;
4343 /* Sometimes an empty will end up here due storage allocation issues.
4344 So we have to skip until we find something legit. */
4345 while (next_fragP
&& next_fragP
->fr_fix
== 0)
4346 next_fragP
= next_fragP
->fr_next
;
4348 if (next_fragP
== NULL
|| next_fragP
->fr_fix
== 0)
4356 next_frag_opcode_is_loop (const fragS
*fragP
, xtensa_opcode
*opcode
)
4358 xtensa_opcode out_opcode
;
4359 const fragS
*next_fragP
= next_non_empty_frag (fragP
);
4361 if (next_fragP
== NULL
)
4364 out_opcode
= get_opcode_from_buf (next_fragP
->fr_literal
, 0);
4365 if (xtensa_opcode_is_loop (xtensa_default_isa
, out_opcode
) == 1)
4367 *opcode
= out_opcode
;
4375 frag_format_size (const fragS
*fragP
)
4377 static xtensa_insnbuf insnbuf
= NULL
;
4378 xtensa_isa isa
= xtensa_default_isa
;
4383 insnbuf
= xtensa_insnbuf_alloc (isa
);
4386 return XTENSA_UNDEFINED
;
4388 xtensa_insnbuf_from_chars (isa
, insnbuf
,
4389 (unsigned char *) fragP
->fr_literal
, 0);
4391 fmt
= xtensa_format_decode (isa
, insnbuf
);
4392 if (fmt
== XTENSA_UNDEFINED
)
4393 return XTENSA_UNDEFINED
;
4394 fmt_size
= xtensa_format_length (isa
, fmt
);
4396 /* If the next format won't be changing due to relaxation, just
4397 return the length of the first format. */
4398 if (fragP
->fr_opcode
!= fragP
->fr_literal
)
4401 /* If during relaxation we have to pull an instruction out of a
4402 multi-slot instruction, we will return the more conservative
4403 number. This works because alignment on bigger instructions
4404 is more restrictive than alignment on smaller instructions.
4405 This is more conservative than we would like, but it happens
4408 if (xtensa_format_num_slots (xtensa_default_isa
, fmt
) > 1)
4411 /* If we aren't doing one of our own relaxations or it isn't
4412 slot-based, then the insn size won't change. */
4413 if (fragP
->fr_type
!= rs_machine_dependent
)
4415 if (fragP
->fr_subtype
!= RELAX_SLOTS
)
4418 /* If an instruction is about to grow, return the longer size. */
4419 if (fragP
->tc_frag_data
.slot_subtypes
[0] == RELAX_IMMED_STEP1
4420 || fragP
->tc_frag_data
.slot_subtypes
[0] == RELAX_IMMED_STEP2
)
4423 if (fragP
->tc_frag_data
.slot_subtypes
[0] == RELAX_NARROW
)
4424 return 2 + fragP
->tc_frag_data
.text_expansion
[0];
4431 next_frag_format_size (const fragS
*fragP
)
4433 const fragS
*next_fragP
= next_non_empty_frag (fragP
);
4434 return frag_format_size (next_fragP
);
4438 /* If the next legit fragment is an end-of-loop marker,
4439 switch its state so it will instantiate a NOP. */
4442 update_next_frag_state (fragS
*fragP
)
4444 fragS
*next_fragP
= fragP
->fr_next
;
4445 fragS
*new_target
= NULL
;
4449 /* We are guaranteed there will be one of these... */
4450 while (!(next_fragP
->fr_type
== rs_machine_dependent
4451 && (next_fragP
->fr_subtype
== RELAX_MAYBE_UNREACHABLE
4452 || next_fragP
->fr_subtype
== RELAX_UNREACHABLE
)))
4453 next_fragP
= next_fragP
->fr_next
;
4455 assert (next_fragP
->fr_type
== rs_machine_dependent
4456 && (next_fragP
->fr_subtype
== RELAX_MAYBE_UNREACHABLE
4457 || next_fragP
->fr_subtype
== RELAX_UNREACHABLE
));
4459 /* ...and one of these. */
4460 new_target
= next_fragP
->fr_next
;
4461 while (!(new_target
->fr_type
== rs_machine_dependent
4462 && (new_target
->fr_subtype
== RELAX_MAYBE_DESIRE_ALIGN
4463 || new_target
->fr_subtype
== RELAX_DESIRE_ALIGN
)))
4464 new_target
= new_target
->fr_next
;
4466 assert (new_target
->fr_type
== rs_machine_dependent
4467 && (new_target
->fr_subtype
== RELAX_MAYBE_DESIRE_ALIGN
4468 || new_target
->fr_subtype
== RELAX_DESIRE_ALIGN
));
4471 while (next_fragP
&& next_fragP
->fr_fix
== 0)
4473 if (next_fragP
->fr_type
== rs_machine_dependent
4474 && next_fragP
->fr_subtype
== RELAX_LOOP_END
)
4476 next_fragP
->fr_subtype
= RELAX_LOOP_END_ADD_NOP
;
4480 next_fragP
= next_fragP
->fr_next
;
4486 next_frag_is_branch_target (const fragS
*fragP
)
4488 /* Sometimes an empty will end up here due to storage allocation issues,
4489 so we have to skip until we find something legit. */
4490 for (fragP
= fragP
->fr_next
; fragP
; fragP
= fragP
->fr_next
)
4492 if (fragP
->tc_frag_data
.is_branch_target
)
4494 if (fragP
->fr_fix
!= 0)
4502 next_frag_is_loop_target (const fragS
*fragP
)
4504 /* Sometimes an empty will end up here due storage allocation issues.
4505 So we have to skip until we find something legit. */
4506 for (fragP
= fragP
->fr_next
; fragP
; fragP
= fragP
->fr_next
)
4508 if (fragP
->tc_frag_data
.is_loop_target
)
4510 if (fragP
->fr_fix
!= 0)
4518 next_frag_pre_opcode_bytes (const fragS
*fragp
)
4520 const fragS
*next_fragp
= fragp
->fr_next
;
4521 xtensa_opcode next_opcode
;
4523 if (!next_frag_opcode_is_loop (fragp
, &next_opcode
))
4526 /* Sometimes an empty will end up here due to storage allocation issues,
4527 so we have to skip until we find something legit. */
4528 while (next_fragp
->fr_fix
== 0)
4529 next_fragp
= next_fragp
->fr_next
;
4531 if (next_fragp
->fr_type
!= rs_machine_dependent
)
4534 /* There is some implicit knowledge encoded in here.
4535 The LOOP instructions that are NOT RELAX_IMMED have
4536 been relaxed. Note that we can assume that the LOOP
4537 instruction is in slot 0 because loops aren't bundleable. */
4538 if (next_fragp
->tc_frag_data
.slot_subtypes
[0] > RELAX_IMMED
)
4539 return get_expanded_loop_offset (next_opcode
);
4545 /* Mark a location where we can later insert literal frags. Update
4546 the section's literal_pool_loc, so subsequent literals can be
4547 placed nearest to their use. */
4550 xtensa_mark_literal_pool_location (void)
4552 /* Any labels pointing to the current location need
4553 to be adjusted to after the literal pool. */
4555 fragS
*pool_location
;
4557 if (use_literal_section
&& !directive_state
[directive_absolute_literals
])
4560 frag_align (2, 0, 0);
4561 record_alignment (now_seg
, 2);
4563 /* We stash info in these frags so we can later move the literal's
4564 fixes into this frchain's fix list. */
4565 pool_location
= frag_now
;
4566 frag_now
->tc_frag_data
.lit_frchain
= frchain_now
;
4567 frag_variant (rs_machine_dependent
, 0, 0,
4568 RELAX_LITERAL_POOL_BEGIN
, NULL
, 0, NULL
);
4569 xtensa_set_frag_assembly_state (frag_now
);
4570 frag_now
->tc_frag_data
.lit_seg
= now_seg
;
4571 frag_variant (rs_machine_dependent
, 0, 0,
4572 RELAX_LITERAL_POOL_END
, NULL
, 0, NULL
);
4573 xtensa_set_frag_assembly_state (frag_now
);
4575 /* Now put a frag into the literal pool that points to this location. */
4576 set_literal_pool_location (now_seg
, pool_location
);
4577 xtensa_switch_to_non_abs_literal_fragment (&s
);
4578 frag_align (2, 0, 0);
4579 record_alignment (now_seg
, 2);
4581 /* Close whatever frag is there. */
4582 frag_variant (rs_fill
, 0, 0, 0, NULL
, 0, NULL
);
4583 xtensa_set_frag_assembly_state (frag_now
);
4584 frag_now
->tc_frag_data
.literal_frag
= pool_location
;
4585 frag_variant (rs_fill
, 0, 0, 0, NULL
, 0, NULL
);
4586 xtensa_restore_emit_state (&s
);
4587 xtensa_set_frag_assembly_state (frag_now
);
4591 /* Build a nop of the correct size into tinsn. */
4594 build_nop (TInsn
*tinsn
, int size
)
4600 tinsn
->opcode
= xtensa_nop_n_opcode
;
4602 if (tinsn
->opcode
== XTENSA_UNDEFINED
)
4603 as_fatal (_("opcode 'NOP.N' unavailable in this configuration"));
4607 if (xtensa_nop_opcode
== XTENSA_UNDEFINED
)
4609 tinsn
->opcode
= xtensa_or_opcode
;
4610 set_expr_const (&tinsn
->tok
[0], 1);
4611 set_expr_const (&tinsn
->tok
[1], 1);
4612 set_expr_const (&tinsn
->tok
[2], 1);
4616 tinsn
->opcode
= xtensa_nop_opcode
;
4618 assert (tinsn
->opcode
!= XTENSA_UNDEFINED
);
4623 /* Assemble a NOP of the requested size in the buffer. User must have
4624 allocated "buf" with at least "size" bytes. */
4627 assemble_nop (int size
, char *buf
)
4629 static xtensa_insnbuf insnbuf
= NULL
;
4632 build_nop (&tinsn
, size
);
4635 insnbuf
= xtensa_insnbuf_alloc (xtensa_default_isa
);
4637 tinsn_to_insnbuf (&tinsn
, insnbuf
);
4638 xtensa_insnbuf_to_chars (xtensa_default_isa
, insnbuf
,
4639 (unsigned char *) buf
, 0);
4643 /* Return the number of bytes for the offset of the expanded loop
4644 instruction. This should be incorporated into the relaxation
4645 specification but is hard-coded here. This is used to auto-align
4646 the loop instruction. It is invalid to call this function if the
4647 configuration does not have loops or if the opcode is not a loop
4651 get_expanded_loop_offset (xtensa_opcode opcode
)
4653 /* This is the OFFSET of the loop instruction in the expanded loop.
4654 This MUST correspond directly to the specification of the loop
4655 expansion. It will be validated on fragment conversion. */
4656 assert (opcode
!= XTENSA_UNDEFINED
);
4657 if (opcode
== xtensa_loop_opcode
)
4659 if (opcode
== xtensa_loopnez_opcode
)
4661 if (opcode
== xtensa_loopgtz_opcode
)
4663 as_fatal (_("get_expanded_loop_offset: invalid opcode"));
4669 get_literal_pool_location (segT seg
)
4671 return seg_info (seg
)->tc_segment_info_data
.literal_pool_loc
;
4676 set_literal_pool_location (segT seg
, fragS
*literal_pool_loc
)
4678 seg_info (seg
)->tc_segment_info_data
.literal_pool_loc
= literal_pool_loc
;
4682 /* Set frag assembly state should be called when a new frag is
4683 opened and after a frag has been closed. */
4686 xtensa_set_frag_assembly_state (fragS
*fragP
)
4688 if (!density_supported
)
4689 fragP
->tc_frag_data
.is_no_density
= TRUE
;
4691 /* This function is called from subsegs_finish, which is called
4692 after xtensa_end, so we can't use "use_transform" or
4693 "use_schedule" here. */
4694 if (!directive_state
[directive_transform
])
4695 fragP
->tc_frag_data
.is_no_transform
= TRUE
;
4696 if (directive_state
[directive_longcalls
])
4697 fragP
->tc_frag_data
.use_longcalls
= TRUE
;
4698 fragP
->tc_frag_data
.use_absolute_literals
=
4699 directive_state
[directive_absolute_literals
];
4700 fragP
->tc_frag_data
.is_assembly_state_set
= TRUE
;
4705 relaxable_section (asection
*sec
)
4707 return (sec
->flags
& SEC_DEBUGGING
) == 0;
4712 xtensa_find_unmarked_state_frags (void)
4716 /* Walk over each fragment of all of the current segments. For each
4717 unmarked fragment, mark it with the same info as the previous
4719 for (seclist
= &stdoutput
->sections
;
4720 seclist
&& *seclist
;
4721 seclist
= &(*seclist
)->next
)
4723 segT sec
= *seclist
;
4724 segment_info_type
*seginfo
;
4727 flags
= bfd_get_section_flags (stdoutput
, sec
);
4728 if (flags
& SEC_DEBUGGING
)
4730 if (!(flags
& SEC_ALLOC
))
4733 seginfo
= seg_info (sec
);
4734 if (seginfo
&& seginfo
->frchainP
)
4736 fragS
*last_fragP
= 0;
4737 for (fragP
= seginfo
->frchainP
->frch_root
; fragP
;
4738 fragP
= fragP
->fr_next
)
4740 if (fragP
->fr_fix
!= 0
4741 && !fragP
->tc_frag_data
.is_assembly_state_set
)
4743 if (last_fragP
== 0)
4745 as_warn_where (fragP
->fr_file
, fragP
->fr_line
,
4746 _("assembly state not set for first frag in section %s"),
4751 fragP
->tc_frag_data
.is_assembly_state_set
= TRUE
;
4752 fragP
->tc_frag_data
.is_no_density
=
4753 last_fragP
->tc_frag_data
.is_no_density
;
4754 fragP
->tc_frag_data
.is_no_transform
=
4755 last_fragP
->tc_frag_data
.is_no_transform
;
4756 fragP
->tc_frag_data
.use_longcalls
=
4757 last_fragP
->tc_frag_data
.use_longcalls
;
4758 fragP
->tc_frag_data
.use_absolute_literals
=
4759 last_fragP
->tc_frag_data
.use_absolute_literals
;
4762 if (fragP
->tc_frag_data
.is_assembly_state_set
)
4771 xtensa_find_unaligned_branch_targets (bfd
*abfd ATTRIBUTE_UNUSED
,
4773 void *unused ATTRIBUTE_UNUSED
)
4775 flagword flags
= bfd_get_section_flags (abfd
, sec
);
4776 segment_info_type
*seginfo
= seg_info (sec
);
4777 fragS
*frag
= seginfo
->frchainP
->frch_root
;
4779 if (flags
& SEC_CODE
)
4781 xtensa_isa isa
= xtensa_default_isa
;
4782 xtensa_insnbuf insnbuf
= xtensa_insnbuf_alloc (isa
);
4783 while (frag
!= NULL
)
4785 if (frag
->tc_frag_data
.is_branch_target
)
4788 addressT branch_align
, frag_addr
;
4791 xtensa_insnbuf_from_chars
4792 (isa
, insnbuf
, (unsigned char *) frag
->fr_literal
, 0);
4793 fmt
= xtensa_format_decode (isa
, insnbuf
);
4794 op_size
= xtensa_format_length (isa
, fmt
);
4795 branch_align
= 1 << branch_align_power (sec
);
4796 frag_addr
= frag
->fr_address
% branch_align
;
4797 if (frag_addr
+ op_size
> branch_align
)
4798 as_warn_where (frag
->fr_file
, frag
->fr_line
,
4799 _("unaligned branch target: %d bytes at 0x%lx"),
4800 op_size
, (long) frag
->fr_address
);
4802 frag
= frag
->fr_next
;
4804 xtensa_insnbuf_free (isa
, insnbuf
);
4810 xtensa_find_unaligned_loops (bfd
*abfd ATTRIBUTE_UNUSED
,
4812 void *unused ATTRIBUTE_UNUSED
)
4814 flagword flags
= bfd_get_section_flags (abfd
, sec
);
4815 segment_info_type
*seginfo
= seg_info (sec
);
4816 fragS
*frag
= seginfo
->frchainP
->frch_root
;
4817 xtensa_isa isa
= xtensa_default_isa
;
4819 if (flags
& SEC_CODE
)
4821 xtensa_insnbuf insnbuf
= xtensa_insnbuf_alloc (isa
);
4822 while (frag
!= NULL
)
4824 if (frag
->tc_frag_data
.is_first_loop_insn
)
4830 xtensa_insnbuf_from_chars
4831 (isa
, insnbuf
, (unsigned char *) frag
->fr_literal
, 0);
4832 fmt
= xtensa_format_decode (isa
, insnbuf
);
4833 op_size
= xtensa_format_length (isa
, fmt
);
4834 frag_addr
= frag
->fr_address
% xtensa_fetch_width
;
4836 if (frag_addr
+ op_size
> xtensa_fetch_width
)
4837 as_warn_where (frag
->fr_file
, frag
->fr_line
,
4838 _("unaligned loop: %d bytes at 0x%lx"),
4839 op_size
, (long) frag
->fr_address
);
4841 frag
= frag
->fr_next
;
4843 xtensa_insnbuf_free (isa
, insnbuf
);
4849 xg_apply_fix_value (fixS
*fixP
, valueT val
)
4851 xtensa_isa isa
= xtensa_default_isa
;
4852 static xtensa_insnbuf insnbuf
= NULL
;
4853 static xtensa_insnbuf slotbuf
= NULL
;
4856 bfd_boolean alt_reloc
;
4857 xtensa_opcode opcode
;
4858 char *const fixpos
= fixP
->fx_frag
->fr_literal
+ fixP
->fx_where
;
4860 (void) decode_reloc (fixP
->fx_r_type
, &slot
, &alt_reloc
);
4862 as_fatal (_("unexpected fix"));
4866 insnbuf
= xtensa_insnbuf_alloc (isa
);
4867 slotbuf
= xtensa_insnbuf_alloc (isa
);
4870 xtensa_insnbuf_from_chars (isa
, insnbuf
, (unsigned char *) fixpos
, 0);
4871 fmt
= xtensa_format_decode (isa
, insnbuf
);
4872 if (fmt
== XTENSA_UNDEFINED
)
4873 as_fatal (_("undecodable fix"));
4874 xtensa_format_get_slot (isa
, fmt
, slot
, insnbuf
, slotbuf
);
4875 opcode
= xtensa_opcode_decode (isa
, fmt
, slot
, slotbuf
);
4876 if (opcode
== XTENSA_UNDEFINED
)
4877 as_fatal (_("undecodable fix"));
4879 /* CONST16 immediates are not PC-relative, despite the fact that we
4880 reuse the normal PC-relative operand relocations for the low part
4881 of a CONST16 operand. */
4882 if (opcode
== xtensa_const16_opcode
)
4885 xtensa_insnbuf_set_operand (slotbuf
, fmt
, slot
, opcode
,
4886 get_relaxable_immed (opcode
), val
,
4887 fixP
->fx_file
, fixP
->fx_line
);
4889 xtensa_format_set_slot (isa
, fmt
, slot
, insnbuf
, slotbuf
);
4890 xtensa_insnbuf_to_chars (isa
, insnbuf
, (unsigned char *) fixpos
, 0);
4896 /* External Functions and Other GAS Hooks. */
4899 xtensa_target_format (void)
4901 return (target_big_endian
? "elf32-xtensa-be" : "elf32-xtensa-le");
4906 xtensa_file_arch_init (bfd
*abfd
)
4908 bfd_set_private_flags (abfd
, 0x100 | 0x200);
4913 md_number_to_chars (char *buf
, valueT val
, int n
)
4915 if (target_big_endian
)
4916 number_to_chars_bigendian (buf
, val
, n
);
4918 number_to_chars_littleendian (buf
, val
, n
);
4922 /* This function is called once, at assembler startup time. It should
4923 set up all the tables, etc. that the MD part of the assembler will
4929 segT current_section
= now_seg
;
4930 int current_subsec
= now_subseg
;
4933 xtensa_default_isa
= xtensa_isa_init (0, 0);
4934 isa
= xtensa_default_isa
;
4938 /* Set up the .literal, .fini.literal and .init.literal sections. */
4939 memset (&default_lit_sections
, 0, sizeof (default_lit_sections
));
4940 default_lit_sections
.init_lit_seg_name
= INIT_LITERAL_SECTION_NAME
;
4941 default_lit_sections
.fini_lit_seg_name
= FINI_LITERAL_SECTION_NAME
;
4942 default_lit_sections
.lit_seg_name
= LITERAL_SECTION_NAME
;
4943 default_lit_sections
.lit4_seg_name
= LIT4_SECTION_NAME
;
4945 subseg_set (current_section
, current_subsec
);
4947 xg_init_vinsn (&cur_vinsn
);
4949 xtensa_addi_opcode
= xtensa_opcode_lookup (isa
, "addi");
4950 xtensa_addmi_opcode
= xtensa_opcode_lookup (isa
, "addmi");
4951 xtensa_call0_opcode
= xtensa_opcode_lookup (isa
, "call0");
4952 xtensa_call4_opcode
= xtensa_opcode_lookup (isa
, "call4");
4953 xtensa_call8_opcode
= xtensa_opcode_lookup (isa
, "call8");
4954 xtensa_call12_opcode
= xtensa_opcode_lookup (isa
, "call12");
4955 xtensa_callx0_opcode
= xtensa_opcode_lookup (isa
, "callx0");
4956 xtensa_callx4_opcode
= xtensa_opcode_lookup (isa
, "callx4");
4957 xtensa_callx8_opcode
= xtensa_opcode_lookup (isa
, "callx8");
4958 xtensa_callx12_opcode
= xtensa_opcode_lookup (isa
, "callx12");
4959 xtensa_const16_opcode
= xtensa_opcode_lookup (isa
, "const16");
4960 xtensa_entry_opcode
= xtensa_opcode_lookup (isa
, "entry");
4961 xtensa_movi_opcode
= xtensa_opcode_lookup (isa
, "movi");
4962 xtensa_movi_n_opcode
= xtensa_opcode_lookup (isa
, "movi.n");
4963 xtensa_isync_opcode
= xtensa_opcode_lookup (isa
, "isync");
4964 xtensa_jx_opcode
= xtensa_opcode_lookup (isa
, "jx");
4965 xtensa_l32r_opcode
= xtensa_opcode_lookup (isa
, "l32r");
4966 xtensa_loop_opcode
= xtensa_opcode_lookup (isa
, "loop");
4967 xtensa_loopnez_opcode
= xtensa_opcode_lookup (isa
, "loopnez");
4968 xtensa_loopgtz_opcode
= xtensa_opcode_lookup (isa
, "loopgtz");
4969 xtensa_nop_opcode
= xtensa_opcode_lookup (isa
, "nop");
4970 xtensa_nop_n_opcode
= xtensa_opcode_lookup (isa
, "nop.n");
4971 xtensa_or_opcode
= xtensa_opcode_lookup (isa
, "or");
4972 xtensa_ret_opcode
= xtensa_opcode_lookup (isa
, "ret");
4973 xtensa_ret_n_opcode
= xtensa_opcode_lookup (isa
, "ret.n");
4974 xtensa_retw_opcode
= xtensa_opcode_lookup (isa
, "retw");
4975 xtensa_retw_n_opcode
= xtensa_opcode_lookup (isa
, "retw.n");
4976 xtensa_rsr_lcount_opcode
= xtensa_opcode_lookup (isa
, "rsr.lcount");
4977 xtensa_waiti_opcode
= xtensa_opcode_lookup (isa
, "waiti");
4979 init_op_placement_info_table ();
4981 /* Set up the assembly state. */
4982 if (!frag_now
->tc_frag_data
.is_assembly_state_set
)
4983 xtensa_set_frag_assembly_state (frag_now
);
4987 /* TC_INIT_FIX_DATA hook */
4990 xtensa_init_fix_data (fixS
*x
)
4992 x
->tc_fix_data
.slot
= 0;
4993 x
->tc_fix_data
.X_add_symbol
= NULL
;
4994 x
->tc_fix_data
.X_add_number
= 0;
4998 /* tc_frob_label hook */
5001 xtensa_frob_label (symbolS
*sym
)
5005 if (cur_vinsn
.inside_bundle
)
5007 as_bad (_("labels are not valid inside bundles"));
5011 freq
= get_subseg_target_freq (now_seg
, now_subseg
);
5013 /* Since the label was already attached to a frag associated with the
5014 previous basic block, it now needs to be reset to the current frag. */
5015 symbol_set_frag (sym
, frag_now
);
5016 S_SET_VALUE (sym
, (valueT
) frag_now_fix ());
5018 if (generating_literals
)
5019 xtensa_add_literal_sym (sym
);
5021 xtensa_add_insn_label (sym
);
5023 if (symbol_get_tc (sym
)->is_loop_target
)
5025 if ((get_last_insn_flags (now_seg
, now_subseg
)
5026 & FLAG_IS_BAD_LOOPEND
) != 0)
5027 as_bad (_("invalid last instruction for a zero-overhead loop"));
5029 xtensa_set_frag_assembly_state (frag_now
);
5030 frag_var (rs_machine_dependent
, 4, 4, RELAX_LOOP_END
,
5031 frag_now
->fr_symbol
, frag_now
->fr_offset
, NULL
);
5033 xtensa_set_frag_assembly_state (frag_now
);
5034 xtensa_move_labels (frag_now
, 0, TRUE
);
5037 /* No target aligning in the absolute section. */
5038 if (now_seg
!= absolute_section
5039 && do_align_targets ()
5040 && !is_unaligned_label (sym
)
5041 && !generating_literals
)
5043 xtensa_set_frag_assembly_state (frag_now
);
5045 frag_var (rs_machine_dependent
,
5047 RELAX_DESIRE_ALIGN_IF_TARGET
,
5048 frag_now
->fr_symbol
, frag_now
->fr_offset
, NULL
);
5049 xtensa_set_frag_assembly_state (frag_now
);
5050 xtensa_move_labels (frag_now
, 0, TRUE
);
5053 /* We need to mark the following properties even if we aren't aligning. */
5055 /* If the label is already known to be a branch target, i.e., a
5056 forward branch, mark the frag accordingly. Backward branches
5057 are handled by xg_add_branch_and_loop_targets. */
5058 if (symbol_get_tc (sym
)->is_branch_target
)
5059 symbol_get_frag (sym
)->tc_frag_data
.is_branch_target
= TRUE
;
5061 /* Loops only go forward, so they can be identified here. */
5062 if (symbol_get_tc (sym
)->is_loop_target
)
5063 symbol_get_frag (sym
)->tc_frag_data
.is_loop_target
= TRUE
;
5065 dwarf2_emit_label (sym
);
5069 /* tc_unrecognized_line hook */
5072 xtensa_unrecognized_line (int ch
)
5077 if (cur_vinsn
.inside_bundle
== 0)
5079 /* PR8110: Cannot emit line number info inside a FLIX bundle
5080 when using --gstabs. Temporarily disable debug info. */
5081 generate_lineno_debug ();
5082 if (debug_type
== DEBUG_STABS
)
5084 xt_saved_debug_type
= debug_type
;
5085 debug_type
= DEBUG_NONE
;
5088 cur_vinsn
.inside_bundle
= 1;
5092 as_bad (_("extra opening brace"));
5098 if (cur_vinsn
.inside_bundle
)
5099 finish_vinsn (&cur_vinsn
);
5102 as_bad (_("extra closing brace"));
5107 as_bad (_("syntax error"));
5114 /* md_flush_pending_output hook */
5117 xtensa_flush_pending_output (void)
5119 if (cur_vinsn
.inside_bundle
)
5120 as_bad (_("missing closing brace"));
5122 /* If there is a non-zero instruction fragment, close it. */
5123 if (frag_now_fix () != 0 && frag_now
->tc_frag_data
.is_insn
)
5125 frag_wane (frag_now
);
5127 xtensa_set_frag_assembly_state (frag_now
);
5129 frag_now
->tc_frag_data
.is_insn
= FALSE
;
5131 xtensa_clear_insn_labels ();
5135 /* We had an error while parsing an instruction. The string might look
5136 like this: "insn arg1, arg2 }". If so, we need to see the closing
5137 brace and reset some fields. Otherwise, the vinsn never gets closed
5138 and the num_slots field will grow past the end of the array of slots,
5139 and bad things happen. */
5142 error_reset_cur_vinsn (void)
5144 if (cur_vinsn
.inside_bundle
)
5146 if (*input_line_pointer
== '}'
5147 || *(input_line_pointer
- 1) == '}'
5148 || *(input_line_pointer
- 2) == '}')
5149 xg_clear_vinsn (&cur_vinsn
);
5155 md_assemble (char *str
)
5157 xtensa_isa isa
= xtensa_default_isa
;
5158 char *opname
, *file_name
;
5160 bfd_boolean has_underbar
= FALSE
;
5161 char *arg_strings
[MAX_INSN_ARGS
];
5163 TInsn orig_insn
; /* Original instruction from the input. */
5165 tinsn_init (&orig_insn
);
5167 /* Split off the opcode. */
5168 opnamelen
= strspn (str
, "abcdefghijklmnopqrstuvwxyz_/0123456789.");
5169 opname
= xmalloc (opnamelen
+ 1);
5170 memcpy (opname
, str
, opnamelen
);
5171 opname
[opnamelen
] = '\0';
5173 num_args
= tokenize_arguments (arg_strings
, str
+ opnamelen
);
5176 as_bad (_("syntax error"));
5180 if (xg_translate_idioms (&opname
, &num_args
, arg_strings
))
5183 /* Check for an underbar prefix. */
5186 has_underbar
= TRUE
;
5190 orig_insn
.insn_type
= ITYPE_INSN
;
5192 orig_insn
.is_specific_opcode
= (has_underbar
|| !use_transform ());
5194 orig_insn
.opcode
= xtensa_opcode_lookup (isa
, opname
);
5195 if (orig_insn
.opcode
== XTENSA_UNDEFINED
)
5197 xtensa_format fmt
= xtensa_format_lookup (isa
, opname
);
5198 if (fmt
== XTENSA_UNDEFINED
)
5200 as_bad (_("unknown opcode or format name '%s'"), opname
);
5201 error_reset_cur_vinsn ();
5204 if (!cur_vinsn
.inside_bundle
)
5206 as_bad (_("format names only valid inside bundles"));
5207 error_reset_cur_vinsn ();
5210 if (cur_vinsn
.format
!= XTENSA_UNDEFINED
)
5211 as_warn (_("multiple formats specified for one bundle; using '%s'"),
5213 cur_vinsn
.format
= fmt
;
5214 free (has_underbar
? opname
- 1 : opname
);
5215 error_reset_cur_vinsn ();
5219 /* Parse the arguments. */
5220 if (parse_arguments (&orig_insn
, num_args
, arg_strings
))
5222 as_bad (_("syntax error"));
5223 error_reset_cur_vinsn ();
5227 /* Free the opcode and argument strings, now that they've been parsed. */
5228 free (has_underbar
? opname
- 1 : opname
);
5230 while (num_args
-- > 0)
5231 free (arg_strings
[num_args
]);
5233 /* Get expressions for invisible operands. */
5234 if (get_invisible_operands (&orig_insn
))
5236 error_reset_cur_vinsn ();
5240 /* Check for the right number and type of arguments. */
5241 if (tinsn_check_arguments (&orig_insn
))
5243 error_reset_cur_vinsn ();
5247 /* A FLIX bundle may be spread across multiple input lines. We want to
5248 report the first such line in the debug information. Record the line
5249 number for each TInsn (assume the file name doesn't change), so the
5250 first line can be found later. */
5251 as_where (&file_name
, &orig_insn
.linenum
);
5253 xg_add_branch_and_loop_targets (&orig_insn
);
5255 /* Special-case for "entry" instruction. */
5256 if (orig_insn
.opcode
== xtensa_entry_opcode
)
5258 /* Check that the third opcode (#2) is >= 16. */
5259 if (orig_insn
.ntok
>= 3)
5261 expressionS
*exp
= &orig_insn
.tok
[2];
5265 if (exp
->X_add_number
< 16)
5266 as_warn (_("entry instruction with stack decrement < 16"));
5270 as_warn (_("entry instruction with non-constant decrement"));
5276 assemble_tokens (opcode, tok, ntok);
5277 expand the tokens from the orig_insn into the
5278 stack of instructions that will not expand
5279 unless required at relaxation time. */
5281 if (!cur_vinsn
.inside_bundle
)
5282 emit_single_op (&orig_insn
);
5283 else /* We are inside a bundle. */
5285 cur_vinsn
.slots
[cur_vinsn
.num_slots
] = orig_insn
;
5286 cur_vinsn
.num_slots
++;
5287 if (*input_line_pointer
== '}'
5288 || *(input_line_pointer
- 1) == '}'
5289 || *(input_line_pointer
- 2) == '}')
5290 finish_vinsn (&cur_vinsn
);
5293 /* We've just emitted a new instruction so clear the list of labels. */
5294 xtensa_clear_insn_labels ();
5298 /* HANDLE_ALIGN hook */
5300 /* For a .align directive, we mark the previous block with the alignment
5301 information. This will be placed in the object file in the
5302 property section corresponding to this section. */
5305 xtensa_handle_align (fragS
*fragP
)
5308 && ! fragP
->tc_frag_data
.is_literal
5309 && (fragP
->fr_type
== rs_align
5310 || fragP
->fr_type
== rs_align_code
)
5311 && fragP
->fr_address
+ fragP
->fr_fix
> 0
5312 && fragP
->fr_offset
> 0
5313 && now_seg
!= bss_section
)
5315 fragP
->tc_frag_data
.is_align
= TRUE
;
5316 fragP
->tc_frag_data
.alignment
= fragP
->fr_offset
;
5319 if (fragP
->fr_type
== rs_align_test
)
5322 count
= fragP
->fr_next
->fr_address
- fragP
->fr_address
- fragP
->fr_fix
;
5324 as_bad_where (fragP
->fr_file
, fragP
->fr_line
,
5325 _("unaligned entry instruction"));
5330 /* TC_FRAG_INIT hook */
5333 xtensa_frag_init (fragS
*frag
)
5335 xtensa_set_frag_assembly_state (frag
);
5340 md_undefined_symbol (char *name ATTRIBUTE_UNUSED
)
5346 /* Round up a section size to the appropriate boundary. */
5349 md_section_align (segT segment ATTRIBUTE_UNUSED
, valueT size
)
5351 return size
; /* Byte alignment is fine. */
5356 md_pcrel_from (fixS
*fixP
)
5359 static xtensa_insnbuf insnbuf
= NULL
;
5360 static xtensa_insnbuf slotbuf
= NULL
;
5363 xtensa_opcode opcode
;
5366 xtensa_isa isa
= xtensa_default_isa
;
5367 valueT addr
= fixP
->fx_where
+ fixP
->fx_frag
->fr_address
;
5368 bfd_boolean alt_reloc
;
5370 if (fixP
->fx_r_type
== BFD_RELOC_XTENSA_ASM_EXPAND
)
5375 insnbuf
= xtensa_insnbuf_alloc (isa
);
5376 slotbuf
= xtensa_insnbuf_alloc (isa
);
5379 insn_p
= &fixP
->fx_frag
->fr_literal
[fixP
->fx_where
];
5380 xtensa_insnbuf_from_chars (isa
, insnbuf
, (unsigned char *) insn_p
, 0);
5381 fmt
= xtensa_format_decode (isa
, insnbuf
);
5383 if (fmt
== XTENSA_UNDEFINED
)
5384 as_fatal (_("bad instruction format"));
5386 if (decode_reloc (fixP
->fx_r_type
, &slot
, &alt_reloc
) != 0)
5387 as_fatal (_("invalid relocation"));
5389 xtensa_format_get_slot (isa
, fmt
, slot
, insnbuf
, slotbuf
);
5390 opcode
= xtensa_opcode_decode (isa
, fmt
, slot
, slotbuf
);
5392 /* Check for "alternate" relocations (operand not specified). None
5393 of the current uses for these are really PC-relative. */
5394 if (alt_reloc
|| opcode
== xtensa_const16_opcode
)
5396 if (opcode
!= xtensa_l32r_opcode
5397 && opcode
!= xtensa_const16_opcode
)
5398 as_fatal (_("invalid relocation for '%s' instruction"),
5399 xtensa_opcode_name (isa
, opcode
));
5403 opnum
= get_relaxable_immed (opcode
);
5405 if (xtensa_operand_is_PCrelative (isa
, opcode
, opnum
) != 1
5406 || xtensa_operand_do_reloc (isa
, opcode
, opnum
, &opnd_value
, addr
))
5408 as_bad_where (fixP
->fx_file
,
5410 _("invalid relocation for operand %d of '%s'"),
5411 opnum
, xtensa_opcode_name (isa
, opcode
));
5414 return 0 - opnd_value
;
5418 /* TC_FORCE_RELOCATION hook */
5421 xtensa_force_relocation (fixS
*fix
)
5423 switch (fix
->fx_r_type
)
5425 case BFD_RELOC_XTENSA_ASM_EXPAND
:
5426 case BFD_RELOC_XTENSA_SLOT0_ALT
:
5427 case BFD_RELOC_XTENSA_SLOT1_ALT
:
5428 case BFD_RELOC_XTENSA_SLOT2_ALT
:
5429 case BFD_RELOC_XTENSA_SLOT3_ALT
:
5430 case BFD_RELOC_XTENSA_SLOT4_ALT
:
5431 case BFD_RELOC_XTENSA_SLOT5_ALT
:
5432 case BFD_RELOC_XTENSA_SLOT6_ALT
:
5433 case BFD_RELOC_XTENSA_SLOT7_ALT
:
5434 case BFD_RELOC_XTENSA_SLOT8_ALT
:
5435 case BFD_RELOC_XTENSA_SLOT9_ALT
:
5436 case BFD_RELOC_XTENSA_SLOT10_ALT
:
5437 case BFD_RELOC_XTENSA_SLOT11_ALT
:
5438 case BFD_RELOC_XTENSA_SLOT12_ALT
:
5439 case BFD_RELOC_XTENSA_SLOT13_ALT
:
5440 case BFD_RELOC_XTENSA_SLOT14_ALT
:
5446 if (linkrelax
&& fix
->fx_addsy
5447 && relaxable_section (S_GET_SEGMENT (fix
->fx_addsy
)))
5450 return generic_force_reloc (fix
);
5454 /* TC_VALIDATE_FIX_SUB hook */
5457 xtensa_validate_fix_sub (fixS
*fix
)
5459 segT add_symbol_segment
, sub_symbol_segment
;
5461 /* The difference of two symbols should be resolved by the assembler when
5462 linkrelax is not set. If the linker may relax the section containing
5463 the symbols, then an Xtensa DIFF relocation must be generated so that
5464 the linker knows to adjust the difference value. */
5465 if (!linkrelax
|| fix
->fx_addsy
== NULL
)
5468 /* Make sure both symbols are in the same segment, and that segment is
5469 "normal" and relaxable. If the segment is not "normal", then the
5470 fix is not valid. If the segment is not "relaxable", then the fix
5471 should have been handled earlier. */
5472 add_symbol_segment
= S_GET_SEGMENT (fix
->fx_addsy
);
5473 if (! SEG_NORMAL (add_symbol_segment
) ||
5474 ! relaxable_section (add_symbol_segment
))
5476 sub_symbol_segment
= S_GET_SEGMENT (fix
->fx_subsy
);
5477 return (sub_symbol_segment
== add_symbol_segment
);
5481 /* NO_PSEUDO_DOT hook */
5483 /* This function has nothing to do with pseudo dots, but this is the
5484 nearest macro to where the check needs to take place. FIXME: This
5488 xtensa_check_inside_bundle (void)
5490 if (cur_vinsn
.inside_bundle
&& input_line_pointer
[-1] == '.')
5491 as_bad (_("directives are not valid inside bundles"));
5493 /* This function must always return FALSE because it is called via a
5494 macro that has nothing to do with bundling. */
5499 /* md_elf_section_change_hook */
5502 xtensa_elf_section_change_hook (void)
5504 /* Set up the assembly state. */
5505 if (!frag_now
->tc_frag_data
.is_assembly_state_set
)
5506 xtensa_set_frag_assembly_state (frag_now
);
5510 /* tc_fix_adjustable hook */
5513 xtensa_fix_adjustable (fixS
*fixP
)
5515 /* An offset is not allowed in combination with the difference of two
5516 symbols, but that cannot be easily detected after a local symbol
5517 has been adjusted to a (section+offset) form. Return 0 so that such
5518 an fix will not be adjusted. */
5519 if (fixP
->fx_subsy
&& fixP
->fx_addsy
&& fixP
->fx_offset
5520 && relaxable_section (S_GET_SEGMENT (fixP
->fx_subsy
)))
5523 /* We need the symbol name for the VTABLE entries. */
5524 if (fixP
->fx_r_type
== BFD_RELOC_VTABLE_INHERIT
5525 || fixP
->fx_r_type
== BFD_RELOC_VTABLE_ENTRY
)
5533 md_apply_fix (fixS
*fixP
, valueT
*valP
, segT seg
)
5535 char *const fixpos
= fixP
->fx_frag
->fr_literal
+ fixP
->fx_where
;
5538 /* Subtracted symbols are only allowed for a few relocation types, and
5539 unless linkrelax is enabled, they should not make it to this point. */
5540 if (fixP
->fx_subsy
&& !(linkrelax
&& (fixP
->fx_r_type
== BFD_RELOC_32
5541 || fixP
->fx_r_type
== BFD_RELOC_16
5542 || fixP
->fx_r_type
== BFD_RELOC_8
)))
5543 as_bad_where (fixP
->fx_file
, fixP
->fx_line
, _("expression too complex"));
5545 switch (fixP
->fx_r_type
)
5552 switch (fixP
->fx_r_type
)
5555 fixP
->fx_r_type
= BFD_RELOC_XTENSA_DIFF8
;
5558 fixP
->fx_r_type
= BFD_RELOC_XTENSA_DIFF16
;
5561 fixP
->fx_r_type
= BFD_RELOC_XTENSA_DIFF32
;
5567 /* An offset is only allowed when it results from adjusting a
5568 local symbol into a section-relative offset. If the offset
5569 came from the original expression, tc_fix_adjustable will have
5570 prevented the fix from being converted to a section-relative
5571 form so that we can flag the error here. */
5572 if (fixP
->fx_offset
!= 0 && !symbol_section_p (fixP
->fx_addsy
))
5573 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
5574 _("cannot represent subtraction with an offset"));
5576 val
= (S_GET_VALUE (fixP
->fx_addsy
) + fixP
->fx_offset
5577 - S_GET_VALUE (fixP
->fx_subsy
));
5579 /* The difference value gets written out, and the DIFF reloc
5580 identifies the address of the subtracted symbol (i.e., the one
5581 with the lowest address). */
5583 fixP
->fx_offset
-= val
;
5584 fixP
->fx_subsy
= NULL
;
5586 else if (! fixP
->fx_addsy
)
5593 case BFD_RELOC_XTENSA_PLT
:
5594 md_number_to_chars (fixpos
, val
, fixP
->fx_size
);
5595 fixP
->fx_no_overflow
= 0; /* Use the standard overflow check. */
5598 case BFD_RELOC_XTENSA_SLOT0_OP
:
5599 case BFD_RELOC_XTENSA_SLOT1_OP
:
5600 case BFD_RELOC_XTENSA_SLOT2_OP
:
5601 case BFD_RELOC_XTENSA_SLOT3_OP
:
5602 case BFD_RELOC_XTENSA_SLOT4_OP
:
5603 case BFD_RELOC_XTENSA_SLOT5_OP
:
5604 case BFD_RELOC_XTENSA_SLOT6_OP
:
5605 case BFD_RELOC_XTENSA_SLOT7_OP
:
5606 case BFD_RELOC_XTENSA_SLOT8_OP
:
5607 case BFD_RELOC_XTENSA_SLOT9_OP
:
5608 case BFD_RELOC_XTENSA_SLOT10_OP
:
5609 case BFD_RELOC_XTENSA_SLOT11_OP
:
5610 case BFD_RELOC_XTENSA_SLOT12_OP
:
5611 case BFD_RELOC_XTENSA_SLOT13_OP
:
5612 case BFD_RELOC_XTENSA_SLOT14_OP
:
5615 /* Write the tentative value of a PC-relative relocation to a
5616 local symbol into the instruction. The value will be ignored
5617 by the linker, and it makes the object file disassembly
5618 readable when all branch targets are encoded in relocations. */
5620 assert (fixP
->fx_addsy
);
5621 if (S_GET_SEGMENT (fixP
->fx_addsy
) == seg
&& !fixP
->fx_plt
5622 && !S_FORCE_RELOC (fixP
->fx_addsy
, 1))
5624 val
= (S_GET_VALUE (fixP
->fx_addsy
) + fixP
->fx_offset
5625 - md_pcrel_from (fixP
));
5626 (void) xg_apply_fix_value (fixP
, val
);
5629 else if (! fixP
->fx_addsy
)
5632 if (xg_apply_fix_value (fixP
, val
))
5637 case BFD_RELOC_XTENSA_ASM_EXPAND
:
5638 case BFD_RELOC_XTENSA_SLOT0_ALT
:
5639 case BFD_RELOC_XTENSA_SLOT1_ALT
:
5640 case BFD_RELOC_XTENSA_SLOT2_ALT
:
5641 case BFD_RELOC_XTENSA_SLOT3_ALT
:
5642 case BFD_RELOC_XTENSA_SLOT4_ALT
:
5643 case BFD_RELOC_XTENSA_SLOT5_ALT
:
5644 case BFD_RELOC_XTENSA_SLOT6_ALT
:
5645 case BFD_RELOC_XTENSA_SLOT7_ALT
:
5646 case BFD_RELOC_XTENSA_SLOT8_ALT
:
5647 case BFD_RELOC_XTENSA_SLOT9_ALT
:
5648 case BFD_RELOC_XTENSA_SLOT10_ALT
:
5649 case BFD_RELOC_XTENSA_SLOT11_ALT
:
5650 case BFD_RELOC_XTENSA_SLOT12_ALT
:
5651 case BFD_RELOC_XTENSA_SLOT13_ALT
:
5652 case BFD_RELOC_XTENSA_SLOT14_ALT
:
5653 /* These all need to be resolved at link-time. Do nothing now. */
5656 case BFD_RELOC_VTABLE_INHERIT
:
5657 case BFD_RELOC_VTABLE_ENTRY
:
5662 as_bad (_("unhandled local relocation fix %s"),
5663 bfd_get_reloc_code_name (fixP
->fx_r_type
));
5669 md_atof (int type
, char *litP
, int *sizeP
)
5672 LITTLENUM_TYPE words
[4];
5688 return "bad call to md_atof";
5691 t
= atof_ieee (input_line_pointer
, type
, words
);
5693 input_line_pointer
= t
;
5697 for (i
= prec
- 1; i
>= 0; i
--)
5700 if (target_big_endian
)
5701 idx
= (prec
- 1 - i
);
5703 md_number_to_chars (litP
, (valueT
) words
[idx
], 2);
5712 md_estimate_size_before_relax (fragS
*fragP
, segT seg ATTRIBUTE_UNUSED
)
5714 return total_frag_text_expansion (fragP
);
5718 /* Translate internal representation of relocation info to BFD target
5722 tc_gen_reloc (asection
*section ATTRIBUTE_UNUSED
, fixS
*fixp
)
5726 reloc
= (arelent
*) xmalloc (sizeof (arelent
));
5727 reloc
->sym_ptr_ptr
= (asymbol
**) xmalloc (sizeof (asymbol
*));
5728 *reloc
->sym_ptr_ptr
= symbol_get_bfdsym (fixp
->fx_addsy
);
5729 reloc
->address
= fixp
->fx_frag
->fr_address
+ fixp
->fx_where
;
5731 /* Make sure none of our internal relocations make it this far.
5732 They'd better have been fully resolved by this point. */
5733 assert ((int) fixp
->fx_r_type
> 0);
5735 reloc
->addend
= fixp
->fx_offset
;
5737 reloc
->howto
= bfd_reloc_type_lookup (stdoutput
, fixp
->fx_r_type
);
5738 if (reloc
->howto
== NULL
)
5740 as_bad_where (fixp
->fx_file
, fixp
->fx_line
,
5741 _("cannot represent `%s' relocation in object file"),
5742 bfd_get_reloc_code_name (fixp
->fx_r_type
));
5743 free (reloc
->sym_ptr_ptr
);
5748 if (!fixp
->fx_pcrel
!= !reloc
->howto
->pc_relative
)
5749 as_fatal (_("internal error? cannot generate `%s' relocation"),
5750 bfd_get_reloc_code_name (fixp
->fx_r_type
));
5756 /* Checks for resource conflicts between instructions. */
5758 /* The func unit stuff could be implemented as bit-vectors rather
5759 than the iterative approach here. If it ends up being too
5760 slow, we will switch it. */
5763 new_resource_table (void *data
,
5766 unit_num_copies_func uncf
,
5767 opcode_num_units_func onuf
,
5768 opcode_funcUnit_use_unit_func ouuf
,
5769 opcode_funcUnit_use_stage_func ousf
)
5772 resource_table
*rt
= (resource_table
*) xmalloc (sizeof (resource_table
));
5774 rt
->cycles
= cycles
;
5775 rt
->allocated_cycles
= cycles
;
5777 rt
->unit_num_copies
= uncf
;
5778 rt
->opcode_num_units
= onuf
;
5779 rt
->opcode_unit_use
= ouuf
;
5780 rt
->opcode_unit_stage
= ousf
;
5782 rt
->units
= (unsigned char **) xcalloc (cycles
, sizeof (unsigned char *));
5783 for (i
= 0; i
< cycles
; i
++)
5784 rt
->units
[i
] = (unsigned char *) xcalloc (nu
, sizeof (unsigned char));
5791 clear_resource_table (resource_table
*rt
)
5794 for (i
= 0; i
< rt
->allocated_cycles
; i
++)
5795 for (j
= 0; j
< rt
->num_units
; j
++)
5796 rt
->units
[i
][j
] = 0;
5800 /* We never shrink it, just fake it into thinking so. */
5803 resize_resource_table (resource_table
*rt
, int cycles
)
5807 rt
->cycles
= cycles
;
5808 if (cycles
<= rt
->allocated_cycles
)
5811 old_cycles
= rt
->allocated_cycles
;
5812 rt
->allocated_cycles
= cycles
;
5814 rt
->units
= xrealloc (rt
->units
,
5815 rt
->allocated_cycles
* sizeof (unsigned char *));
5816 for (i
= 0; i
< old_cycles
; i
++)
5817 rt
->units
[i
] = xrealloc (rt
->units
[i
],
5818 rt
->num_units
* sizeof (unsigned char));
5819 for (i
= old_cycles
; i
< cycles
; i
++)
5820 rt
->units
[i
] = xcalloc (rt
->num_units
, sizeof (unsigned char));
5825 resources_available (resource_table
*rt
, xtensa_opcode opcode
, int cycle
)
5828 int uses
= (rt
->opcode_num_units
) (rt
->data
, opcode
);
5830 for (i
= 0; i
< uses
; i
++)
5832 xtensa_funcUnit unit
= (rt
->opcode_unit_use
) (rt
->data
, opcode
, i
);
5833 int stage
= (rt
->opcode_unit_stage
) (rt
->data
, opcode
, i
);
5834 int copies_in_use
= rt
->units
[stage
+ cycle
][unit
];
5835 int copies
= (rt
->unit_num_copies
) (rt
->data
, unit
);
5836 if (copies_in_use
>= copies
)
5844 reserve_resources (resource_table
*rt
, xtensa_opcode opcode
, int cycle
)
5847 int uses
= (rt
->opcode_num_units
) (rt
->data
, opcode
);
5849 for (i
= 0; i
< uses
; i
++)
5851 xtensa_funcUnit unit
= (rt
->opcode_unit_use
) (rt
->data
, opcode
, i
);
5852 int stage
= (rt
->opcode_unit_stage
) (rt
->data
, opcode
, i
);
5853 /* Note that this allows resources to be oversubscribed. That's
5854 essential to the way the optional scheduler works.
5855 resources_available reports when a resource is over-subscribed,
5856 so it's easy to tell. */
5857 rt
->units
[stage
+ cycle
][unit
]++;
5863 release_resources (resource_table
*rt
, xtensa_opcode opcode
, int cycle
)
5866 int uses
= (rt
->opcode_num_units
) (rt
->data
, opcode
);
5868 for (i
= 0; i
< uses
; i
++)
5870 xtensa_funcUnit unit
= (rt
->opcode_unit_use
) (rt
->data
, opcode
, i
);
5871 int stage
= (rt
->opcode_unit_stage
) (rt
->data
, opcode
, i
);
5872 assert (rt
->units
[stage
+ cycle
][unit
] > 0);
5873 rt
->units
[stage
+ cycle
][unit
]--;
5878 /* Wrapper functions make parameterized resource reservation
5882 opcode_funcUnit_use_unit (void *data
, xtensa_opcode opcode
, int idx
)
5884 xtensa_funcUnit_use
*use
= xtensa_opcode_funcUnit_use (data
, opcode
, idx
);
5890 opcode_funcUnit_use_stage (void *data
, xtensa_opcode opcode
, int idx
)
5892 xtensa_funcUnit_use
*use
= xtensa_opcode_funcUnit_use (data
, opcode
, idx
);
5897 /* Note that this function does not check issue constraints, but
5898 solely whether the hardware is available to execute the given
5899 instructions together. It also doesn't check if the tinsns
5900 write the same state, or access the same tieports. That is
5901 checked by check_t1_t2_reads_and_writes. */
5904 resources_conflict (vliw_insn
*vinsn
)
5907 static resource_table
*rt
= NULL
;
5909 /* This is the most common case by far. Optimize it. */
5910 if (vinsn
->num_slots
== 1)
5915 xtensa_isa isa
= xtensa_default_isa
;
5916 rt
= new_resource_table
5917 (isa
, xtensa_isa_num_pipe_stages (isa
),
5918 xtensa_isa_num_funcUnits (isa
),
5919 (unit_num_copies_func
) xtensa_funcUnit_num_copies
,
5920 (opcode_num_units_func
) xtensa_opcode_num_funcUnit_uses
,
5921 opcode_funcUnit_use_unit
,
5922 opcode_funcUnit_use_stage
);
5925 clear_resource_table (rt
);
5927 for (i
= 0; i
< vinsn
->num_slots
; i
++)
5929 if (!resources_available (rt
, vinsn
->slots
[i
].opcode
, 0))
5931 reserve_resources (rt
, vinsn
->slots
[i
].opcode
, 0);
5938 /* finish_vinsn, emit_single_op and helper functions. */
5940 static bfd_boolean
find_vinsn_conflicts (vliw_insn
*);
5941 static xtensa_format
xg_find_narrowest_format (vliw_insn
*);
5942 static void xg_assemble_vliw_tokens (vliw_insn
*);
5945 /* We have reached the end of a bundle; emit into the frag. */
5948 finish_vinsn (vliw_insn
*vinsn
)
5955 if (find_vinsn_conflicts (vinsn
))
5957 xg_clear_vinsn (vinsn
);
5961 /* First, find a format that works. */
5962 if (vinsn
->format
== XTENSA_UNDEFINED
)
5963 vinsn
->format
= xg_find_narrowest_format (vinsn
);
5965 if (vinsn
->format
== XTENSA_UNDEFINED
)
5967 as_where (&file_name
, &line
);
5968 as_bad_where (file_name
, line
,
5969 _("couldn't find a valid instruction format"));
5970 fprintf (stderr
, _(" ops were: "));
5971 for (i
= 0; i
< vinsn
->num_slots
; i
++)
5972 fprintf (stderr
, _(" %s;"),
5973 xtensa_opcode_name (xtensa_default_isa
,
5974 vinsn
->slots
[i
].opcode
));
5975 fprintf (stderr
, _("\n"));
5976 xg_clear_vinsn (vinsn
);
5980 if (vinsn
->num_slots
5981 != xtensa_format_num_slots (xtensa_default_isa
, vinsn
->format
))
5983 as_bad (_("format '%s' allows %d slots, but there are %d opcodes"),
5984 xtensa_format_name (xtensa_default_isa
, vinsn
->format
),
5985 xtensa_format_num_slots (xtensa_default_isa
, vinsn
->format
),
5987 xg_clear_vinsn (vinsn
);
5991 if (resources_conflict (vinsn
))
5993 as_where (&file_name
, &line
);
5994 as_bad_where (file_name
, line
, _("illegal resource usage in bundle"));
5995 fprintf (stderr
, " ops were: ");
5996 for (i
= 0; i
< vinsn
->num_slots
; i
++)
5997 fprintf (stderr
, " %s;",
5998 xtensa_opcode_name (xtensa_default_isa
,
5999 vinsn
->slots
[i
].opcode
));
6000 fprintf (stderr
, "\n");
6001 xg_clear_vinsn (vinsn
);
6005 for (i
= 0; i
< vinsn
->num_slots
; i
++)
6007 if (vinsn
->slots
[i
].opcode
!= XTENSA_UNDEFINED
)
6009 symbolS
*lit_sym
= NULL
;
6011 bfd_boolean e
= FALSE
;
6012 bfd_boolean saved_density
= density_supported
;
6014 /* We don't want to narrow ops inside multi-slot bundles. */
6015 if (vinsn
->num_slots
> 1)
6016 density_supported
= FALSE
;
6018 istack_init (&slotstack
);
6019 if (vinsn
->slots
[i
].opcode
== xtensa_nop_opcode
)
6021 vinsn
->slots
[i
].opcode
=
6022 xtensa_format_slot_nop_opcode (xtensa_default_isa
,
6024 vinsn
->slots
[i
].ntok
= 0;
6027 if (xg_expand_assembly_insn (&slotstack
, &vinsn
->slots
[i
]))
6033 density_supported
= saved_density
;
6037 xg_clear_vinsn (vinsn
);
6041 for (j
= 0; j
< slotstack
.ninsn
; j
++)
6043 TInsn
*insn
= &slotstack
.insn
[j
];
6044 if (insn
->insn_type
== ITYPE_LITERAL
)
6046 assert (lit_sym
== NULL
);
6047 lit_sym
= xg_assemble_literal (insn
);
6051 assert (insn
->insn_type
== ITYPE_INSN
);
6053 xg_resolve_literals (insn
, lit_sym
);
6054 if (j
!= slotstack
.ninsn
- 1)
6055 emit_single_op (insn
);
6059 if (vinsn
->num_slots
> 1)
6061 if (opcode_fits_format_slot
6062 (slotstack
.insn
[slotstack
.ninsn
- 1].opcode
,
6065 vinsn
->slots
[i
] = slotstack
.insn
[slotstack
.ninsn
- 1];
6069 emit_single_op (&slotstack
.insn
[slotstack
.ninsn
- 1]);
6070 if (vinsn
->format
== XTENSA_UNDEFINED
)
6071 vinsn
->slots
[i
].opcode
= xtensa_nop_opcode
;
6073 vinsn
->slots
[i
].opcode
6074 = xtensa_format_slot_nop_opcode (xtensa_default_isa
,
6077 vinsn
->slots
[i
].ntok
= 0;
6082 vinsn
->slots
[0] = slotstack
.insn
[slotstack
.ninsn
- 1];
6083 vinsn
->format
= XTENSA_UNDEFINED
;
6088 /* Now check resource conflicts on the modified bundle. */
6089 if (resources_conflict (vinsn
))
6091 as_where (&file_name
, &line
);
6092 as_bad_where (file_name
, line
, _("illegal resource usage in bundle"));
6093 fprintf (stderr
, " ops were: ");
6094 for (i
= 0; i
< vinsn
->num_slots
; i
++)
6095 fprintf (stderr
, " %s;",
6096 xtensa_opcode_name (xtensa_default_isa
,
6097 vinsn
->slots
[i
].opcode
));
6098 fprintf (stderr
, "\n");
6099 xg_clear_vinsn (vinsn
);
6103 /* First, find a format that works. */
6104 if (vinsn
->format
== XTENSA_UNDEFINED
)
6105 vinsn
->format
= xg_find_narrowest_format (vinsn
);
6107 xg_assemble_vliw_tokens (vinsn
);
6109 xg_clear_vinsn (vinsn
);
6113 /* Given an vliw instruction, what conflicts are there in register
6114 usage and in writes to states and queues?
6116 This function does two things:
6117 1. Reports an error when a vinsn contains illegal combinations
6118 of writes to registers states or queues.
6119 2. Marks individual tinsns as not relaxable if the combination
6120 contains antidependencies.
6122 Job 2 handles things like swap semantics in instructions that need
6123 to be relaxed. For example,
6127 normally would be relaxed to
6132 _but_, if the above instruction is bundled with an a0 reader, e.g.,
6134 { addi a0, a1, 10000 ; add a2, a0, a4 ; }
6136 then we can't relax it into
6139 { add a0, a1, a0 ; add a2, a0, a4 ; }
6141 because the value of a0 is trashed before the second add can read it. */
6143 static char check_t1_t2_reads_and_writes (TInsn
*, TInsn
*);
6146 find_vinsn_conflicts (vliw_insn
*vinsn
)
6150 xtensa_isa isa
= xtensa_default_isa
;
6152 assert (!past_xtensa_end
);
6154 for (i
= 0 ; i
< vinsn
->num_slots
; i
++)
6156 TInsn
*op1
= &vinsn
->slots
[i
];
6157 if (op1
->is_specific_opcode
)
6158 op1
->keep_wide
= TRUE
;
6160 op1
->keep_wide
= FALSE
;
6163 for (i
= 0 ; i
< vinsn
->num_slots
; i
++)
6165 TInsn
*op1
= &vinsn
->slots
[i
];
6167 if (xtensa_opcode_is_branch (isa
, op1
->opcode
) == 1)
6170 for (j
= 0; j
< vinsn
->num_slots
; j
++)
6174 TInsn
*op2
= &vinsn
->slots
[j
];
6175 char conflict_type
= check_t1_t2_reads_and_writes (op1
, op2
);
6176 switch (conflict_type
)
6179 as_bad (_("opcodes '%s' (slot %d) and '%s' (slot %d) write the same register"),
6180 xtensa_opcode_name (isa
, op1
->opcode
), i
,
6181 xtensa_opcode_name (isa
, op2
->opcode
), j
);
6184 as_bad (_("opcodes '%s' (slot %d) and '%s' (slot %d) write the same state"),
6185 xtensa_opcode_name (isa
, op1
->opcode
), i
,
6186 xtensa_opcode_name (isa
, op2
->opcode
), j
);
6189 as_bad (_("opcodes '%s' (slot %d) and '%s' (slot %d) write the same port"),
6190 xtensa_opcode_name (isa
, op1
->opcode
), i
,
6191 xtensa_opcode_name (isa
, op2
->opcode
), j
);
6194 as_bad (_("opcodes '%s' (slot %d) and '%s' (slot %d) both have volatile port accesses"),
6195 xtensa_opcode_name (isa
, op1
->opcode
), i
,
6196 xtensa_opcode_name (isa
, op2
->opcode
), j
);
6199 /* Everything is OK. */
6202 op2
->is_specific_opcode
= (op2
->is_specific_opcode
6203 || conflict_type
== 'a');
6210 as_bad (_("multiple branches or jumps in the same bundle"));
6218 /* Check how the state used by t1 and t2 relate.
6221 case A: t1 reads a register t2 writes (an antidependency within a bundle)
6222 case B: no relationship between what is read and written (both could
6223 read the same reg though)
6224 case C: t1 writes a register t2 writes (a register conflict within a
6226 case D: t1 writes a state that t2 also writes
6227 case E: t1 writes a tie queue that t2 also writes
6228 case F: two volatile queue accesses
6232 check_t1_t2_reads_and_writes (TInsn
*t1
, TInsn
*t2
)
6234 xtensa_isa isa
= xtensa_default_isa
;
6235 xtensa_regfile t1_regfile
, t2_regfile
;
6237 int t1_base_reg
, t1_last_reg
;
6238 int t2_base_reg
, t2_last_reg
;
6239 char t1_inout
, t2_inout
;
6241 char conflict
= 'b';
6246 bfd_boolean t1_volatile
= FALSE
;
6247 bfd_boolean t2_volatile
= FALSE
;
6249 /* Check registers. */
6250 for (j
= 0; j
< t2
->ntok
; j
++)
6252 if (xtensa_operand_is_register (isa
, t2
->opcode
, j
) != 1)
6255 t2_regfile
= xtensa_operand_regfile (isa
, t2
->opcode
, j
);
6256 t2_base_reg
= t2
->tok
[j
].X_add_number
;
6257 t2_last_reg
= t2_base_reg
+ xtensa_operand_num_regs (isa
, t2
->opcode
, j
);
6259 for (i
= 0; i
< t1
->ntok
; i
++)
6261 if (xtensa_operand_is_register (isa
, t1
->opcode
, i
) != 1)
6264 t1_regfile
= xtensa_operand_regfile (isa
, t1
->opcode
, i
);
6266 if (t1_regfile
!= t2_regfile
)
6269 t1_inout
= xtensa_operand_inout (isa
, t1
->opcode
, i
);
6270 t2_inout
= xtensa_operand_inout (isa
, t2
->opcode
, j
);
6272 if (xtensa_operand_is_known_reg (isa
, t1
->opcode
, i
) == 0
6273 || xtensa_operand_is_known_reg (isa
, t2
->opcode
, j
) == 0)
6275 if (t1_inout
== 'm' || t1_inout
== 'o'
6276 || t2_inout
== 'm' || t2_inout
== 'o')
6283 t1_base_reg
= t1
->tok
[i
].X_add_number
;
6284 t1_last_reg
= (t1_base_reg
6285 + xtensa_operand_num_regs (isa
, t1
->opcode
, i
));
6287 for (t1_reg
= t1_base_reg
; t1_reg
< t1_last_reg
; t1_reg
++)
6289 for (t2_reg
= t2_base_reg
; t2_reg
< t2_last_reg
; t2_reg
++)
6291 if (t1_reg
!= t2_reg
)
6294 if (t2_inout
== 'i' && (t1_inout
== 'm' || t1_inout
== 'o'))
6300 if (t1_inout
== 'i' && (t2_inout
== 'm' || t2_inout
== 'o'))
6306 if (t1_inout
!= 'i' && t2_inout
!= 'i')
6314 t1_states
= xtensa_opcode_num_stateOperands (isa
, t1
->opcode
);
6315 t2_states
= xtensa_opcode_num_stateOperands (isa
, t2
->opcode
);
6316 for (j
= 0; j
< t2_states
; j
++)
6318 xtensa_state t2_so
= xtensa_stateOperand_state (isa
, t2
->opcode
, j
);
6319 t2_inout
= xtensa_stateOperand_inout (isa
, t2
->opcode
, j
);
6320 for (i
= 0; i
< t1_states
; i
++)
6322 xtensa_state t1_so
= xtensa_stateOperand_state (isa
, t1
->opcode
, i
);
6323 t1_inout
= xtensa_stateOperand_inout (isa
, t1
->opcode
, i
);
6327 if (t2_inout
== 'i' && (t1_inout
== 'm' || t1_inout
== 'o'))
6333 if (t1_inout
== 'i' && (t2_inout
== 'm' || t2_inout
== 'o'))
6339 if (t1_inout
!= 'i' && t2_inout
!= 'i')
6344 /* Check tieports. */
6345 t1_interfaces
= xtensa_opcode_num_interfaceOperands (isa
, t1
->opcode
);
6346 t2_interfaces
= xtensa_opcode_num_interfaceOperands (isa
, t2
->opcode
);
6347 for (j
= 0; j
< t2_interfaces
; j
++)
6349 xtensa_interface t2_int
6350 = xtensa_interfaceOperand_interface (isa
, t2
->opcode
, j
);
6351 int t2_class
= xtensa_interface_class_id (isa
, t2_int
);
6353 t2_inout
= xtensa_interface_inout (isa
, t2_int
);
6354 if (xtensa_interface_has_side_effect (isa
, t2_int
) == 1)
6357 for (i
= 0; i
< t1_interfaces
; i
++)
6359 xtensa_interface t1_int
6360 = xtensa_interfaceOperand_interface (isa
, t1
->opcode
, j
);
6361 int t1_class
= xtensa_interface_class_id (isa
, t1_int
);
6363 t1_inout
= xtensa_interface_inout (isa
, t1_int
);
6364 if (xtensa_interface_has_side_effect (isa
, t1_int
) == 1)
6367 if (t1_volatile
&& t2_volatile
&& (t1_class
== t2_class
))
6370 if (t1_int
!= t2_int
)
6373 if (t2_inout
== 'i' && t1_inout
== 'o')
6379 if (t1_inout
== 'i' && t2_inout
== 'o')
6385 if (t1_inout
!= 'i' && t2_inout
!= 'i')
6394 static xtensa_format
6395 xg_find_narrowest_format (vliw_insn
*vinsn
)
6397 /* Right now we assume that the ops within the vinsn are properly
6398 ordered for the slots that the programmer wanted them in. In
6399 other words, we don't rearrange the ops in hopes of finding a
6400 better format. The scheduler handles that. */
6402 xtensa_isa isa
= xtensa_default_isa
;
6403 xtensa_format format
;
6404 vliw_insn v_copy
= *vinsn
;
6405 xtensa_opcode nop_opcode
= xtensa_nop_opcode
;
6407 if (vinsn
->num_slots
== 1)
6408 return xg_get_single_format (vinsn
->slots
[0].opcode
);
6410 for (format
= 0; format
< xtensa_isa_num_formats (isa
); format
++)
6413 if (xtensa_format_num_slots (isa
, format
) == v_copy
.num_slots
)
6417 for (slot
= 0; slot
< v_copy
.num_slots
; slot
++)
6419 if (v_copy
.slots
[slot
].opcode
== nop_opcode
)
6421 v_copy
.slots
[slot
].opcode
=
6422 xtensa_format_slot_nop_opcode (isa
, format
, slot
);
6423 v_copy
.slots
[slot
].ntok
= 0;
6426 if (opcode_fits_format_slot (v_copy
.slots
[slot
].opcode
,
6429 else if (v_copy
.num_slots
> 1)
6432 /* Try the widened version. */
6433 if (!v_copy
.slots
[slot
].keep_wide
6434 && !v_copy
.slots
[slot
].is_specific_opcode
6435 && xg_is_single_relaxable_insn (&v_copy
.slots
[slot
],
6437 && opcode_fits_format_slot (widened
.opcode
,
6440 v_copy
.slots
[slot
] = widened
;
6445 if (fit
== v_copy
.num_slots
)
6448 xtensa_format_encode (isa
, format
, vinsn
->insnbuf
);
6449 vinsn
->format
= format
;
6455 if (format
== xtensa_isa_num_formats (isa
))
6456 return XTENSA_UNDEFINED
;
6462 /* Return the additional space needed in a frag
6463 for possible relaxations of any ops in a VLIW insn.
6464 Also fill out the relaxations that might be required of
6465 each tinsn in the vinsn. */
6468 relaxation_requirements (vliw_insn
*vinsn
, bfd_boolean
*pfinish_frag
)
6470 bfd_boolean finish_frag
= FALSE
;
6471 int extra_space
= 0;
6474 for (slot
= 0; slot
< vinsn
->num_slots
; slot
++)
6476 TInsn
*tinsn
= &vinsn
->slots
[slot
];
6477 if (!tinsn_has_symbolic_operands (tinsn
))
6479 /* A narrow instruction could be widened later to help
6480 alignment issues. */
6481 if (xg_is_single_relaxable_insn (tinsn
, 0, TRUE
)
6482 && !tinsn
->is_specific_opcode
6483 && vinsn
->num_slots
== 1)
6485 /* Difference in bytes between narrow and wide insns... */
6487 tinsn
->subtype
= RELAX_NARROW
;
6492 if (workaround_b_j_loop_end
6493 && tinsn
->opcode
== xtensa_jx_opcode
6494 && use_transform ())
6496 /* Add 2 of these. */
6497 extra_space
+= 3; /* for the nop size */
6498 tinsn
->subtype
= RELAX_ADD_NOP_IF_PRE_LOOP_END
;
6501 /* Need to assemble it with space for the relocation. */
6502 if (xg_is_relaxable_insn (tinsn
, 0)
6503 && !tinsn
->is_specific_opcode
)
6505 int max_size
= xg_get_max_insn_widen_size (tinsn
->opcode
);
6506 int max_literal_size
=
6507 xg_get_max_insn_widen_literal_size (tinsn
->opcode
);
6509 tinsn
->literal_space
= max_literal_size
;
6511 tinsn
->subtype
= RELAX_IMMED
;
6512 extra_space
+= max_size
;
6516 /* A fix record will be added for this instruction prior
6517 to relaxation, so make it end the frag. */
6522 *pfinish_frag
= finish_frag
;
6528 bundle_tinsn (TInsn
*tinsn
, vliw_insn
*vinsn
)
6530 xtensa_isa isa
= xtensa_default_isa
;
6531 int slot
, chosen_slot
;
6533 vinsn
->format
= xg_get_single_format (tinsn
->opcode
);
6534 assert (vinsn
->format
!= XTENSA_UNDEFINED
);
6535 vinsn
->num_slots
= xtensa_format_num_slots (isa
, vinsn
->format
);
6537 chosen_slot
= xg_get_single_slot (tinsn
->opcode
);
6538 for (slot
= 0; slot
< vinsn
->num_slots
; slot
++)
6540 if (slot
== chosen_slot
)
6541 vinsn
->slots
[slot
] = *tinsn
;
6544 vinsn
->slots
[slot
].opcode
=
6545 xtensa_format_slot_nop_opcode (isa
, vinsn
->format
, slot
);
6546 vinsn
->slots
[slot
].ntok
= 0;
6547 vinsn
->slots
[slot
].insn_type
= ITYPE_INSN
;
6554 emit_single_op (TInsn
*orig_insn
)
6557 IStack istack
; /* put instructions into here */
6558 symbolS
*lit_sym
= NULL
;
6559 symbolS
*label_sym
= NULL
;
6561 istack_init (&istack
);
6563 /* Special-case for "movi aX, foo" which is guaranteed to need relaxing.
6564 Because the scheduling and bundling characteristics of movi and
6565 l32r or const16 are so different, we can do much better if we relax
6566 it prior to scheduling and bundling, rather than after. */
6567 if ((orig_insn
->opcode
== xtensa_movi_opcode
6568 || orig_insn
->opcode
== xtensa_movi_n_opcode
)
6569 && !cur_vinsn
.inside_bundle
6570 && (orig_insn
->tok
[1].X_op
== O_symbol
6571 || orig_insn
->tok
[1].X_op
== O_pltrel
))
6572 xg_assembly_relax (&istack
, orig_insn
, now_seg
, frag_now
, 0, 1, 0);
6574 if (xg_expand_assembly_insn (&istack
, orig_insn
))
6577 for (i
= 0; i
< istack
.ninsn
; i
++)
6579 TInsn
*insn
= &istack
.insn
[i
];
6580 switch (insn
->insn_type
)
6583 assert (lit_sym
== NULL
);
6584 lit_sym
= xg_assemble_literal (insn
);
6588 static int relaxed_sym_idx
= 0;
6589 char *label
= xmalloc (strlen (FAKE_LABEL_NAME
) + 12);
6590 sprintf (label
, "%s_rl_%x", FAKE_LABEL_NAME
, relaxed_sym_idx
++);
6592 assert (label_sym
== NULL
);
6593 label_sym
= symbol_find_or_make (label
);
6602 xg_resolve_literals (insn
, lit_sym
);
6604 xg_resolve_labels (insn
, label_sym
);
6606 bundle_tinsn (insn
, &v
);
6621 total_frag_text_expansion (fragS
*fragP
)
6624 int total_expansion
= 0;
6626 for (slot
= 0; slot
< MAX_SLOTS
; slot
++)
6627 total_expansion
+= fragP
->tc_frag_data
.text_expansion
[slot
];
6629 return total_expansion
;
6633 /* Emit a vliw instruction to the current fragment. */
6636 xg_assemble_vliw_tokens (vliw_insn
*vinsn
)
6638 bfd_boolean finish_frag
;
6639 bfd_boolean is_jump
= FALSE
;
6640 bfd_boolean is_branch
= FALSE
;
6641 xtensa_isa isa
= xtensa_default_isa
;
6647 unsigned current_line
, best_linenum
;
6650 best_linenum
= UINT_MAX
;
6652 if (generating_literals
)
6654 static int reported
= 0;
6656 as_bad_where (frag_now
->fr_file
, frag_now
->fr_line
,
6657 _("cannot assemble into a literal fragment"));
6664 if (frag_now_fix () != 0
6665 && (! frag_now
->tc_frag_data
.is_insn
6666 || (vinsn_has_specific_opcodes (vinsn
) && use_transform ())
6667 || !use_transform () != frag_now
->tc_frag_data
.is_no_transform
6668 || (directive_state
[directive_longcalls
]
6669 != frag_now
->tc_frag_data
.use_longcalls
)
6670 || (directive_state
[directive_absolute_literals
]
6671 != frag_now
->tc_frag_data
.use_absolute_literals
)))
6673 frag_wane (frag_now
);
6675 xtensa_set_frag_assembly_state (frag_now
);
6678 if (workaround_a0_b_retw
6679 && vinsn
->num_slots
== 1
6680 && (get_last_insn_flags (now_seg
, now_subseg
) & FLAG_IS_A0_WRITER
) != 0
6681 && xtensa_opcode_is_branch (isa
, vinsn
->slots
[0].opcode
) == 1
6682 && use_transform ())
6684 has_a0_b_retw
= TRUE
;
6686 /* Mark this fragment with the special RELAX_ADD_NOP_IF_A0_B_RETW.
6687 After the first assembly pass we will check all of them and
6688 add a nop if needed. */
6689 frag_now
->tc_frag_data
.is_insn
= TRUE
;
6690 frag_var (rs_machine_dependent
, 4, 4,
6691 RELAX_ADD_NOP_IF_A0_B_RETW
,
6692 frag_now
->fr_symbol
,
6693 frag_now
->fr_offset
,
6695 xtensa_set_frag_assembly_state (frag_now
);
6696 frag_now
->tc_frag_data
.is_insn
= TRUE
;
6697 frag_var (rs_machine_dependent
, 4, 4,
6698 RELAX_ADD_NOP_IF_A0_B_RETW
,
6699 frag_now
->fr_symbol
,
6700 frag_now
->fr_offset
,
6702 xtensa_set_frag_assembly_state (frag_now
);
6705 for (i
= 0; i
< vinsn
->num_slots
; i
++)
6707 /* See if the instruction implies an aligned section. */
6708 if (xtensa_opcode_is_loop (isa
, vinsn
->slots
[i
].opcode
) == 1)
6709 record_alignment (now_seg
, 2);
6711 /* Also determine the best line number for debug info. */
6712 best_linenum
= vinsn
->slots
[i
].linenum
< best_linenum
6713 ? vinsn
->slots
[i
].linenum
: best_linenum
;
6716 /* Special cases for instructions that force an alignment... */
6717 /* None of these opcodes are bundle-able. */
6718 if (xtensa_opcode_is_loop (isa
, vinsn
->slots
[0].opcode
) == 1)
6722 xtensa_set_frag_assembly_state (frag_now
);
6723 frag_now
->tc_frag_data
.is_insn
= TRUE
;
6725 max_fill
= get_text_align_max_fill_size
6726 (get_text_align_power (xtensa_fetch_width
),
6727 TRUE
, frag_now
->tc_frag_data
.is_no_density
);
6729 if (use_transform ())
6730 frag_var (rs_machine_dependent
, max_fill
, max_fill
,
6731 RELAX_ALIGN_NEXT_OPCODE
,
6732 frag_now
->fr_symbol
,
6733 frag_now
->fr_offset
,
6736 frag_var (rs_machine_dependent
, 0, 0,
6737 RELAX_CHECK_ALIGN_NEXT_OPCODE
, 0, 0, NULL
);
6738 xtensa_set_frag_assembly_state (frag_now
);
6740 xtensa_move_labels (frag_now
, 0, FALSE
);
6743 if (vinsn
->slots
[0].opcode
== xtensa_entry_opcode
6744 && !vinsn
->slots
[0].is_specific_opcode
)
6746 xtensa_mark_literal_pool_location ();
6747 xtensa_move_labels (frag_now
, 0, TRUE
);
6748 frag_var (rs_align_test
, 1, 1, 0, NULL
, 2, NULL
);
6751 if (vinsn
->num_slots
== 1)
6753 if (workaround_a0_b_retw
&& use_transform ())
6754 set_last_insn_flags (now_seg
, now_subseg
, FLAG_IS_A0_WRITER
,
6755 is_register_writer (&vinsn
->slots
[0], "a", 0));
6757 set_last_insn_flags (now_seg
, now_subseg
, FLAG_IS_BAD_LOOPEND
,
6758 is_bad_loopend_opcode (&vinsn
->slots
[0]));
6761 set_last_insn_flags (now_seg
, now_subseg
, FLAG_IS_BAD_LOOPEND
, FALSE
);
6763 insn_size
= xtensa_format_length (isa
, vinsn
->format
);
6765 extra_space
= relaxation_requirements (vinsn
, &finish_frag
);
6767 /* vinsn_to_insnbuf will produce the error. */
6768 if (vinsn
->format
!= XTENSA_UNDEFINED
)
6770 f
= frag_more (insn_size
+ extra_space
);
6771 xtensa_set_frag_assembly_state (frag_now
);
6772 frag_now
->tc_frag_data
.is_insn
= TRUE
;
6775 vinsn_to_insnbuf (vinsn
, f
, frag_now
, FALSE
);
6776 if (vinsn
->format
== XTENSA_UNDEFINED
)
6779 xtensa_insnbuf_to_chars (isa
, vinsn
->insnbuf
, (unsigned char *) f
, 0);
6781 /* Temporarily set the logical line number to the one we want to appear
6782 in the debug information. */
6783 as_where (¤t_file
, ¤t_line
);
6784 new_logical_line (current_file
, best_linenum
);
6785 dwarf2_emit_insn (insn_size
+ extra_space
);
6786 new_logical_line (current_file
, current_line
);
6788 for (slot
= 0; slot
< vinsn
->num_slots
; slot
++)
6790 TInsn
*tinsn
= &vinsn
->slots
[slot
];
6791 frag_now
->tc_frag_data
.slot_subtypes
[slot
] = tinsn
->subtype
;
6792 frag_now
->tc_frag_data
.slot_symbols
[slot
] = tinsn
->symbol
;
6793 frag_now
->tc_frag_data
.slot_offsets
[slot
] = tinsn
->offset
;
6794 frag_now
->tc_frag_data
.literal_frags
[slot
] = tinsn
->literal_frag
;
6795 if (tinsn
->literal_space
!= 0)
6796 xg_assemble_literal_space (tinsn
->literal_space
, slot
);
6798 if (tinsn
->subtype
== RELAX_NARROW
)
6799 assert (vinsn
->num_slots
== 1);
6800 if (xtensa_opcode_is_jump (isa
, tinsn
->opcode
) == 1)
6802 if (xtensa_opcode_is_branch (isa
, tinsn
->opcode
) == 1)
6805 if (tinsn
->subtype
|| tinsn
->symbol
|| tinsn
->offset
6806 || tinsn
->literal_frag
|| is_jump
|| is_branch
)
6810 if (vinsn_has_specific_opcodes (vinsn
) && use_transform ())
6811 frag_now
->tc_frag_data
.is_specific_opcode
= TRUE
;
6815 frag_variant (rs_machine_dependent
,
6816 extra_space
, extra_space
, RELAX_SLOTS
,
6817 frag_now
->fr_symbol
, frag_now
->fr_offset
, f
);
6818 xtensa_set_frag_assembly_state (frag_now
);
6821 /* Special cases for loops:
6822 close_loop_end should be inserted AFTER short_loop.
6823 Make sure that CLOSE loops are processed BEFORE short_loops
6824 when converting them. */
6826 /* "short_loop": Add a NOP if the loop is < 4 bytes. */
6827 if (xtensa_opcode_is_loop (isa
, vinsn
->slots
[0].opcode
)
6828 && !vinsn
->slots
[0].is_specific_opcode
)
6830 if (workaround_short_loop
&& use_transform ())
6832 maybe_has_short_loop
= TRUE
;
6833 frag_now
->tc_frag_data
.is_insn
= TRUE
;
6834 frag_var (rs_machine_dependent
, 4, 4,
6835 RELAX_ADD_NOP_IF_SHORT_LOOP
,
6836 frag_now
->fr_symbol
, frag_now
->fr_offset
, NULL
);
6837 frag_now
->tc_frag_data
.is_insn
= TRUE
;
6838 frag_var (rs_machine_dependent
, 4, 4,
6839 RELAX_ADD_NOP_IF_SHORT_LOOP
,
6840 frag_now
->fr_symbol
, frag_now
->fr_offset
, NULL
);
6843 /* "close_loop_end": Add up to 12 bytes of NOPs to keep a
6844 loop at least 12 bytes away from another loop's end. */
6845 if (workaround_close_loop_end
&& use_transform ())
6847 maybe_has_close_loop_end
= TRUE
;
6848 frag_now
->tc_frag_data
.is_insn
= TRUE
;
6849 frag_var (rs_machine_dependent
, 12, 12,
6850 RELAX_ADD_NOP_IF_CLOSE_LOOP_END
,
6851 frag_now
->fr_symbol
, frag_now
->fr_offset
, NULL
);
6855 if (use_transform ())
6859 assert (finish_frag
);
6860 frag_var (rs_machine_dependent
,
6861 UNREACHABLE_MAX_WIDTH
, UNREACHABLE_MAX_WIDTH
,
6863 frag_now
->fr_symbol
, frag_now
->fr_offset
, NULL
);
6864 xtensa_set_frag_assembly_state (frag_now
);
6866 else if (is_branch
&& do_align_targets ())
6868 assert (finish_frag
);
6869 frag_var (rs_machine_dependent
,
6870 UNREACHABLE_MAX_WIDTH
, UNREACHABLE_MAX_WIDTH
,
6871 RELAX_MAYBE_UNREACHABLE
,
6872 frag_now
->fr_symbol
, frag_now
->fr_offset
, NULL
);
6873 xtensa_set_frag_assembly_state (frag_now
);
6874 frag_var (rs_machine_dependent
,
6876 RELAX_MAYBE_DESIRE_ALIGN
,
6877 frag_now
->fr_symbol
, frag_now
->fr_offset
, NULL
);
6878 xtensa_set_frag_assembly_state (frag_now
);
6882 /* Now, if the original opcode was a call... */
6883 if (do_align_targets ()
6884 && xtensa_opcode_is_call (isa
, vinsn
->slots
[0].opcode
) == 1)
6886 float freq
= get_subseg_total_freq (now_seg
, now_subseg
);
6887 frag_now
->tc_frag_data
.is_insn
= TRUE
;
6888 frag_var (rs_machine_dependent
, 4, (int) freq
, RELAX_DESIRE_ALIGN
,
6889 frag_now
->fr_symbol
, frag_now
->fr_offset
, NULL
);
6890 xtensa_set_frag_assembly_state (frag_now
);
6893 if (vinsn_has_specific_opcodes (vinsn
) && use_transform ())
6895 frag_wane (frag_now
);
6897 xtensa_set_frag_assembly_state (frag_now
);
6902 /* xtensa_end and helper functions. */
6904 static void xtensa_cleanup_align_frags (void);
6905 static void xtensa_fix_target_frags (void);
6906 static void xtensa_mark_narrow_branches (void);
6907 static void xtensa_mark_zcl_first_insns (void);
6908 static void xtensa_fix_a0_b_retw_frags (void);
6909 static void xtensa_fix_b_j_loop_end_frags (void);
6910 static void xtensa_fix_close_loop_end_frags (void);
6911 static void xtensa_fix_short_loop_frags (void);
6912 static void xtensa_sanity_check (void);
6917 directive_balance ();
6918 xtensa_flush_pending_output ();
6920 past_xtensa_end
= TRUE
;
6922 xtensa_move_literals ();
6924 xtensa_reorder_segments ();
6925 xtensa_cleanup_align_frags ();
6926 xtensa_fix_target_frags ();
6927 if (workaround_a0_b_retw
&& has_a0_b_retw
)
6928 xtensa_fix_a0_b_retw_frags ();
6929 if (workaround_b_j_loop_end
)
6930 xtensa_fix_b_j_loop_end_frags ();
6932 /* "close_loop_end" should be processed BEFORE "short_loop". */
6933 if (workaround_close_loop_end
&& maybe_has_close_loop_end
)
6934 xtensa_fix_close_loop_end_frags ();
6936 if (workaround_short_loop
&& maybe_has_short_loop
)
6937 xtensa_fix_short_loop_frags ();
6938 xtensa_mark_narrow_branches ();
6939 xtensa_mark_zcl_first_insns ();
6941 xtensa_sanity_check ();
6946 xtensa_cleanup_align_frags (void)
6950 for (frchP
= frchain_root
; frchP
; frchP
= frchP
->frch_next
)
6953 /* Walk over all of the fragments in a subsection. */
6954 for (fragP
= frchP
->frch_root
; fragP
; fragP
= fragP
->fr_next
)
6956 if ((fragP
->fr_type
== rs_align
6957 || fragP
->fr_type
== rs_align_code
6958 || (fragP
->fr_type
== rs_machine_dependent
6959 && (fragP
->fr_subtype
== RELAX_DESIRE_ALIGN
6960 || fragP
->fr_subtype
== RELAX_DESIRE_ALIGN_IF_TARGET
)))
6961 && fragP
->fr_fix
== 0)
6963 fragS
*next
= fragP
->fr_next
;
6966 && next
->fr_fix
== 0
6967 && next
->fr_type
== rs_machine_dependent
6968 && next
->fr_subtype
== RELAX_DESIRE_ALIGN_IF_TARGET
)
6971 next
= next
->fr_next
;
6974 /* If we don't widen branch targets, then they
6975 will be easier to align. */
6976 if (fragP
->tc_frag_data
.is_branch_target
6977 && fragP
->fr_opcode
== fragP
->fr_literal
6978 && fragP
->fr_type
== rs_machine_dependent
6979 && fragP
->fr_subtype
== RELAX_SLOTS
6980 && fragP
->tc_frag_data
.slot_subtypes
[0] == RELAX_NARROW
)
6982 if (fragP
->fr_type
== rs_machine_dependent
6983 && fragP
->fr_subtype
== RELAX_UNREACHABLE
)
6984 fragP
->tc_frag_data
.is_unreachable
= TRUE
;
6990 /* Re-process all of the fragments looking to convert all of the
6991 RELAX_DESIRE_ALIGN_IF_TARGET fragments. If there is a branch
6992 target in the next fragment, convert this to RELAX_DESIRE_ALIGN.
6993 Otherwise, convert to a .fill 0. */
6996 xtensa_fix_target_frags (void)
7000 /* When this routine is called, all of the subsections are still intact
7001 so we walk over subsections instead of sections. */
7002 for (frchP
= frchain_root
; frchP
; frchP
= frchP
->frch_next
)
7006 /* Walk over all of the fragments in a subsection. */
7007 for (fragP
= frchP
->frch_root
; fragP
; fragP
= fragP
->fr_next
)
7009 if (fragP
->fr_type
== rs_machine_dependent
7010 && fragP
->fr_subtype
== RELAX_DESIRE_ALIGN_IF_TARGET
)
7012 if (next_frag_is_branch_target (fragP
))
7013 fragP
->fr_subtype
= RELAX_DESIRE_ALIGN
;
7022 static bfd_boolean
is_narrow_branch_guaranteed_in_range (fragS
*, TInsn
*);
7025 xtensa_mark_narrow_branches (void)
7029 for (frchP
= frchain_root
; frchP
; frchP
= frchP
->frch_next
)
7032 /* Walk over all of the fragments in a subsection. */
7033 for (fragP
= frchP
->frch_root
; fragP
; fragP
= fragP
->fr_next
)
7035 if (fragP
->fr_type
== rs_machine_dependent
7036 && fragP
->fr_subtype
== RELAX_SLOTS
7037 && fragP
->tc_frag_data
.slot_subtypes
[0] == RELAX_IMMED
)
7041 vinsn_from_chars (&vinsn
, fragP
->fr_opcode
);
7042 tinsn_immed_from_frag (&vinsn
.slots
[0], fragP
, 0);
7044 if (vinsn
.num_slots
== 1
7045 && xtensa_opcode_is_branch (xtensa_default_isa
,
7046 vinsn
.slots
[0].opcode
)
7047 && xg_get_single_size (vinsn
.slots
[0].opcode
) == 2
7048 && is_narrow_branch_guaranteed_in_range (fragP
,
7051 fragP
->fr_subtype
= RELAX_SLOTS
;
7052 fragP
->tc_frag_data
.slot_subtypes
[0] = RELAX_NARROW
;
7053 fragP
->tc_frag_data
.is_aligning_branch
= 1;
7061 /* A branch is typically widened only when its target is out of
7062 range. However, we would like to widen them to align a subsequent
7063 branch target when possible.
7065 Because the branch relaxation code is so convoluted, the optimal solution
7066 (combining the two cases) is difficult to get right in all circumstances.
7067 We therefore go with an "almost as good" solution, where we only
7068 use for alignment narrow branches that definitely will not expand to a
7069 jump and a branch. These functions find and mark these cases. */
7071 /* The range in bytes of BNEZ.N and BEQZ.N. The target operand is encoded
7072 as PC + 4 + imm6, where imm6 is a 6-bit immediate ranging from 0 to 63.
7073 We start counting beginning with the frag after the 2-byte branch, so the
7074 maximum offset is (4 - 2) + 63 = 65. */
7075 #define MAX_IMMED6 65
7077 static offsetT
unrelaxed_frag_max_size (fragS
*);
7080 is_narrow_branch_guaranteed_in_range (fragS
*fragP
, TInsn
*tinsn
)
7082 const expressionS
*expr
= &tinsn
->tok
[1];
7083 symbolS
*symbolP
= expr
->X_add_symbol
;
7084 offsetT max_distance
= expr
->X_add_number
;
7087 if (expr
->X_op
!= O_symbol
)
7090 target_frag
= symbol_get_frag (symbolP
);
7092 max_distance
+= (S_GET_VALUE (symbolP
) - target_frag
->fr_address
);
7093 if (is_branch_jmp_to_next (tinsn
, fragP
))
7096 /* The branch doesn't branch over it's own frag,
7097 but over the subsequent ones. */
7098 fragP
= fragP
->fr_next
;
7099 while (fragP
!= NULL
&& fragP
!= target_frag
&& max_distance
<= MAX_IMMED6
)
7101 max_distance
+= unrelaxed_frag_max_size (fragP
);
7102 fragP
= fragP
->fr_next
;
7104 if (max_distance
<= MAX_IMMED6
&& fragP
== target_frag
)
7111 xtensa_mark_zcl_first_insns (void)
7115 for (frchP
= frchain_root
; frchP
; frchP
= frchP
->frch_next
)
7118 /* Walk over all of the fragments in a subsection. */
7119 for (fragP
= frchP
->frch_root
; fragP
; fragP
= fragP
->fr_next
)
7121 if (fragP
->fr_type
== rs_machine_dependent
7122 && (fragP
->fr_subtype
== RELAX_ALIGN_NEXT_OPCODE
7123 || fragP
->fr_subtype
== RELAX_CHECK_ALIGN_NEXT_OPCODE
))
7125 /* Find the loop frag. */
7126 fragS
*targ_frag
= next_non_empty_frag (fragP
);
7127 /* Find the first insn frag. */
7128 targ_frag
= next_non_empty_frag (targ_frag
);
7130 /* Of course, sometimes (mostly for toy test cases) a
7131 zero-cost loop instruction is the last in a section. */
7133 targ_frag
->tc_frag_data
.is_first_loop_insn
= TRUE
;
7134 if (fragP
->fr_subtype
== RELAX_CHECK_ALIGN_NEXT_OPCODE
)
7142 /* Re-process all of the fragments looking to convert all of the
7143 RELAX_ADD_NOP_IF_A0_B_RETW. If the next instruction is a
7144 conditional branch or a retw/retw.n, convert this frag to one that
7145 will generate a NOP. In any case close it off with a .fill 0. */
7147 static bfd_boolean
next_instrs_are_b_retw (fragS
*);
7150 xtensa_fix_a0_b_retw_frags (void)
7154 /* When this routine is called, all of the subsections are still intact
7155 so we walk over subsections instead of sections. */
7156 for (frchP
= frchain_root
; frchP
; frchP
= frchP
->frch_next
)
7160 /* Walk over all of the fragments in a subsection. */
7161 for (fragP
= frchP
->frch_root
; fragP
; fragP
= fragP
->fr_next
)
7163 if (fragP
->fr_type
== rs_machine_dependent
7164 && fragP
->fr_subtype
== RELAX_ADD_NOP_IF_A0_B_RETW
)
7166 if (next_instrs_are_b_retw (fragP
))
7168 if (fragP
->tc_frag_data
.is_no_transform
)
7169 as_bad (_("instruction sequence (write a0, branch, retw) may trigger hardware errata"));
7171 relax_frag_add_nop (fragP
);
7181 next_instrs_are_b_retw (fragS
*fragP
)
7183 xtensa_opcode opcode
;
7185 const fragS
*next_fragP
= next_non_empty_frag (fragP
);
7186 static xtensa_insnbuf insnbuf
= NULL
;
7187 static xtensa_insnbuf slotbuf
= NULL
;
7188 xtensa_isa isa
= xtensa_default_isa
;
7191 bfd_boolean branch_seen
= FALSE
;
7195 insnbuf
= xtensa_insnbuf_alloc (isa
);
7196 slotbuf
= xtensa_insnbuf_alloc (isa
);
7199 if (next_fragP
== NULL
)
7202 /* Check for the conditional branch. */
7203 xtensa_insnbuf_from_chars
7204 (isa
, insnbuf
, (unsigned char *) &next_fragP
->fr_literal
[offset
], 0);
7205 fmt
= xtensa_format_decode (isa
, insnbuf
);
7206 if (fmt
== XTENSA_UNDEFINED
)
7209 for (slot
= 0; slot
< xtensa_format_num_slots (isa
, fmt
); slot
++)
7211 xtensa_format_get_slot (isa
, fmt
, slot
, insnbuf
, slotbuf
);
7212 opcode
= xtensa_opcode_decode (isa
, fmt
, slot
, slotbuf
);
7214 branch_seen
= (branch_seen
7215 || xtensa_opcode_is_branch (isa
, opcode
) == 1);
7221 offset
+= xtensa_format_length (isa
, fmt
);
7222 if (offset
== next_fragP
->fr_fix
)
7224 next_fragP
= next_non_empty_frag (next_fragP
);
7228 if (next_fragP
== NULL
)
7231 /* Check for the retw/retw.n. */
7232 xtensa_insnbuf_from_chars
7233 (isa
, insnbuf
, (unsigned char *) &next_fragP
->fr_literal
[offset
], 0);
7234 fmt
= xtensa_format_decode (isa
, insnbuf
);
7236 /* Because RETW[.N] is not bundleable, a VLIW bundle here means that we
7237 have no problems. */
7238 if (fmt
== XTENSA_UNDEFINED
7239 || xtensa_format_num_slots (isa
, fmt
) != 1)
7242 xtensa_format_get_slot (isa
, fmt
, 0, insnbuf
, slotbuf
);
7243 opcode
= xtensa_opcode_decode (isa
, fmt
, 0, slotbuf
);
7245 if (opcode
== xtensa_retw_opcode
|| opcode
== xtensa_retw_n_opcode
)
7252 /* Re-process all of the fragments looking to convert all of the
7253 RELAX_ADD_NOP_IF_PRE_LOOP_END. If there is one instruction and a
7254 loop end label, convert this frag to one that will generate a NOP.
7255 In any case close it off with a .fill 0. */
7257 static bfd_boolean
next_instr_is_loop_end (fragS
*);
7260 xtensa_fix_b_j_loop_end_frags (void)
7264 /* When this routine is called, all of the subsections are still intact
7265 so we walk over subsections instead of sections. */
7266 for (frchP
= frchain_root
; frchP
; frchP
= frchP
->frch_next
)
7270 /* Walk over all of the fragments in a subsection. */
7271 for (fragP
= frchP
->frch_root
; fragP
; fragP
= fragP
->fr_next
)
7273 if (fragP
->fr_type
== rs_machine_dependent
7274 && fragP
->fr_subtype
== RELAX_ADD_NOP_IF_PRE_LOOP_END
)
7276 if (next_instr_is_loop_end (fragP
))
7278 if (fragP
->tc_frag_data
.is_no_transform
)
7279 as_bad (_("branching or jumping to a loop end may trigger hardware errata"));
7281 relax_frag_add_nop (fragP
);
7291 next_instr_is_loop_end (fragS
*fragP
)
7293 const fragS
*next_fragP
;
7295 if (next_frag_is_loop_target (fragP
))
7298 next_fragP
= next_non_empty_frag (fragP
);
7299 if (next_fragP
== NULL
)
7302 if (!next_frag_is_loop_target (next_fragP
))
7305 /* If the size is >= 3 then there is more than one instruction here.
7306 The hardware bug will not fire. */
7307 if (next_fragP
->fr_fix
> 3)
7314 /* Re-process all of the fragments looking to convert all of the
7315 RELAX_ADD_NOP_IF_CLOSE_LOOP_END. If there is an loop end that is
7316 not MY loop's loop end within 12 bytes, add enough nops here to
7317 make it at least 12 bytes away. In any case close it off with a
7320 static offsetT min_bytes_to_other_loop_end
7321 (fragS
*, fragS
*, offsetT
, offsetT
);
7324 xtensa_fix_close_loop_end_frags (void)
7328 /* When this routine is called, all of the subsections are still intact
7329 so we walk over subsections instead of sections. */
7330 for (frchP
= frchain_root
; frchP
; frchP
= frchP
->frch_next
)
7334 fragS
*current_target
= NULL
;
7335 offsetT current_offset
= 0;
7337 /* Walk over all of the fragments in a subsection. */
7338 for (fragP
= frchP
->frch_root
; fragP
; fragP
= fragP
->fr_next
)
7340 if (fragP
->fr_type
== rs_machine_dependent
7341 && ((fragP
->fr_subtype
== RELAX_IMMED
)
7342 || ((fragP
->fr_subtype
== RELAX_SLOTS
)
7343 && (fragP
->tc_frag_data
.slot_subtypes
[0]
7346 /* Read it. If the instruction is a loop, get the target. */
7348 tinsn_from_chars (&t_insn
, fragP
->fr_opcode
, 0);
7349 if (xtensa_opcode_is_loop (xtensa_default_isa
,
7350 t_insn
.opcode
) == 1)
7352 /* Get the current fragment target. */
7353 if (fragP
->tc_frag_data
.slot_symbols
[0])
7355 symbolS
*sym
= fragP
->tc_frag_data
.slot_symbols
[0];
7356 current_target
= symbol_get_frag (sym
);
7357 current_offset
= fragP
->fr_offset
;
7363 && fragP
->fr_type
== rs_machine_dependent
7364 && fragP
->fr_subtype
== RELAX_ADD_NOP_IF_CLOSE_LOOP_END
)
7367 int bytes_added
= 0;
7369 #define REQUIRED_LOOP_DIVIDING_BYTES 12
7370 /* Max out at 12. */
7371 min_bytes
= min_bytes_to_other_loop_end
7372 (fragP
->fr_next
, current_target
, current_offset
,
7373 REQUIRED_LOOP_DIVIDING_BYTES
);
7375 if (min_bytes
< REQUIRED_LOOP_DIVIDING_BYTES
)
7377 if (fragP
->tc_frag_data
.is_no_transform
)
7378 as_bad (_("loop end too close to another loop end may trigger hardware errata"));
7381 while (min_bytes
+ bytes_added
7382 < REQUIRED_LOOP_DIVIDING_BYTES
)
7386 if (fragP
->fr_var
< length
)
7387 as_fatal (_("fr_var %lu < length %d"),
7388 (long) fragP
->fr_var
, length
);
7391 assemble_nop (length
,
7392 fragP
->fr_literal
+ fragP
->fr_fix
);
7393 fragP
->fr_fix
+= length
;
7394 fragP
->fr_var
-= length
;
7396 bytes_added
+= length
;
7402 assert (fragP
->fr_type
!= rs_machine_dependent
7403 || fragP
->fr_subtype
!= RELAX_ADD_NOP_IF_CLOSE_LOOP_END
);
7409 static offsetT
unrelaxed_frag_min_size (fragS
*);
7412 min_bytes_to_other_loop_end (fragS
*fragP
,
7413 fragS
*current_target
,
7414 offsetT current_offset
,
7418 fragS
*current_fragP
;
7420 for (current_fragP
= fragP
;
7422 current_fragP
= current_fragP
->fr_next
)
7424 if (current_fragP
->tc_frag_data
.is_loop_target
7425 && current_fragP
!= current_target
)
7426 return offset
+ current_offset
;
7428 offset
+= unrelaxed_frag_min_size (current_fragP
);
7430 if (offset
+ current_offset
>= max_size
)
7438 unrelaxed_frag_min_size (fragS
*fragP
)
7440 offsetT size
= fragP
->fr_fix
;
7442 /* Add fill size. */
7443 if (fragP
->fr_type
== rs_fill
)
7444 size
+= fragP
->fr_offset
;
7451 unrelaxed_frag_max_size (fragS
*fragP
)
7453 offsetT size
= fragP
->fr_fix
;
7454 switch (fragP
->fr_type
)
7457 /* Empty frags created by the obstack allocation scheme
7458 end up with type 0. */
7463 size
+= fragP
->fr_offset
;
7471 /* No further adjustments needed. */
7473 case rs_machine_dependent
:
7474 if (fragP
->fr_subtype
!= RELAX_DESIRE_ALIGN
)
7475 size
+= fragP
->fr_var
;
7478 /* We had darn well better know how big it is. */
7487 /* Re-process all of the fragments looking to convert all
7488 of the RELAX_ADD_NOP_IF_SHORT_LOOP. If:
7491 1) the instruction size count to the loop end label
7492 is too short (<= 2 instructions),
7493 2) loop has a jump or branch in it
7496 1) workaround_all_short_loops is TRUE
7497 2) The generating loop was a 'loopgtz' or 'loopnez'
7498 3) the instruction size count to the loop end label is too short
7500 then convert this frag (and maybe the next one) to generate a NOP.
7501 In any case close it off with a .fill 0. */
7503 static int count_insns_to_loop_end (fragS
*, bfd_boolean
, int);
7504 static bfd_boolean
branch_before_loop_end (fragS
*);
7507 xtensa_fix_short_loop_frags (void)
7511 /* When this routine is called, all of the subsections are still intact
7512 so we walk over subsections instead of sections. */
7513 for (frchP
= frchain_root
; frchP
; frchP
= frchP
->frch_next
)
7516 fragS
*current_target
= NULL
;
7517 offsetT current_offset
= 0;
7518 xtensa_opcode current_opcode
= XTENSA_UNDEFINED
;
7520 /* Walk over all of the fragments in a subsection. */
7521 for (fragP
= frchP
->frch_root
; fragP
; fragP
= fragP
->fr_next
)
7523 /* Check on the current loop. */
7524 if (fragP
->fr_type
== rs_machine_dependent
7525 && ((fragP
->fr_subtype
== RELAX_IMMED
)
7526 || ((fragP
->fr_subtype
== RELAX_SLOTS
)
7527 && (fragP
->tc_frag_data
.slot_subtypes
[0]
7532 /* Read it. If the instruction is a loop, get the target. */
7533 tinsn_from_chars (&t_insn
, fragP
->fr_opcode
, 0);
7534 if (xtensa_opcode_is_loop (xtensa_default_isa
,
7535 t_insn
.opcode
) == 1)
7537 /* Get the current fragment target. */
7538 if (fragP
->tc_frag_data
.slot_symbols
[0])
7540 symbolS
*sym
= fragP
->tc_frag_data
.slot_symbols
[0];
7541 current_target
= symbol_get_frag (sym
);
7542 current_offset
= fragP
->fr_offset
;
7543 current_opcode
= t_insn
.opcode
;
7548 if (fragP
->fr_type
== rs_machine_dependent
7549 && fragP
->fr_subtype
== RELAX_ADD_NOP_IF_SHORT_LOOP
)
7551 if (count_insns_to_loop_end (fragP
->fr_next
, TRUE
, 3) < 3
7552 && (branch_before_loop_end (fragP
->fr_next
)
7553 || (workaround_all_short_loops
7554 && current_opcode
!= XTENSA_UNDEFINED
7555 && current_opcode
!= xtensa_loop_opcode
)))
7557 if (fragP
->tc_frag_data
.is_no_transform
)
7558 as_bad (_("loop containing less than three instructions may trigger hardware errata"));
7560 relax_frag_add_nop (fragP
);
7569 static int unrelaxed_frag_min_insn_count (fragS
*);
7572 count_insns_to_loop_end (fragS
*base_fragP
,
7573 bfd_boolean count_relax_add
,
7576 fragS
*fragP
= NULL
;
7581 for (; fragP
&& !fragP
->tc_frag_data
.is_loop_target
; fragP
= fragP
->fr_next
)
7583 insn_count
+= unrelaxed_frag_min_insn_count (fragP
);
7584 if (insn_count
>= max_count
)
7587 if (count_relax_add
)
7589 if (fragP
->fr_type
== rs_machine_dependent
7590 && fragP
->fr_subtype
== RELAX_ADD_NOP_IF_SHORT_LOOP
)
7592 /* In order to add the appropriate number of
7593 NOPs, we count an instruction for downstream
7596 if (insn_count
>= max_count
)
7606 unrelaxed_frag_min_insn_count (fragS
*fragP
)
7608 xtensa_isa isa
= xtensa_default_isa
;
7609 static xtensa_insnbuf insnbuf
= NULL
;
7613 if (!fragP
->tc_frag_data
.is_insn
)
7617 insnbuf
= xtensa_insnbuf_alloc (isa
);
7619 /* Decode the fixed instructions. */
7620 while (offset
< fragP
->fr_fix
)
7624 xtensa_insnbuf_from_chars
7625 (isa
, insnbuf
, (unsigned char *) fragP
->fr_literal
+ offset
, 0);
7626 fmt
= xtensa_format_decode (isa
, insnbuf
);
7628 if (fmt
== XTENSA_UNDEFINED
)
7630 as_fatal (_("undecodable instruction in instruction frag"));
7633 offset
+= xtensa_format_length (isa
, fmt
);
7641 static bfd_boolean
unrelaxed_frag_has_b_j (fragS
*);
7644 branch_before_loop_end (fragS
*base_fragP
)
7648 for (fragP
= base_fragP
;
7649 fragP
&& !fragP
->tc_frag_data
.is_loop_target
;
7650 fragP
= fragP
->fr_next
)
7652 if (unrelaxed_frag_has_b_j (fragP
))
7660 unrelaxed_frag_has_b_j (fragS
*fragP
)
7662 static xtensa_insnbuf insnbuf
= NULL
;
7663 xtensa_isa isa
= xtensa_default_isa
;
7666 if (!fragP
->tc_frag_data
.is_insn
)
7670 insnbuf
= xtensa_insnbuf_alloc (isa
);
7672 /* Decode the fixed instructions. */
7673 while (offset
< fragP
->fr_fix
)
7678 xtensa_insnbuf_from_chars
7679 (isa
, insnbuf
, (unsigned char *) fragP
->fr_literal
+ offset
, 0);
7680 fmt
= xtensa_format_decode (isa
, insnbuf
);
7681 if (fmt
== XTENSA_UNDEFINED
)
7684 for (slot
= 0; slot
< xtensa_format_num_slots (isa
, fmt
); slot
++)
7686 xtensa_opcode opcode
=
7687 get_opcode_from_buf (fragP
->fr_literal
+ offset
, slot
);
7688 if (xtensa_opcode_is_branch (isa
, opcode
) == 1
7689 || xtensa_opcode_is_jump (isa
, opcode
) == 1)
7692 offset
+= xtensa_format_length (isa
, fmt
);
7698 /* Checks to be made after initial assembly but before relaxation. */
7700 static bfd_boolean
is_empty_loop (const TInsn
*, fragS
*);
7701 static bfd_boolean
is_local_forward_loop (const TInsn
*, fragS
*);
7704 xtensa_sanity_check (void)
7711 as_where (&file_name
, &line
);
7712 for (frchP
= frchain_root
; frchP
; frchP
= frchP
->frch_next
)
7716 /* Walk over all of the fragments in a subsection. */
7717 for (fragP
= frchP
->frch_root
; fragP
; fragP
= fragP
->fr_next
)
7719 /* Currently we only check for empty loops here. */
7720 if (fragP
->fr_type
== rs_machine_dependent
7721 && fragP
->fr_subtype
== RELAX_IMMED
)
7723 static xtensa_insnbuf insnbuf
= NULL
;
7726 if (fragP
->fr_opcode
!= NULL
)
7729 insnbuf
= xtensa_insnbuf_alloc (xtensa_default_isa
);
7730 tinsn_from_chars (&t_insn
, fragP
->fr_opcode
, 0);
7731 tinsn_immed_from_frag (&t_insn
, fragP
, 0);
7733 if (xtensa_opcode_is_loop (xtensa_default_isa
,
7734 t_insn
.opcode
) == 1)
7736 if (is_empty_loop (&t_insn
, fragP
))
7738 new_logical_line (fragP
->fr_file
, fragP
->fr_line
);
7739 as_bad (_("invalid empty loop"));
7741 if (!is_local_forward_loop (&t_insn
, fragP
))
7743 new_logical_line (fragP
->fr_file
, fragP
->fr_line
);
7744 as_bad (_("loop target does not follow "
7745 "loop instruction in section"));
7752 new_logical_line (file_name
, line
);
7756 #define LOOP_IMMED_OPN 1
7758 /* Return TRUE if the loop target is the next non-zero fragment. */
7761 is_empty_loop (const TInsn
*insn
, fragS
*fragP
)
7763 const expressionS
*expr
;
7767 if (insn
->insn_type
!= ITYPE_INSN
)
7770 if (xtensa_opcode_is_loop (xtensa_default_isa
, insn
->opcode
) != 1)
7773 if (insn
->ntok
<= LOOP_IMMED_OPN
)
7776 expr
= &insn
->tok
[LOOP_IMMED_OPN
];
7778 if (expr
->X_op
!= O_symbol
)
7781 symbolP
= expr
->X_add_symbol
;
7785 if (symbol_get_frag (symbolP
) == NULL
)
7788 if (S_GET_VALUE (symbolP
) != 0)
7791 /* Walk through the zero-size fragments from this one. If we find
7792 the target fragment, then this is a zero-size loop. */
7794 for (next_fragP
= fragP
->fr_next
;
7796 next_fragP
= next_fragP
->fr_next
)
7798 if (next_fragP
== symbol_get_frag (symbolP
))
7800 if (next_fragP
->fr_fix
!= 0)
7808 is_local_forward_loop (const TInsn
*insn
, fragS
*fragP
)
7810 const expressionS
*expr
;
7814 if (insn
->insn_type
!= ITYPE_INSN
)
7817 if (xtensa_opcode_is_loop (xtensa_default_isa
, insn
->opcode
) == 0)
7820 if (insn
->ntok
<= LOOP_IMMED_OPN
)
7823 expr
= &insn
->tok
[LOOP_IMMED_OPN
];
7825 if (expr
->X_op
!= O_symbol
)
7828 symbolP
= expr
->X_add_symbol
;
7832 if (symbol_get_frag (symbolP
) == NULL
)
7835 /* Walk through fragments until we find the target.
7836 If we do not find the target, then this is an invalid loop. */
7838 for (next_fragP
= fragP
->fr_next
;
7840 next_fragP
= next_fragP
->fr_next
)
7842 if (next_fragP
== symbol_get_frag (symbolP
))
7850 /* Alignment Functions. */
7853 get_text_align_power (unsigned target_size
)
7858 assert (target_size
<= INT_MAX
);
7859 while (target_size
> power
)
7869 get_text_align_max_fill_size (int align_pow
,
7870 bfd_boolean use_nops
,
7871 bfd_boolean use_no_density
)
7874 return (1 << align_pow
);
7876 return 3 * (1 << align_pow
);
7878 return 1 + (1 << align_pow
);
7882 /* Calculate the minimum bytes of fill needed at "address" to align a
7883 target instruction of size "target_size" so that it does not cross a
7884 power-of-two boundary specified by "align_pow". If "use_nops" is FALSE,
7885 the fill can be an arbitrary number of bytes. Otherwise, the space must
7886 be filled by NOP instructions. */
7889 get_text_align_fill_size (addressT address
,
7892 bfd_boolean use_nops
,
7893 bfd_boolean use_no_density
)
7895 addressT alignment
, fill
, fill_limit
, fill_step
;
7896 bfd_boolean skip_one
= FALSE
;
7898 alignment
= (1 << align_pow
);
7899 assert (target_size
> 0 && alignment
>= (addressT
) target_size
);
7903 fill_limit
= alignment
;
7906 else if (!use_no_density
)
7908 /* Combine 2- and 3-byte NOPs to fill anything larger than one. */
7909 fill_limit
= alignment
* 2;
7915 /* Fill with 3-byte NOPs -- can only fill multiples of 3. */
7916 fill_limit
= alignment
* 3;
7920 /* Try all fill sizes until finding one that works. */
7921 for (fill
= 0; fill
< fill_limit
; fill
+= fill_step
)
7923 if (skip_one
&& fill
== 1)
7925 if ((address
+ fill
) >> align_pow
7926 == (address
+ fill
+ target_size
- 1) >> align_pow
)
7935 branch_align_power (segT sec
)
7937 /* If the Xtensa processor has a fetch width of 8 bytes, and the section
7938 is aligned to at least an 8-byte boundary, then a branch target need
7939 only fit within an 8-byte aligned block of memory to avoid a stall.
7940 Otherwise, try to fit branch targets within 4-byte aligned blocks
7941 (which may be insufficient, e.g., if the section has no alignment, but
7942 it's good enough). */
7943 if (xtensa_fetch_width
== 8)
7945 if (get_recorded_alignment (sec
) >= 3)
7949 assert (xtensa_fetch_width
== 4);
7955 /* This will assert if it is not possible. */
7958 get_text_align_nop_count (offsetT fill_size
, bfd_boolean use_no_density
)
7964 assert (fill_size
% 3 == 0);
7965 return (fill_size
/ 3);
7968 assert (fill_size
!= 1); /* Bad argument. */
7970 while (fill_size
> 1)
7973 if (fill_size
== 2 || fill_size
== 4)
7975 fill_size
-= insn_size
;
7978 assert (fill_size
!= 1); /* Bad algorithm. */
7984 get_text_align_nth_nop_size (offsetT fill_size
,
7986 bfd_boolean use_no_density
)
7993 assert (fill_size
!= 1); /* Bad argument. */
7995 while (fill_size
> 1)
7998 if (fill_size
== 2 || fill_size
== 4)
8000 fill_size
-= insn_size
;
8010 /* For the given fragment, find the appropriate address
8011 for it to begin at if we are using NOPs to align it. */
8014 get_noop_aligned_address (fragS
*fragP
, addressT address
)
8016 /* The rule is: get next fragment's FIRST instruction. Find
8017 the smallest number of bytes that need to be added to
8018 ensure that the next fragment's FIRST instruction will fit
8021 E.G., 2 bytes : 0, 1, 2 mod 4
8024 If the FIRST instruction MIGHT be relaxed,
8025 assume that it will become a 3-byte instruction.
8027 Note again here that LOOP instructions are not bundleable,
8028 and this relaxation only applies to LOOP opcodes. */
8031 int first_insn_size
;
8033 addressT pre_opcode_bytes
;
8036 xtensa_opcode opcode
;
8037 bfd_boolean is_loop
;
8039 assert (fragP
->fr_type
== rs_machine_dependent
);
8040 assert (fragP
->fr_subtype
== RELAX_ALIGN_NEXT_OPCODE
);
8042 /* Find the loop frag. */
8043 first_insn
= next_non_empty_frag (fragP
);
8044 /* Now find the first insn frag. */
8045 first_insn
= next_non_empty_frag (first_insn
);
8047 is_loop
= next_frag_opcode_is_loop (fragP
, &opcode
);
8049 loop_insn_size
= xg_get_single_size (opcode
);
8051 pre_opcode_bytes
= next_frag_pre_opcode_bytes (fragP
);
8052 pre_opcode_bytes
+= loop_insn_size
;
8054 /* For loops, the alignment depends on the size of the
8055 instruction following the loop, not the LOOP instruction. */
8057 if (first_insn
== NULL
)
8060 assert (first_insn
->tc_frag_data
.is_first_loop_insn
);
8062 first_insn_size
= frag_format_size (first_insn
);
8064 if (first_insn_size
== 2 || first_insn_size
== XTENSA_UNDEFINED
)
8065 first_insn_size
= 3; /* ISA specifies this */
8067 /* If it was 8, then we'll need a larger alignment for the section. */
8068 align_power
= get_text_align_power (first_insn_size
);
8069 record_alignment (now_seg
, align_power
);
8071 fill_size
= get_text_align_fill_size
8072 (address
+ pre_opcode_bytes
, align_power
, first_insn_size
, TRUE
,
8073 fragP
->tc_frag_data
.is_no_density
);
8075 return address
+ fill_size
;
8079 /* 3 mechanisms for relaxing an alignment:
8081 Align to a power of 2.
8082 Align so the next fragment's instruction does not cross a word boundary.
8083 Align the current instruction so that if the next instruction
8084 were 3 bytes, it would not cross a word boundary.
8088 zeros - This is easy; always insert zeros.
8089 nops - 3-byte and 2-byte instructions
8093 >=5 : 3-byte instruction + fn (n-3)
8094 widening - widen previous instructions. */
8097 get_aligned_diff (fragS
*fragP
, addressT address
, offsetT
*max_diff
)
8099 addressT target_address
, loop_insn_offset
;
8101 xtensa_opcode loop_opcode
;
8102 bfd_boolean is_loop
;
8105 offsetT branch_align
;
8107 assert (fragP
->fr_type
== rs_machine_dependent
);
8108 switch (fragP
->fr_subtype
)
8110 case RELAX_DESIRE_ALIGN
:
8111 target_size
= next_frag_format_size (fragP
);
8112 if (target_size
== XTENSA_UNDEFINED
)
8114 align_power
= branch_align_power (now_seg
);
8115 branch_align
= 1 << align_power
;
8116 /* Don't count on the section alignment being as large as the target. */
8117 if (target_size
> branch_align
)
8118 target_size
= branch_align
;
8119 opt_diff
= get_text_align_fill_size (address
, align_power
,
8120 target_size
, FALSE
, FALSE
);
8122 *max_diff
= (opt_diff
+ branch_align
8123 - (target_size
+ ((address
+ opt_diff
) % branch_align
)));
8124 assert (*max_diff
>= opt_diff
);
8127 case RELAX_ALIGN_NEXT_OPCODE
:
8128 target_size
= next_frag_format_size (fragP
);
8129 loop_insn_offset
= 0;
8130 is_loop
= next_frag_opcode_is_loop (fragP
, &loop_opcode
);
8133 /* If the loop has been expanded then the LOOP instruction
8134 could be at an offset from this fragment. */
8135 if (next_non_empty_frag(fragP
)->tc_frag_data
.slot_subtypes
[0]
8137 loop_insn_offset
= get_expanded_loop_offset (loop_opcode
);
8139 if (target_size
== 2)
8140 target_size
= 3; /* ISA specifies this */
8142 /* In an ideal world, which is what we are shooting for here,
8143 we wouldn't need to use any NOPs immediately prior to the
8144 LOOP instruction. If this approach fails, relax_frag_loop_align
8145 will call get_noop_aligned_address. */
8147 address
+ loop_insn_offset
+ xg_get_single_size (loop_opcode
);
8148 align_power
= get_text_align_power (target_size
),
8149 opt_diff
= get_text_align_fill_size (target_address
, align_power
,
8150 target_size
, FALSE
, FALSE
);
8152 *max_diff
= xtensa_fetch_width
8153 - ((target_address
+ opt_diff
) % xtensa_fetch_width
)
8154 - target_size
+ opt_diff
;
8155 assert (*max_diff
>= opt_diff
);
8166 /* md_relax_frag Hook and Helper Functions. */
8168 static long relax_frag_loop_align (fragS
*, long);
8169 static long relax_frag_for_align (fragS
*, long);
8170 static long relax_frag_immed
8171 (segT
, fragS
*, long, int, xtensa_format
, int, int *, bfd_boolean
);
8174 /* Return the number of bytes added to this fragment, given that the
8175 input has been stretched already by "stretch". */
8178 xtensa_relax_frag (fragS
*fragP
, long stretch
, int *stretched_p
)
8180 xtensa_isa isa
= xtensa_default_isa
;
8181 int unreported
= fragP
->tc_frag_data
.unreported_expansion
;
8182 long new_stretch
= 0;
8186 static xtensa_insnbuf vbuf
= NULL
;
8187 int slot
, num_slots
;
8190 as_where (&file_name
, &line
);
8191 new_logical_line (fragP
->fr_file
, fragP
->fr_line
);
8193 fragP
->tc_frag_data
.unreported_expansion
= 0;
8195 switch (fragP
->fr_subtype
)
8197 case RELAX_ALIGN_NEXT_OPCODE
:
8198 /* Always convert. */
8199 if (fragP
->tc_frag_data
.relax_seen
)
8200 new_stretch
= relax_frag_loop_align (fragP
, stretch
);
8203 case RELAX_LOOP_END
:
8207 case RELAX_LOOP_END_ADD_NOP
:
8208 /* Add a NOP and switch to .fill 0. */
8209 new_stretch
= relax_frag_add_nop (fragP
);
8213 case RELAX_DESIRE_ALIGN
:
8214 /* Do nothing. The narrowing before this frag will either align
8219 case RELAX_LITERAL_FINAL
:
8222 case RELAX_LITERAL_NR
:
8224 fragP
->fr_subtype
= RELAX_LITERAL_FINAL
;
8225 assert (unreported
== lit_size
);
8226 memset (&fragP
->fr_literal
[fragP
->fr_fix
], 0, 4);
8227 fragP
->fr_var
-= lit_size
;
8228 fragP
->fr_fix
+= lit_size
;
8234 vbuf
= xtensa_insnbuf_alloc (isa
);
8236 xtensa_insnbuf_from_chars
8237 (isa
, vbuf
, (unsigned char *) fragP
->fr_opcode
, 0);
8238 fmt
= xtensa_format_decode (isa
, vbuf
);
8239 num_slots
= xtensa_format_num_slots (isa
, fmt
);
8241 for (slot
= 0; slot
< num_slots
; slot
++)
8243 switch (fragP
->tc_frag_data
.slot_subtypes
[slot
])
8246 if (fragP
->tc_frag_data
.relax_seen
)
8247 new_stretch
+= relax_frag_for_align (fragP
, stretch
);
8251 case RELAX_IMMED_STEP1
:
8252 case RELAX_IMMED_STEP2
:
8253 /* Place the immediate. */
8254 new_stretch
+= relax_frag_immed
8255 (now_seg
, fragP
, stretch
,
8256 fragP
->tc_frag_data
.slot_subtypes
[slot
] - RELAX_IMMED
,
8257 fmt
, slot
, stretched_p
, FALSE
);
8261 /* This is OK; see the note in xg_assemble_vliw_tokens. */
8267 case RELAX_LITERAL_POOL_BEGIN
:
8268 case RELAX_LITERAL_POOL_END
:
8269 case RELAX_MAYBE_UNREACHABLE
:
8270 case RELAX_MAYBE_DESIRE_ALIGN
:
8271 /* No relaxation required. */
8274 case RELAX_FILL_NOP
:
8275 case RELAX_UNREACHABLE
:
8276 if (fragP
->tc_frag_data
.relax_seen
)
8277 new_stretch
+= relax_frag_for_align (fragP
, stretch
);
8281 as_bad (_("bad relaxation state"));
8284 /* Tell gas we need another relaxation pass. */
8285 if (! fragP
->tc_frag_data
.relax_seen
)
8287 fragP
->tc_frag_data
.relax_seen
= TRUE
;
8291 new_logical_line (file_name
, line
);
8297 relax_frag_loop_align (fragS
*fragP
, long stretch
)
8299 addressT old_address
, old_next_address
, old_size
;
8300 addressT new_address
, new_next_address
, new_size
;
8303 /* All the frags with relax_frag_for_alignment prior to this one in the
8304 section have been done, hopefully eliminating the need for a NOP here.
8305 But, this will put it in if necessary. */
8307 /* Calculate the old address of this fragment and the next fragment. */
8308 old_address
= fragP
->fr_address
- stretch
;
8309 old_next_address
= (fragP
->fr_address
- stretch
+ fragP
->fr_fix
+
8310 fragP
->tc_frag_data
.text_expansion
[0]);
8311 old_size
= old_next_address
- old_address
;
8313 /* Calculate the new address of this fragment and the next fragment. */
8314 new_address
= fragP
->fr_address
;
8316 get_noop_aligned_address (fragP
, fragP
->fr_address
+ fragP
->fr_fix
);
8317 new_size
= new_next_address
- new_address
;
8319 growth
= new_size
- old_size
;
8321 /* Fix up the text_expansion field and return the new growth. */
8322 fragP
->tc_frag_data
.text_expansion
[0] += growth
;
8327 /* Add a NOP instruction. */
8330 relax_frag_add_nop (fragS
*fragP
)
8332 char *nop_buf
= fragP
->fr_literal
+ fragP
->fr_fix
;
8333 int length
= fragP
->tc_frag_data
.is_no_density
? 3 : 2;
8334 assemble_nop (length
, nop_buf
);
8335 fragP
->tc_frag_data
.is_insn
= TRUE
;
8337 if (fragP
->fr_var
< length
)
8339 as_fatal (_("fr_var (%ld) < length (%d)"), (long) fragP
->fr_var
, length
);
8343 fragP
->fr_fix
+= length
;
8344 fragP
->fr_var
-= length
;
8349 static long future_alignment_required (fragS
*, long);
8352 relax_frag_for_align (fragS
*fragP
, long stretch
)
8354 /* Overview of the relaxation procedure for alignment:
8355 We can widen with NOPs or by widening instructions or by filling
8356 bytes after jump instructions. Find the opportune places and widen
8357 them if necessary. */
8362 assert (fragP
->fr_subtype
== RELAX_FILL_NOP
8363 || fragP
->fr_subtype
== RELAX_UNREACHABLE
8364 || (fragP
->fr_subtype
== RELAX_SLOTS
8365 && fragP
->tc_frag_data
.slot_subtypes
[0] == RELAX_NARROW
));
8367 stretch_me
= future_alignment_required (fragP
, stretch
);
8368 diff
= stretch_me
- fragP
->tc_frag_data
.text_expansion
[0];
8374 /* We expanded on a previous pass. Can we shrink now? */
8375 long shrink
= fragP
->tc_frag_data
.text_expansion
[0] - stretch_me
;
8376 if (shrink
<= stretch
&& stretch
> 0)
8378 fragP
->tc_frag_data
.text_expansion
[0] = stretch_me
;
8384 /* Below here, diff > 0. */
8385 fragP
->tc_frag_data
.text_expansion
[0] = stretch_me
;
8391 /* Return the address of the next frag that should be aligned.
8393 By "address" we mean the address it _would_ be at if there
8394 is no action taken to align it between here and the target frag.
8395 In other words, if no narrows and no fill nops are used between
8396 here and the frag to align, _even_if_ some of the frags we use
8397 to align targets have already expanded on a previous relaxation
8400 Also, count each frag that may be used to help align the target.
8402 Return 0 if there are no frags left in the chain that need to be
8406 find_address_of_next_align_frag (fragS
**fragPP
,
8410 bfd_boolean
*paddable
)
8412 fragS
*fragP
= *fragPP
;
8413 addressT address
= fragP
->fr_address
;
8415 /* Do not reset the counts to 0. */
8419 /* Limit this to a small search. */
8420 if (*widens
>= (int) xtensa_fetch_width
)
8425 address
+= fragP
->fr_fix
;
8427 if (fragP
->fr_type
== rs_fill
)
8428 address
+= fragP
->fr_offset
* fragP
->fr_var
;
8429 else if (fragP
->fr_type
== rs_machine_dependent
)
8431 switch (fragP
->fr_subtype
)
8433 case RELAX_UNREACHABLE
:
8437 case RELAX_FILL_NOP
:
8439 if (!fragP
->tc_frag_data
.is_no_density
)
8444 if (fragP
->tc_frag_data
.slot_subtypes
[0] == RELAX_NARROW
)
8449 address
+= total_frag_text_expansion (fragP
);;
8453 address
+= fragP
->tc_frag_data
.text_expansion
[0];
8456 case RELAX_ALIGN_NEXT_OPCODE
:
8457 case RELAX_DESIRE_ALIGN
:
8461 case RELAX_MAYBE_UNREACHABLE
:
8462 case RELAX_MAYBE_DESIRE_ALIGN
:
8467 /* Just punt if we don't know the type. */
8474 /* Just punt if we don't know the type. */
8478 fragP
= fragP
->fr_next
;
8486 static long bytes_to_stretch (fragS
*, int, int, int, int);
8489 future_alignment_required (fragS
*fragP
, long stretch ATTRIBUTE_UNUSED
)
8491 fragS
*this_frag
= fragP
;
8495 int narrow_nops
= 0;
8496 bfd_boolean paddable
= FALSE
;
8497 offsetT local_opt_diff
;
8500 int stretch_amount
= 0;
8501 int local_stretch_amount
;
8502 int global_stretch_amount
;
8504 address
= find_address_of_next_align_frag
8505 (&fragP
, &wide_nops
, &narrow_nops
, &num_widens
, &paddable
);
8509 if (this_frag
->tc_frag_data
.is_aligning_branch
)
8510 this_frag
->tc_frag_data
.slot_subtypes
[0] = RELAX_IMMED
;
8512 frag_wane (this_frag
);
8516 local_opt_diff
= get_aligned_diff (fragP
, address
, &max_diff
);
8517 opt_diff
= local_opt_diff
;
8518 assert (opt_diff
>= 0);
8519 assert (max_diff
>= opt_diff
);
8524 fragP
= fragP
->fr_next
;
8526 while (fragP
&& opt_diff
< max_diff
&& address
)
8528 /* We only use these to determine if we can exit early
8529 because there will be plenty of ways to align future
8531 int glob_widens
= 0;
8534 bfd_boolean glob_pad
= 0;
8535 address
= find_address_of_next_align_frag
8536 (&fragP
, &glob_widens
, &dnn
, &dw
, &glob_pad
);
8537 /* If there is a padable portion, then skip. */
8538 if (glob_pad
|| glob_widens
>= (1 << branch_align_power (now_seg
)))
8543 offsetT next_m_diff
;
8544 offsetT next_o_diff
;
8546 /* Downrange frags haven't had stretch added to them yet. */
8549 /* The address also includes any text expansion from this
8550 frag in a previous pass, but we don't want that. */
8551 address
-= this_frag
->tc_frag_data
.text_expansion
[0];
8553 /* Assume we are going to move at least opt_diff. In
8554 reality, we might not be able to, but assuming that
8555 we will helps catch cases where moving opt_diff pushes
8556 the next target from aligned to unaligned. */
8557 address
+= opt_diff
;
8559 next_o_diff
= get_aligned_diff (fragP
, address
, &next_m_diff
);
8561 /* Now cleanup for the adjustments to address. */
8562 next_o_diff
+= opt_diff
;
8563 next_m_diff
+= opt_diff
;
8564 if (next_o_diff
<= max_diff
&& next_o_diff
> opt_diff
)
8565 opt_diff
= next_o_diff
;
8566 if (next_m_diff
< max_diff
)
8567 max_diff
= next_m_diff
;
8568 fragP
= fragP
->fr_next
;
8572 /* If there are enough wideners in between, do it. */
8575 if (this_frag
->fr_subtype
== RELAX_UNREACHABLE
)
8577 assert (opt_diff
<= UNREACHABLE_MAX_WIDTH
);
8582 local_stretch_amount
8583 = bytes_to_stretch (this_frag
, wide_nops
, narrow_nops
,
8584 num_widens
, local_opt_diff
);
8585 global_stretch_amount
8586 = bytes_to_stretch (this_frag
, wide_nops
, narrow_nops
,
8587 num_widens
, opt_diff
);
8588 /* If the condition below is true, then the frag couldn't
8589 stretch the correct amount for the global case, so we just
8590 optimize locally. We'll rely on the subsequent frags to get
8591 the correct alignment in the global case. */
8592 if (global_stretch_amount
< local_stretch_amount
)
8593 stretch_amount
= local_stretch_amount
;
8595 stretch_amount
= global_stretch_amount
;
8597 if (this_frag
->fr_subtype
== RELAX_SLOTS
8598 && this_frag
->tc_frag_data
.slot_subtypes
[0] == RELAX_NARROW
)
8599 assert (stretch_amount
<= 1);
8600 else if (this_frag
->fr_subtype
== RELAX_FILL_NOP
)
8602 if (this_frag
->tc_frag_data
.is_no_density
)
8603 assert (stretch_amount
== 3 || stretch_amount
== 0);
8605 assert (stretch_amount
<= 3);
8608 return stretch_amount
;
8612 /* The idea: widen everything you can to get a target or loop aligned,
8613 then start using NOPs.
8615 When we must have a NOP, here is a table of how we decide
8616 (so you don't have to fight through the control flow below):
8618 wide_nops = the number of wide NOPs available for aligning
8619 narrow_nops = the number of narrow NOPs available for aligning
8620 (a subset of wide_nops)
8621 widens = the number of narrow instructions that should be widened
8628 b 0 1 1 (case 3a makes this case unnecessary)
8631 c 0 1 2 (case 4a makes this case unnecessary)
8634 c 0 2 1 (case 5b makes this case unnecessary)
8637 c 0 1 4 (case 6b makes this case unneccesary)
8638 d 1 1 1 (case 6a makes this case unnecessary)
8639 e 0 2 2 (case 6a makes this case unnecessary)
8640 f 0 3 0 (case 6a makes this case unnecessary)
8643 c 1 1 2 (case 7b makes this case unnecessary)
8644 d 0 1 5 (case 7a makes this case unnecessary)
8645 e 0 2 3 (case 7b makes this case unnecessary)
8646 f 0 3 1 (case 7b makes this case unnecessary)
8647 g 1 2 1 (case 7b makes this case unnecessary)
8651 bytes_to_stretch (fragS
*this_frag
,
8657 int bytes_short
= desired_diff
- num_widens
;
8659 assert (desired_diff
>= 0 && desired_diff
< 8);
8660 if (desired_diff
== 0)
8663 assert (wide_nops
> 0 || num_widens
> 0);
8665 /* Always prefer widening to NOP-filling. */
8666 if (bytes_short
< 0)
8668 /* There are enough RELAX_NARROW frags after this one
8669 to align the target without widening this frag in any way. */
8673 if (bytes_short
== 0)
8675 /* Widen every narrow between here and the align target
8676 and the align target will be properly aligned. */
8677 if (this_frag
->fr_subtype
== RELAX_FILL_NOP
)
8683 /* From here we will need at least one NOP to get an alignment.
8684 However, we may not be able to align at all, in which case,
8686 if (this_frag
->fr_subtype
== RELAX_FILL_NOP
)
8688 switch (desired_diff
)
8693 if (!this_frag
->tc_frag_data
.is_no_density
&& narrow_nops
== 1)
8694 return 2; /* case 2 */
8700 return 3; /* case 3a */
8702 if (num_widens
>= 1 && wide_nops
== 1)
8703 return 3; /* case 4a */
8704 if (!this_frag
->tc_frag_data
.is_no_density
&& narrow_nops
== 2)
8705 return 2; /* case 4b */
8708 if (num_widens
>= 2 && wide_nops
== 1)
8709 return 3; /* case 5a */
8710 /* We will need two nops. Are there enough nops
8711 between here and the align target? */
8712 if (wide_nops
< 2 || narrow_nops
== 0)
8714 /* Are there other nops closer that can serve instead? */
8715 if (wide_nops
> 2 && narrow_nops
> 1)
8717 /* Take the density one first, because there might not be
8718 another density one available. */
8719 if (!this_frag
->tc_frag_data
.is_no_density
)
8720 return 2; /* case 5b narrow */
8722 return 3; /* case 5b wide */
8726 return 3; /* case 6a */
8727 else if (num_widens
>= 3 && wide_nops
== 1)
8728 return 3; /* case 6b */
8731 if (wide_nops
== 1 && num_widens
>= 4)
8732 return 3; /* case 7a */
8733 else if (wide_nops
== 2 && num_widens
>= 1)
8734 return 3; /* case 7b */
8742 /* We will need a NOP no matter what, but should we widen
8743 this instruction to help?
8745 This is a RELAX_FRAG_NARROW frag. */
8746 switch (desired_diff
)
8755 if (wide_nops
>= 1 && num_widens
== 1)
8756 return 1; /* case 4a */
8759 if (wide_nops
>= 1 && num_widens
== 2)
8760 return 1; /* case 5a */
8764 return 0; /* case 6a */
8765 else if (wide_nops
>= 1 && num_widens
== 3)
8766 return 1; /* case 6b */
8769 if (wide_nops
>= 1 && num_widens
== 4)
8770 return 1; /* case 7a */
8771 else if (wide_nops
>= 2 && num_widens
== 1)
8772 return 1; /* case 7b */
8785 relax_frag_immed (segT segP
,
8792 bfd_boolean estimate_only
)
8796 bfd_boolean negatable_branch
= FALSE
;
8797 bfd_boolean branch_jmp_to_next
= FALSE
;
8798 bfd_boolean wide_insn
= FALSE
;
8799 xtensa_isa isa
= xtensa_default_isa
;
8801 offsetT frag_offset
;
8804 int num_text_bytes
, num_literal_bytes
;
8805 int literal_diff
, total_text_diff
, this_text_diff
, first
;
8807 assert (fragP
->fr_opcode
!= NULL
);
8809 xg_clear_vinsn (&cur_vinsn
);
8810 vinsn_from_chars (&cur_vinsn
, fragP
->fr_opcode
);
8811 if (cur_vinsn
.num_slots
> 1)
8814 tinsn
= cur_vinsn
.slots
[slot
];
8815 tinsn_immed_from_frag (&tinsn
, fragP
, slot
);
8817 if (estimate_only
&& xtensa_opcode_is_loop (isa
, tinsn
.opcode
))
8820 if (workaround_b_j_loop_end
&& ! fragP
->tc_frag_data
.is_no_transform
)
8821 branch_jmp_to_next
= is_branch_jmp_to_next (&tinsn
, fragP
);
8823 negatable_branch
= (xtensa_opcode_is_branch (isa
, tinsn
.opcode
) == 1);
8825 old_size
= xtensa_format_length (isa
, fmt
);
8827 /* Special case: replace a branch to the next instruction with a NOP.
8828 This is required to work around a hardware bug in T1040.0 and also
8829 serves as an optimization. */
8831 if (branch_jmp_to_next
8832 && ((old_size
== 2) || (old_size
== 3))
8833 && !next_frag_is_loop_target (fragP
))
8836 /* Here is the fun stuff: Get the immediate field from this
8837 instruction. If it fits, we are done. If not, find the next
8838 instruction sequence that fits. */
8840 frag_offset
= fragP
->fr_opcode
- fragP
->fr_literal
;
8841 istack_init (&istack
);
8842 num_steps
= xg_assembly_relax (&istack
, &tinsn
, segP
, fragP
, frag_offset
,
8843 min_steps
, stretch
);
8844 if (num_steps
< min_steps
)
8846 as_fatal (_("internal error: relaxation failed"));
8850 if (num_steps
> RELAX_IMMED_MAXSTEPS
)
8852 as_fatal (_("internal error: relaxation requires too many steps"));
8856 fragP
->tc_frag_data
.slot_subtypes
[slot
] = (int) RELAX_IMMED
+ num_steps
;
8858 /* Figure out the number of bytes needed. */
8860 num_literal_bytes
= get_num_stack_literal_bytes (&istack
);
8862 num_literal_bytes
- fragP
->tc_frag_data
.literal_expansion
[slot
];
8864 while (istack
.insn
[first
].opcode
== XTENSA_UNDEFINED
)
8866 num_text_bytes
= get_num_stack_text_bytes (&istack
);
8869 num_text_bytes
+= old_size
;
8870 if (opcode_fits_format_slot (istack
.insn
[first
].opcode
, fmt
, slot
))
8871 num_text_bytes
-= xg_get_single_size (istack
.insn
[first
].opcode
);
8873 total_text_diff
= num_text_bytes
- old_size
;
8874 this_text_diff
= total_text_diff
- fragP
->tc_frag_data
.text_expansion
[slot
];
8876 /* It MUST get larger. If not, we could get an infinite loop. */
8877 assert (num_text_bytes
>= 0);
8878 assert (literal_diff
>= 0);
8879 assert (total_text_diff
>= 0);
8881 fragP
->tc_frag_data
.text_expansion
[slot
] = total_text_diff
;
8882 fragP
->tc_frag_data
.literal_expansion
[slot
] = num_literal_bytes
;
8883 assert (fragP
->tc_frag_data
.text_expansion
[slot
] >= 0);
8884 assert (fragP
->tc_frag_data
.literal_expansion
[slot
] >= 0);
8886 /* Find the associated expandable literal for this. */
8887 if (literal_diff
!= 0)
8889 lit_fragP
= fragP
->tc_frag_data
.literal_frags
[slot
];
8892 assert (literal_diff
== 4);
8893 lit_fragP
->tc_frag_data
.unreported_expansion
+= literal_diff
;
8895 /* We expect that the literal section state has NOT been
8897 assert (lit_fragP
->fr_type
== rs_machine_dependent
8898 && lit_fragP
->fr_subtype
== RELAX_LITERAL
);
8899 lit_fragP
->fr_subtype
= RELAX_LITERAL_NR
;
8901 /* We need to mark this section for another iteration
8907 if (negatable_branch
&& istack
.ninsn
> 1)
8908 update_next_frag_state (fragP
);
8910 return this_text_diff
;
8914 /* md_convert_frag Hook and Helper Functions. */
8916 static void convert_frag_align_next_opcode (fragS
*);
8917 static void convert_frag_narrow (segT
, fragS
*, xtensa_format
, int);
8918 static void convert_frag_fill_nop (fragS
*);
8919 static void convert_frag_immed (segT
, fragS
*, int, xtensa_format
, int);
8922 md_convert_frag (bfd
*abfd ATTRIBUTE_UNUSED
, segT sec
, fragS
*fragp
)
8924 static xtensa_insnbuf vbuf
= NULL
;
8925 xtensa_isa isa
= xtensa_default_isa
;
8932 as_where (&file_name
, &line
);
8933 new_logical_line (fragp
->fr_file
, fragp
->fr_line
);
8935 switch (fragp
->fr_subtype
)
8937 case RELAX_ALIGN_NEXT_OPCODE
:
8938 /* Always convert. */
8939 convert_frag_align_next_opcode (fragp
);
8942 case RELAX_DESIRE_ALIGN
:
8943 /* Do nothing. If not aligned already, too bad. */
8947 case RELAX_LITERAL_FINAL
:
8952 vbuf
= xtensa_insnbuf_alloc (isa
);
8954 xtensa_insnbuf_from_chars
8955 (isa
, vbuf
, (unsigned char *) fragp
->fr_opcode
, 0);
8956 fmt
= xtensa_format_decode (isa
, vbuf
);
8957 num_slots
= xtensa_format_num_slots (isa
, fmt
);
8959 for (slot
= 0; slot
< num_slots
; slot
++)
8961 switch (fragp
->tc_frag_data
.slot_subtypes
[slot
])
8964 convert_frag_narrow (sec
, fragp
, fmt
, slot
);
8968 case RELAX_IMMED_STEP1
:
8969 case RELAX_IMMED_STEP2
:
8970 /* Place the immediate. */
8973 fragp
->tc_frag_data
.slot_subtypes
[slot
] - RELAX_IMMED
,
8978 /* This is OK because some slots could have
8979 relaxations and others have none. */
8985 case RELAX_UNREACHABLE
:
8986 memset (&fragp
->fr_literal
[fragp
->fr_fix
], 0, fragp
->fr_var
);
8987 fragp
->fr_fix
+= fragp
->tc_frag_data
.text_expansion
[0];
8988 fragp
->fr_var
-= fragp
->tc_frag_data
.text_expansion
[0];
8992 case RELAX_MAYBE_UNREACHABLE
:
8993 case RELAX_MAYBE_DESIRE_ALIGN
:
8997 case RELAX_FILL_NOP
:
8998 convert_frag_fill_nop (fragp
);
9001 case RELAX_LITERAL_NR
:
9002 if (use_literal_section
)
9004 /* This should have been handled during relaxation. When
9005 relaxing a code segment, literals sometimes need to be
9006 added to the corresponding literal segment. If that
9007 literal segment has already been relaxed, then we end up
9008 in this situation. Marking the literal segments as data
9009 would make this happen less often (since GAS always relaxes
9010 code before data), but we could still get into trouble if
9011 there are instructions in a segment that is not marked as
9012 containing code. Until we can implement a better solution,
9013 cheat and adjust the addresses of all the following frags.
9014 This could break subsequent alignments, but the linker's
9015 literal coalescing will do that anyway. */
9018 fragp
->fr_subtype
= RELAX_LITERAL_FINAL
;
9019 assert (fragp
->tc_frag_data
.unreported_expansion
== 4);
9020 memset (&fragp
->fr_literal
[fragp
->fr_fix
], 0, 4);
9023 for (f
= fragp
->fr_next
; f
; f
= f
->fr_next
)
9027 as_bad (_("invalid relaxation fragment result"));
9032 new_logical_line (file_name
, line
);
9037 convert_frag_align_next_opcode (fragS
*fragp
)
9039 char *nop_buf
; /* Location for Writing. */
9040 bfd_boolean use_no_density
= fragp
->tc_frag_data
.is_no_density
;
9041 addressT aligned_address
;
9045 aligned_address
= get_noop_aligned_address (fragp
, fragp
->fr_address
+
9047 fill_size
= aligned_address
- (fragp
->fr_address
+ fragp
->fr_fix
);
9048 nop_count
= get_text_align_nop_count (fill_size
, use_no_density
);
9049 nop_buf
= fragp
->fr_literal
+ fragp
->fr_fix
;
9051 for (nop
= 0; nop
< nop_count
; nop
++)
9054 nop_size
= get_text_align_nth_nop_size (fill_size
, nop
, use_no_density
);
9056 assemble_nop (nop_size
, nop_buf
);
9057 nop_buf
+= nop_size
;
9060 fragp
->fr_fix
+= fill_size
;
9061 fragp
->fr_var
-= fill_size
;
9066 convert_frag_narrow (segT segP
, fragS
*fragP
, xtensa_format fmt
, int slot
)
9068 TInsn tinsn
, single_target
;
9069 int size
, old_size
, diff
;
9070 offsetT frag_offset
;
9073 tinsn_from_chars (&tinsn
, fragP
->fr_opcode
, 0);
9075 if (fragP
->tc_frag_data
.is_aligning_branch
== 1)
9077 assert (fragP
->tc_frag_data
.text_expansion
[0] == 1
9078 || fragP
->tc_frag_data
.text_expansion
[0] == 0);
9079 convert_frag_immed (segP
, fragP
, fragP
->tc_frag_data
.text_expansion
[0],
9084 if (fragP
->tc_frag_data
.text_expansion
[0] == 0)
9086 /* No conversion. */
9091 assert (fragP
->fr_opcode
!= NULL
);
9093 /* Frags in this relaxation state should only contain
9094 single instruction bundles. */
9095 tinsn_immed_from_frag (&tinsn
, fragP
, 0);
9097 /* Just convert it to a wide form.... */
9099 old_size
= xg_get_single_size (tinsn
.opcode
);
9101 tinsn_init (&single_target
);
9102 frag_offset
= fragP
->fr_opcode
- fragP
->fr_literal
;
9104 if (! xg_is_single_relaxable_insn (&tinsn
, &single_target
, FALSE
))
9106 as_bad (_("unable to widen instruction"));
9110 size
= xg_get_single_size (single_target
.opcode
);
9111 xg_emit_insn_to_buf (&single_target
, fragP
->fr_opcode
, fragP
,
9114 diff
= size
- old_size
;
9116 assert (diff
<= fragP
->fr_var
);
9117 fragP
->fr_var
-= diff
;
9118 fragP
->fr_fix
+= diff
;
9126 convert_frag_fill_nop (fragS
*fragP
)
9128 char *loc
= &fragP
->fr_literal
[fragP
->fr_fix
];
9129 int size
= fragP
->tc_frag_data
.text_expansion
[0];
9130 assert ((unsigned) size
== (fragP
->fr_next
->fr_address
9131 - fragP
->fr_address
- fragP
->fr_fix
));
9134 /* No conversion. */
9138 assemble_nop (size
, loc
);
9139 fragP
->tc_frag_data
.is_insn
= TRUE
;
9140 fragP
->fr_var
-= size
;
9141 fragP
->fr_fix
+= size
;
9146 static fixS
*fix_new_exp_in_seg
9147 (segT
, subsegT
, fragS
*, int, int, expressionS
*, int,
9148 bfd_reloc_code_real_type
);
9149 static void convert_frag_immed_finish_loop (segT
, fragS
*, TInsn
*);
9152 convert_frag_immed (segT segP
,
9158 char *immed_instr
= fragP
->fr_opcode
;
9160 bfd_boolean expanded
= FALSE
;
9161 bfd_boolean branch_jmp_to_next
= FALSE
;
9162 char *fr_opcode
= fragP
->fr_opcode
;
9163 xtensa_isa isa
= xtensa_default_isa
;
9164 bfd_boolean wide_insn
= FALSE
;
9166 bfd_boolean is_loop
;
9168 assert (fr_opcode
!= NULL
);
9170 xg_clear_vinsn (&cur_vinsn
);
9172 vinsn_from_chars (&cur_vinsn
, fr_opcode
);
9173 if (cur_vinsn
.num_slots
> 1)
9176 orig_tinsn
= cur_vinsn
.slots
[slot
];
9177 tinsn_immed_from_frag (&orig_tinsn
, fragP
, slot
);
9179 is_loop
= xtensa_opcode_is_loop (xtensa_default_isa
, orig_tinsn
.opcode
) == 1;
9181 if (workaround_b_j_loop_end
&& ! fragP
->tc_frag_data
.is_no_transform
)
9182 branch_jmp_to_next
= is_branch_jmp_to_next (&orig_tinsn
, fragP
);
9184 if (branch_jmp_to_next
&& !next_frag_is_loop_target (fragP
))
9186 /* Conversion just inserts a NOP and marks the fix as completed. */
9187 bytes
= xtensa_format_length (isa
, fmt
);
9190 cur_vinsn
.slots
[slot
].opcode
=
9191 xtensa_format_slot_nop_opcode (isa
, cur_vinsn
.format
, slot
);
9192 cur_vinsn
.slots
[slot
].ntok
= 0;
9196 bytes
+= fragP
->tc_frag_data
.text_expansion
[0];
9197 assert (bytes
== 2 || bytes
== 3);
9198 build_nop (&cur_vinsn
.slots
[0], bytes
);
9199 fragP
->fr_fix
+= fragP
->tc_frag_data
.text_expansion
[0];
9201 vinsn_to_insnbuf (&cur_vinsn
, fr_opcode
, frag_now
, TRUE
);
9202 xtensa_insnbuf_to_chars
9203 (isa
, cur_vinsn
.insnbuf
, (unsigned char *) fr_opcode
, 0);
9208 /* Here is the fun stuff: Get the immediate field from this
9209 instruction. If it fits, we're done. If not, find the next
9210 instruction sequence that fits. */
9214 symbolS
*lit_sym
= NULL
;
9216 int target_offset
= 0;
9219 symbolS
*gen_label
= NULL
;
9220 offsetT frag_offset
;
9221 bfd_boolean first
= TRUE
;
9222 bfd_boolean last_is_jump
;
9224 /* It does not fit. Find something that does and
9225 convert immediately. */
9226 frag_offset
= fr_opcode
- fragP
->fr_literal
;
9227 istack_init (&istack
);
9228 xg_assembly_relax (&istack
, &orig_tinsn
,
9229 segP
, fragP
, frag_offset
, min_steps
, 0);
9231 old_size
= xtensa_format_length (isa
, fmt
);
9233 /* Assemble this right inline. */
9235 /* First, create the mapping from a label name to the REAL label. */
9237 for (i
= 0; i
< istack
.ninsn
; i
++)
9239 TInsn
*tinsn
= &istack
.insn
[i
];
9242 switch (tinsn
->insn_type
)
9245 if (lit_sym
!= NULL
)
9246 as_bad (_("multiple literals in expansion"));
9247 /* First find the appropriate space in the literal pool. */
9248 lit_frag
= fragP
->tc_frag_data
.literal_frags
[slot
];
9249 if (lit_frag
== NULL
)
9250 as_bad (_("no registered fragment for literal"));
9251 if (tinsn
->ntok
!= 1)
9252 as_bad (_("number of literal tokens != 1"));
9254 /* Set the literal symbol and add a fixup. */
9255 lit_sym
= lit_frag
->fr_symbol
;
9259 if (align_targets
&& !is_loop
)
9261 fragS
*unreach
= fragP
->fr_next
;
9262 while (!(unreach
->fr_type
== rs_machine_dependent
9263 && (unreach
->fr_subtype
== RELAX_MAYBE_UNREACHABLE
9264 || unreach
->fr_subtype
== RELAX_UNREACHABLE
)))
9266 unreach
= unreach
->fr_next
;
9269 assert (unreach
->fr_type
== rs_machine_dependent
9270 && (unreach
->fr_subtype
== RELAX_MAYBE_UNREACHABLE
9271 || unreach
->fr_subtype
== RELAX_UNREACHABLE
));
9273 target_offset
+= unreach
->tc_frag_data
.text_expansion
[0];
9275 assert (gen_label
== NULL
);
9276 gen_label
= symbol_new (FAKE_LABEL_NAME
, now_seg
,
9277 fr_opcode
- fragP
->fr_literal
9278 + target_offset
, fragP
);
9282 if (first
&& wide_insn
)
9284 target_offset
+= xtensa_format_length (isa
, fmt
);
9286 if (!opcode_fits_format_slot (tinsn
->opcode
, fmt
, slot
))
9287 target_offset
+= xg_get_single_size (tinsn
->opcode
);
9290 target_offset
+= xg_get_single_size (tinsn
->opcode
);
9297 last_is_jump
= FALSE
;
9298 for (i
= 0; i
< istack
.ninsn
; i
++)
9300 TInsn
*tinsn
= &istack
.insn
[i
];
9304 bfd_reloc_code_real_type reloc_type
;
9306 switch (tinsn
->insn_type
)
9309 lit_frag
= fragP
->tc_frag_data
.literal_frags
[slot
];
9310 /* Already checked. */
9311 assert (lit_frag
!= NULL
);
9312 assert (lit_sym
!= NULL
);
9313 assert (tinsn
->ntok
== 1);
9315 target_seg
= S_GET_SEGMENT (lit_sym
);
9316 assert (target_seg
);
9317 if (tinsn
->tok
[0].X_op
== O_pltrel
)
9318 reloc_type
= BFD_RELOC_XTENSA_PLT
;
9320 reloc_type
= BFD_RELOC_32
;
9321 fix_new_exp_in_seg (target_seg
, 0, lit_frag
, 0, 4,
9322 &tinsn
->tok
[0], FALSE
, reloc_type
);
9329 xg_resolve_labels (tinsn
, gen_label
);
9330 xg_resolve_literals (tinsn
, lit_sym
);
9331 if (wide_insn
&& first
)
9334 if (opcode_fits_format_slot (tinsn
->opcode
, fmt
, slot
))
9336 cur_vinsn
.slots
[slot
] = *tinsn
;
9340 cur_vinsn
.slots
[slot
].opcode
=
9341 xtensa_format_slot_nop_opcode (isa
, fmt
, slot
);
9342 cur_vinsn
.slots
[slot
].ntok
= 0;
9344 vinsn_to_insnbuf (&cur_vinsn
, immed_instr
, fragP
, TRUE
);
9345 xtensa_insnbuf_to_chars (isa
, cur_vinsn
.insnbuf
,
9346 (unsigned char *) immed_instr
, 0);
9347 fragP
->tc_frag_data
.is_insn
= TRUE
;
9348 size
= xtensa_format_length (isa
, fmt
);
9349 if (!opcode_fits_format_slot (tinsn
->opcode
, fmt
, slot
))
9352 (tinsn
, immed_instr
+ size
, fragP
,
9353 immed_instr
- fragP
->fr_literal
+ size
, TRUE
);
9354 size
+= xg_get_single_size (tinsn
->opcode
);
9359 size
= xg_get_single_size (tinsn
->opcode
);
9360 xg_emit_insn_to_buf (tinsn
, immed_instr
, fragP
,
9361 immed_instr
- fragP
->fr_literal
, TRUE
);
9363 immed_instr
+= size
;
9369 diff
= total_size
- old_size
;
9373 assert (diff
<= fragP
->fr_var
);
9374 fragP
->fr_var
-= diff
;
9375 fragP
->fr_fix
+= diff
;
9378 /* Check for undefined immediates in LOOP instructions. */
9382 sym
= orig_tinsn
.tok
[1].X_add_symbol
;
9383 if (sym
!= NULL
&& !S_IS_DEFINED (sym
))
9385 as_bad (_("unresolved loop target symbol: %s"), S_GET_NAME (sym
));
9388 sym
= orig_tinsn
.tok
[1].X_op_symbol
;
9389 if (sym
!= NULL
&& !S_IS_DEFINED (sym
))
9391 as_bad (_("unresolved loop target symbol: %s"), S_GET_NAME (sym
));
9396 if (expanded
&& xtensa_opcode_is_loop (isa
, orig_tinsn
.opcode
) == 1)
9397 convert_frag_immed_finish_loop (segP
, fragP
, &orig_tinsn
);
9399 if (expanded
&& is_direct_call_opcode (orig_tinsn
.opcode
))
9401 /* Add an expansion note on the expanded instruction. */
9402 fix_new_exp_in_seg (now_seg
, 0, fragP
, fr_opcode
- fragP
->fr_literal
, 4,
9403 &orig_tinsn
.tok
[0], TRUE
,
9404 BFD_RELOC_XTENSA_ASM_EXPAND
);
9409 /* Add a new fix expression into the desired segment. We have to
9410 switch to that segment to do this. */
9413 fix_new_exp_in_seg (segT new_seg
,
9420 bfd_reloc_code_real_type r_type
)
9424 subsegT subseg
= now_subseg
;
9426 assert (new_seg
!= 0);
9427 subseg_set (new_seg
, new_subseg
);
9429 new_fix
= fix_new_exp (frag
, where
, size
, exp
, pcrel
, r_type
);
9430 subseg_set (seg
, subseg
);
9435 /* Relax a loop instruction so that it can span loop >256 bytes.
9441 addi as, as, lo8 (label-.L1)
9442 addmi as, as, mid8 (label-.L1)
9453 convert_frag_immed_finish_loop (segT segP
, fragS
*fragP
, TInsn
*tinsn
)
9458 unsigned long target
;
9459 static xtensa_insnbuf insnbuf
= NULL
;
9460 unsigned int loop_length
, loop_length_hi
, loop_length_lo
;
9461 xtensa_isa isa
= xtensa_default_isa
;
9462 addressT loop_offset
;
9463 addressT addi_offset
= 9;
9464 addressT addmi_offset
= 12;
9469 insnbuf
= xtensa_insnbuf_alloc (isa
);
9471 /* Get the loop offset. */
9472 loop_offset
= get_expanded_loop_offset (tinsn
->opcode
);
9474 /* Validate that there really is a LOOP at the loop_offset. Because
9475 loops are not bundleable, we can assume that the instruction will be
9477 tinsn_from_chars (&loop_insn
, fragP
->fr_opcode
+ loop_offset
, 0);
9478 tinsn_immed_from_frag (&loop_insn
, fragP
, 0);
9480 assert (xtensa_opcode_is_loop (isa
, loop_insn
.opcode
) == 1);
9481 addi_offset
+= loop_offset
;
9482 addmi_offset
+= loop_offset
;
9484 assert (tinsn
->ntok
== 2);
9485 if (tinsn
->tok
[1].X_op
== O_constant
)
9486 target
= tinsn
->tok
[1].X_add_number
;
9487 else if (tinsn
->tok
[1].X_op
== O_symbol
)
9489 /* Find the fragment. */
9490 symbolS
*sym
= tinsn
->tok
[1].X_add_symbol
;
9491 assert (S_GET_SEGMENT (sym
) == segP
9492 || S_GET_SEGMENT (sym
) == absolute_section
);
9493 target
= (S_GET_VALUE (sym
) + tinsn
->tok
[1].X_add_number
);
9497 as_bad (_("invalid expression evaluation type %d"), tinsn
->tok
[1].X_op
);
9502 know (symbolP
->sy_frag
);
9503 know (!(S_GET_SEGMENT (symbolP
) == absolute_section
)
9504 || symbol_get_frag (symbolP
) == &zero_address_frag
);
9506 loop_length
= target
- (fragP
->fr_address
+ fragP
->fr_fix
);
9507 loop_length_hi
= loop_length
& ~0x0ff;
9508 loop_length_lo
= loop_length
& 0x0ff;
9509 if (loop_length_lo
>= 128)
9511 loop_length_lo
-= 256;
9512 loop_length_hi
+= 256;
9515 /* Because addmi sign-extends the immediate, 'loop_length_hi' can be at most
9516 32512. If the loop is larger than that, then we just fail. */
9517 if (loop_length_hi
> 32512)
9518 as_bad_where (fragP
->fr_file
, fragP
->fr_line
,
9519 _("loop too long for LOOP instruction"));
9521 tinsn_from_chars (&addi_insn
, fragP
->fr_opcode
+ addi_offset
, 0);
9522 assert (addi_insn
.opcode
== xtensa_addi_opcode
);
9524 tinsn_from_chars (&addmi_insn
, fragP
->fr_opcode
+ addmi_offset
, 0);
9525 assert (addmi_insn
.opcode
== xtensa_addmi_opcode
);
9527 set_expr_const (&addi_insn
.tok
[2], loop_length_lo
);
9528 tinsn_to_insnbuf (&addi_insn
, insnbuf
);
9530 fragP
->tc_frag_data
.is_insn
= TRUE
;
9531 xtensa_insnbuf_to_chars
9532 (isa
, insnbuf
, (unsigned char *) fragP
->fr_opcode
+ addi_offset
, 0);
9534 set_expr_const (&addmi_insn
.tok
[2], loop_length_hi
);
9535 tinsn_to_insnbuf (&addmi_insn
, insnbuf
);
9536 xtensa_insnbuf_to_chars
9537 (isa
, insnbuf
, (unsigned char *) fragP
->fr_opcode
+ addmi_offset
, 0);
9539 /* Walk through all of the frags from here to the loop end
9540 and mark them as no_transform to keep them from being modified
9541 by the linker. If we ever have a relocation for the
9542 addi/addmi of the difference of two symbols we can remove this. */
9545 for (next_fragP
= fragP
; next_fragP
!= NULL
;
9546 next_fragP
= next_fragP
->fr_next
)
9548 next_fragP
->tc_frag_data
.is_no_transform
= TRUE
;
9549 if (next_fragP
->tc_frag_data
.is_loop_target
)
9551 if (target_count
== 2)
9557 /* A map that keeps information on a per-subsegment basis. This is
9558 maintained during initial assembly, but is invalid once the
9559 subsegments are smashed together. I.E., it cannot be used during
9562 typedef struct subseg_map_struct
9570 float total_freq
; /* fall-through + branch target frequency */
9571 float target_freq
; /* branch target frequency alone */
9573 struct subseg_map_struct
*next
;
9577 static subseg_map
*sseg_map
= NULL
;
9580 get_subseg_info (segT seg
, subsegT subseg
)
9582 subseg_map
*subseg_e
;
9584 for (subseg_e
= sseg_map
; subseg_e
; subseg_e
= subseg_e
->next
)
9586 if (seg
== subseg_e
->seg
&& subseg
== subseg_e
->subseg
)
9594 add_subseg_info (segT seg
, subsegT subseg
)
9596 subseg_map
*subseg_e
= (subseg_map
*) xmalloc (sizeof (subseg_map
));
9597 memset (subseg_e
, 0, sizeof (subseg_map
));
9598 subseg_e
->seg
= seg
;
9599 subseg_e
->subseg
= subseg
;
9600 subseg_e
->flags
= 0;
9601 /* Start off considering every branch target very important. */
9602 subseg_e
->target_freq
= 1.0;
9603 subseg_e
->total_freq
= 1.0;
9604 subseg_e
->next
= sseg_map
;
9605 sseg_map
= subseg_e
;
9611 get_last_insn_flags (segT seg
, subsegT subseg
)
9613 subseg_map
*subseg_e
= get_subseg_info (seg
, subseg
);
9615 return subseg_e
->flags
;
9621 set_last_insn_flags (segT seg
,
9626 subseg_map
*subseg_e
= get_subseg_info (seg
, subseg
);
9628 subseg_e
= add_subseg_info (seg
, subseg
);
9630 subseg_e
->flags
|= fl
;
9632 subseg_e
->flags
&= ~fl
;
9637 get_subseg_total_freq (segT seg
, subsegT subseg
)
9639 subseg_map
*subseg_e
= get_subseg_info (seg
, subseg
);
9641 return subseg_e
->total_freq
;
9647 get_subseg_target_freq (segT seg
, subsegT subseg
)
9649 subseg_map
*subseg_e
= get_subseg_info (seg
, subseg
);
9651 return subseg_e
->target_freq
;
9657 set_subseg_freq (segT seg
, subsegT subseg
, float total_f
, float target_f
)
9659 subseg_map
*subseg_e
= get_subseg_info (seg
, subseg
);
9661 subseg_e
= add_subseg_info (seg
, subseg
);
9662 subseg_e
->total_freq
= total_f
;
9663 subseg_e
->target_freq
= target_f
;
9667 /* Segment Lists and emit_state Stuff. */
9670 xtensa_move_seg_list_to_beginning (seg_list
*head
)
9675 segT literal_section
= head
->seg
;
9677 /* Move the literal section to the front of the section list. */
9678 assert (literal_section
);
9679 if (literal_section
!= stdoutput
->sections
)
9681 bfd_section_list_remove (stdoutput
, literal_section
);
9682 bfd_section_list_prepend (stdoutput
, literal_section
);
9689 static void mark_literal_frags (seg_list
*);
9692 xtensa_move_literals (void)
9695 frchainS
*frchain_from
, *frchain_to
;
9696 fragS
*search_frag
, *next_frag
, *last_frag
, *literal_pool
, *insert_after
;
9697 fragS
**frag_splice
;
9700 fixS
*fix
, *next_fix
, **fix_splice
;
9703 mark_literal_frags (literal_head
->next
);
9704 mark_literal_frags (init_literal_head
->next
);
9705 mark_literal_frags (fini_literal_head
->next
);
9707 if (use_literal_section
)
9710 segment
= literal_head
->next
;
9713 frchain_from
= seg_info (segment
->seg
)->frchainP
;
9714 search_frag
= frchain_from
->frch_root
;
9715 literal_pool
= NULL
;
9717 frag_splice
= &(frchain_from
->frch_root
);
9719 while (!search_frag
->tc_frag_data
.literal_frag
)
9721 assert (search_frag
->fr_fix
== 0
9722 || search_frag
->fr_type
== rs_align
);
9723 search_frag
= search_frag
->fr_next
;
9726 assert (search_frag
->tc_frag_data
.literal_frag
->fr_subtype
9727 == RELAX_LITERAL_POOL_BEGIN
);
9728 xtensa_switch_section_emit_state (&state
, segment
->seg
, 0);
9730 /* Make sure that all the frags in this series are closed, and
9731 that there is at least one left over of zero-size. This
9732 prevents us from making a segment with an frchain without any
9734 frag_variant (rs_fill
, 0, 0, 0, NULL
, 0, NULL
);
9735 xtensa_set_frag_assembly_state (frag_now
);
9736 last_frag
= frag_now
;
9737 frag_variant (rs_fill
, 0, 0, 0, NULL
, 0, NULL
);
9738 xtensa_set_frag_assembly_state (frag_now
);
9740 while (search_frag
!= frag_now
)
9742 next_frag
= search_frag
->fr_next
;
9744 /* First, move the frag out of the literal section and
9745 to the appropriate place. */
9746 if (search_frag
->tc_frag_data
.literal_frag
)
9748 literal_pool
= search_frag
->tc_frag_data
.literal_frag
;
9749 assert (literal_pool
->fr_subtype
== RELAX_LITERAL_POOL_BEGIN
);
9750 frchain_to
= literal_pool
->tc_frag_data
.lit_frchain
;
9751 assert (frchain_to
);
9753 insert_after
= literal_pool
;
9755 while (insert_after
->fr_next
->fr_subtype
!= RELAX_LITERAL_POOL_END
)
9756 insert_after
= insert_after
->fr_next
;
9758 dest_seg
= insert_after
->fr_next
->tc_frag_data
.lit_seg
;
9760 *frag_splice
= next_frag
;
9761 search_frag
->fr_next
= insert_after
->fr_next
;
9762 insert_after
->fr_next
= search_frag
;
9763 search_frag
->tc_frag_data
.lit_seg
= dest_seg
;
9765 /* Now move any fixups associated with this frag to the
9767 fix
= frchain_from
->fix_root
;
9768 fix_splice
= &(frchain_from
->fix_root
);
9771 next_fix
= fix
->fx_next
;
9772 if (fix
->fx_frag
== search_frag
)
9774 *fix_splice
= next_fix
;
9775 fix
->fx_next
= frchain_to
->fix_root
;
9776 frchain_to
->fix_root
= fix
;
9777 if (frchain_to
->fix_tail
== NULL
)
9778 frchain_to
->fix_tail
= fix
;
9781 fix_splice
= &(fix
->fx_next
);
9784 search_frag
= next_frag
;
9787 if (frchain_from
->fix_root
!= NULL
)
9789 frchain_from
= seg_info (segment
->seg
)->frchainP
;
9790 as_warn (_("fixes not all moved from %s"), segment
->seg
->name
);
9792 assert (frchain_from
->fix_root
== NULL
);
9794 frchain_from
->fix_tail
= NULL
;
9795 xtensa_restore_emit_state (&state
);
9796 segment
= segment
->next
;
9799 /* Now fix up the SEGMENT value for all the literal symbols. */
9800 for (lit
= literal_syms
; lit
; lit
= lit
->next
)
9802 symbolS
*lit_sym
= lit
->sym
;
9803 segT dest_seg
= symbol_get_frag (lit_sym
)->tc_frag_data
.lit_seg
;
9805 S_SET_SEGMENT (lit_sym
, dest_seg
);
9810 /* Walk over all the frags for segments in a list and mark them as
9811 containing literals. As clunky as this is, we can't rely on frag_var
9812 and frag_variant to get called in all situations. */
9815 mark_literal_frags (seg_list
*segment
)
9817 frchainS
*frchain_from
;
9822 frchain_from
= seg_info (segment
->seg
)->frchainP
;
9823 search_frag
= frchain_from
->frch_root
;
9826 search_frag
->tc_frag_data
.is_literal
= TRUE
;
9827 search_frag
= search_frag
->fr_next
;
9829 segment
= segment
->next
;
9835 xtensa_reorder_seg_list (seg_list
*head
, segT after
)
9837 /* Move all of the sections in the section list to come
9838 after "after" in the gnu segment list. */
9843 segT literal_section
= head
->seg
;
9845 /* Move the literal section after "after". */
9846 assert (literal_section
);
9847 if (literal_section
!= after
)
9849 bfd_section_list_remove (stdoutput
, literal_section
);
9850 bfd_section_list_insert_after (stdoutput
, after
, literal_section
);
9858 /* Push all the literal segments to the end of the gnu list. */
9861 xtensa_reorder_segments (void)
9868 for (sec
= stdoutput
->sections
; sec
!= NULL
; sec
= sec
->next
)
9874 /* Now that we have the last section, push all the literal
9875 sections to the end. */
9876 xtensa_reorder_seg_list (literal_head
, last_sec
);
9877 xtensa_reorder_seg_list (init_literal_head
, last_sec
);
9878 xtensa_reorder_seg_list (fini_literal_head
, last_sec
);
9880 /* Now perform the final error check. */
9881 for (sec
= stdoutput
->sections
; sec
!= NULL
; sec
= sec
->next
)
9883 assert (new_count
== old_count
);
9887 /* Change the emit state (seg, subseg, and frag related stuff) to the
9888 correct location. Return a emit_state which can be passed to
9889 xtensa_restore_emit_state to return to current fragment. */
9892 xtensa_switch_to_literal_fragment (emit_state
*result
)
9894 if (directive_state
[directive_absolute_literals
])
9896 cache_literal_section (0, default_lit_sections
.lit4_seg_name
,
9897 &default_lit_sections
.lit4_seg
, FALSE
);
9898 xtensa_switch_section_emit_state (result
,
9899 default_lit_sections
.lit4_seg
, 0);
9902 xtensa_switch_to_non_abs_literal_fragment (result
);
9904 /* Do a 4-byte align here. */
9905 frag_align (2, 0, 0);
9906 record_alignment (now_seg
, 2);
9911 xtensa_switch_to_non_abs_literal_fragment (emit_state
*result
)
9913 /* When we mark a literal pool location, we want to put a frag in
9914 the literal pool that points to it. But to do that, we want to
9915 switch_to_literal_fragment. But literal sections don't have
9916 literal pools, so their location is always null, so we would
9917 recurse forever. This is kind of hacky, but it works. */
9919 static bfd_boolean recursive
= FALSE
;
9920 fragS
*pool_location
= get_literal_pool_location (now_seg
);
9921 bfd_boolean is_init
=
9922 (now_seg
&& !strcmp (segment_name (now_seg
), INIT_SECTION_NAME
));
9924 bfd_boolean is_fini
=
9925 (now_seg
&& !strcmp (segment_name (now_seg
), FINI_SECTION_NAME
));
9927 if (pool_location
== NULL
9928 && !use_literal_section
9930 && !is_init
&& ! is_fini
)
9932 as_bad (_("literal pool location required for text-section-literals; specify with .literal_position"));
9934 xtensa_mark_literal_pool_location ();
9938 /* Special case: If we are in the ".fini" or ".init" section, then
9939 we will ALWAYS be generating to the ".fini.literal" and
9940 ".init.literal" sections. */
9944 cache_literal_section (init_literal_head
,
9945 default_lit_sections
.init_lit_seg_name
,
9946 &default_lit_sections
.init_lit_seg
, TRUE
);
9947 xtensa_switch_section_emit_state (result
,
9948 default_lit_sections
.init_lit_seg
, 0);
9952 cache_literal_section (fini_literal_head
,
9953 default_lit_sections
.fini_lit_seg_name
,
9954 &default_lit_sections
.fini_lit_seg
, TRUE
);
9955 xtensa_switch_section_emit_state (result
,
9956 default_lit_sections
.fini_lit_seg
, 0);
9960 cache_literal_section (literal_head
,
9961 default_lit_sections
.lit_seg_name
,
9962 &default_lit_sections
.lit_seg
, TRUE
);
9963 xtensa_switch_section_emit_state (result
,
9964 default_lit_sections
.lit_seg
, 0);
9967 if (!use_literal_section
9968 && !is_init
&& !is_fini
9969 && get_literal_pool_location (now_seg
) != pool_location
)
9971 /* Close whatever frag is there. */
9972 frag_variant (rs_fill
, 0, 0, 0, NULL
, 0, NULL
);
9973 xtensa_set_frag_assembly_state (frag_now
);
9974 frag_now
->tc_frag_data
.literal_frag
= pool_location
;
9975 frag_variant (rs_fill
, 0, 0, 0, NULL
, 0, NULL
);
9976 xtensa_set_frag_assembly_state (frag_now
);
9981 /* Call this function before emitting data into the literal section.
9982 This is a helper function for xtensa_switch_to_literal_fragment.
9983 This is similar to a .section new_now_seg subseg. */
9986 xtensa_switch_section_emit_state (emit_state
*state
,
9988 subsegT new_now_subseg
)
9990 state
->name
= now_seg
->name
;
9991 state
->now_seg
= now_seg
;
9992 state
->now_subseg
= now_subseg
;
9993 state
->generating_literals
= generating_literals
;
9994 generating_literals
++;
9995 subseg_set (new_now_seg
, new_now_subseg
);
9999 /* Use to restore the emitting into the normal place. */
10002 xtensa_restore_emit_state (emit_state
*state
)
10004 generating_literals
= state
->generating_literals
;
10005 subseg_set (state
->now_seg
, state
->now_subseg
);
10009 /* Get a segment of a given name. If the segment is already
10010 present, return it; otherwise, create a new one. */
10013 cache_literal_section (seg_list
*head
,
10016 bfd_boolean is_code
)
10018 segT current_section
= now_seg
;
10019 int current_subsec
= now_subseg
;
10025 /* Check if the named section exists. */
10026 for (seg
= stdoutput
->sections
; seg
; seg
= seg
->next
)
10028 if (!strcmp (segment_name (seg
), name
))
10034 /* Create a new literal section. */
10035 seg
= subseg_new (name
, (subsegT
) 0);
10038 /* Add the newly created literal segment to the specified list. */
10039 seg_list
*n
= (seg_list
*) xmalloc (sizeof (seg_list
));
10041 n
->next
= head
->next
;
10044 bfd_set_section_flags (stdoutput
, seg
, SEC_HAS_CONTENTS
|
10045 SEC_READONLY
| SEC_ALLOC
| SEC_LOAD
10046 | (is_code
? SEC_CODE
: SEC_DATA
));
10047 bfd_set_section_alignment (stdoutput
, seg
, 2);
10051 subseg_set (current_section
, current_subsec
);
10055 /* Property Tables Stuff. */
10057 #define XTENSA_INSN_SEC_NAME ".xt.insn"
10058 #define XTENSA_LIT_SEC_NAME ".xt.lit"
10059 #define XTENSA_PROP_SEC_NAME ".xt.prop"
10061 typedef bfd_boolean (*frag_predicate
) (const fragS
*);
10062 typedef void (*frag_flags_fn
) (const fragS
*, frag_flags
*);
10064 static bfd_boolean
get_frag_is_literal (const fragS
*);
10065 static void xtensa_create_property_segments
10066 (frag_predicate
, frag_predicate
, const char *, xt_section_type
);
10067 static void xtensa_create_xproperty_segments
10068 (frag_flags_fn
, const char *, xt_section_type
);
10069 static segment_info_type
*retrieve_segment_info (segT
);
10070 static segT
retrieve_xtensa_section (char *);
10071 static bfd_boolean
section_has_property (segT
, frag_predicate
);
10072 static bfd_boolean
section_has_xproperty (segT
, frag_flags_fn
);
10073 static void add_xt_block_frags
10074 (segT
, segT
, xtensa_block_info
**, frag_predicate
, frag_predicate
);
10075 static bfd_boolean
xtensa_frag_flags_is_empty (const frag_flags
*);
10076 static void xtensa_frag_flags_init (frag_flags
*);
10077 static void get_frag_property_flags (const fragS
*, frag_flags
*);
10078 static bfd_vma
frag_flags_to_number (const frag_flags
*);
10079 static void add_xt_prop_frags
10080 (segT
, segT
, xtensa_block_info
**, frag_flags_fn
);
10082 /* Set up property tables after relaxation. */
10085 xtensa_post_relax_hook (void)
10087 xtensa_move_seg_list_to_beginning (literal_head
);
10088 xtensa_move_seg_list_to_beginning (init_literal_head
);
10089 xtensa_move_seg_list_to_beginning (fini_literal_head
);
10091 xtensa_find_unmarked_state_frags ();
10093 if (use_literal_section
)
10094 xtensa_create_property_segments (get_frag_is_literal
,
10096 XTENSA_LIT_SEC_NAME
,
10098 xtensa_create_xproperty_segments (get_frag_property_flags
,
10099 XTENSA_PROP_SEC_NAME
,
10102 if (warn_unaligned_branch_targets
)
10103 bfd_map_over_sections (stdoutput
, xtensa_find_unaligned_branch_targets
, 0);
10104 bfd_map_over_sections (stdoutput
, xtensa_find_unaligned_loops
, 0);
10108 /* This function is only meaningful after xtensa_move_literals. */
10111 get_frag_is_literal (const fragS
*fragP
)
10113 assert (fragP
!= NULL
);
10114 return fragP
->tc_frag_data
.is_literal
;
10119 xtensa_create_property_segments (frag_predicate property_function
,
10120 frag_predicate end_property_function
,
10121 const char *section_name_base
,
10122 xt_section_type sec_type
)
10126 /* Walk over all of the current segments.
10127 Walk over each fragment
10128 For each non-empty fragment,
10129 Build a property record (append where possible). */
10131 for (seclist
= &stdoutput
->sections
;
10132 seclist
&& *seclist
;
10133 seclist
= &(*seclist
)->next
)
10135 segT sec
= *seclist
;
10138 flags
= bfd_get_section_flags (stdoutput
, sec
);
10139 if (flags
& SEC_DEBUGGING
)
10141 if (!(flags
& SEC_ALLOC
))
10144 if (section_has_property (sec
, property_function
))
10146 char *property_section_name
=
10147 xtensa_get_property_section_name (sec
, section_name_base
);
10148 segT insn_sec
= retrieve_xtensa_section (property_section_name
);
10149 segment_info_type
*xt_seg_info
= retrieve_segment_info (insn_sec
);
10150 xtensa_block_info
**xt_blocks
=
10151 &xt_seg_info
->tc_segment_info_data
.blocks
[sec_type
];
10152 /* Walk over all of the frchains here and add new sections. */
10153 add_xt_block_frags (sec
, insn_sec
, xt_blocks
, property_function
,
10154 end_property_function
);
10158 /* Now we fill them out.... */
10160 for (seclist
= &stdoutput
->sections
;
10161 seclist
&& *seclist
;
10162 seclist
= &(*seclist
)->next
)
10164 segment_info_type
*seginfo
;
10165 xtensa_block_info
*block
;
10166 segT sec
= *seclist
;
10168 seginfo
= seg_info (sec
);
10169 block
= seginfo
->tc_segment_info_data
.blocks
[sec_type
];
10173 xtensa_block_info
*cur_block
;
10174 /* This is a section with some data. */
10176 bfd_size_type rec_size
;
10178 for (cur_block
= block
; cur_block
; cur_block
= cur_block
->next
)
10181 rec_size
= num_recs
* 8;
10182 bfd_set_section_size (stdoutput
, sec
, rec_size
);
10184 /* In order to make this work with the assembler, we have to
10185 build some frags and then build the "fixups" for it. It
10186 would be easier to just set the contents then set the
10191 /* Allocate a fragment and leak it. */
10193 bfd_size_type frag_size
;
10195 frchainS
*frchainP
;
10199 frag_size
= sizeof (fragS
) + rec_size
;
10200 fragP
= (fragS
*) xmalloc (frag_size
);
10202 memset (fragP
, 0, frag_size
);
10203 fragP
->fr_address
= 0;
10204 fragP
->fr_next
= NULL
;
10205 fragP
->fr_fix
= rec_size
;
10207 fragP
->fr_type
= rs_fill
;
10208 /* The rest are zeros. */
10210 frchainP
= seginfo
->frchainP
;
10211 frchainP
->frch_root
= fragP
;
10212 frchainP
->frch_last
= fragP
;
10214 fixes
= (fixS
*) xmalloc (sizeof (fixS
) * num_recs
);
10215 memset (fixes
, 0, sizeof (fixS
) * num_recs
);
10217 seginfo
->fix_root
= fixes
;
10218 seginfo
->fix_tail
= &fixes
[num_recs
- 1];
10220 frag_data
= &fragP
->fr_literal
[0];
10221 for (i
= 0; i
< num_recs
; i
++)
10223 fixS
*fix
= &fixes
[i
];
10224 assert (cur_block
);
10226 /* Write the fixup. */
10227 if (i
!= num_recs
- 1)
10228 fix
->fx_next
= &fixes
[i
+ 1];
10230 fix
->fx_next
= NULL
;
10233 fix
->fx_frag
= fragP
;
10234 fix
->fx_where
= i
* 8;
10235 fix
->fx_addsy
= section_symbol (cur_block
->sec
);
10236 fix
->fx_offset
= cur_block
->offset
;
10237 fix
->fx_r_type
= BFD_RELOC_32
;
10238 fix
->fx_file
= "Internal Assembly";
10241 /* Write the length. */
10242 md_number_to_chars (&frag_data
[4 + 8 * i
],
10243 cur_block
->size
, 4);
10244 cur_block
= cur_block
->next
;
10253 xtensa_create_xproperty_segments (frag_flags_fn flag_fn
,
10254 const char *section_name_base
,
10255 xt_section_type sec_type
)
10259 /* Walk over all of the current segments.
10260 Walk over each fragment.
10261 For each fragment that has instructions,
10262 build an instruction record (append where possible). */
10264 for (seclist
= &stdoutput
->sections
;
10265 seclist
&& *seclist
;
10266 seclist
= &(*seclist
)->next
)
10268 segT sec
= *seclist
;
10271 flags
= bfd_get_section_flags (stdoutput
, sec
);
10272 if ((flags
& SEC_DEBUGGING
)
10273 || !(flags
& SEC_ALLOC
)
10274 || (flags
& SEC_MERGE
))
10277 if (section_has_xproperty (sec
, flag_fn
))
10279 char *property_section_name
=
10280 xtensa_get_property_section_name (sec
, section_name_base
);
10281 segT insn_sec
= retrieve_xtensa_section (property_section_name
);
10282 segment_info_type
*xt_seg_info
= retrieve_segment_info (insn_sec
);
10283 xtensa_block_info
**xt_blocks
=
10284 &xt_seg_info
->tc_segment_info_data
.blocks
[sec_type
];
10285 /* Walk over all of the frchains here and add new sections. */
10286 add_xt_prop_frags (sec
, insn_sec
, xt_blocks
, flag_fn
);
10290 /* Now we fill them out.... */
10292 for (seclist
= &stdoutput
->sections
;
10293 seclist
&& *seclist
;
10294 seclist
= &(*seclist
)->next
)
10296 segment_info_type
*seginfo
;
10297 xtensa_block_info
*block
;
10298 segT sec
= *seclist
;
10300 seginfo
= seg_info (sec
);
10301 block
= seginfo
->tc_segment_info_data
.blocks
[sec_type
];
10305 xtensa_block_info
*cur_block
;
10306 /* This is a section with some data. */
10308 bfd_size_type rec_size
;
10310 for (cur_block
= block
; cur_block
; cur_block
= cur_block
->next
)
10313 rec_size
= num_recs
* (8 + 4);
10314 bfd_set_section_size (stdoutput
, sec
, rec_size
);
10316 /* elf_section_data (sec)->this_hdr.sh_entsize = 12; */
10318 /* In order to make this work with the assembler, we have to build
10319 some frags then build the "fixups" for it. It would be easier to
10320 just set the contents then set the arlents. */
10324 /* Allocate a fragment and (unfortunately) leak it. */
10326 bfd_size_type frag_size
;
10328 frchainS
*frchainP
;
10332 frag_size
= sizeof (fragS
) + rec_size
;
10333 fragP
= (fragS
*) xmalloc (frag_size
);
10335 memset (fragP
, 0, frag_size
);
10336 fragP
->fr_address
= 0;
10337 fragP
->fr_next
= NULL
;
10338 fragP
->fr_fix
= rec_size
;
10340 fragP
->fr_type
= rs_fill
;
10341 /* The rest are zeros. */
10343 frchainP
= seginfo
->frchainP
;
10344 frchainP
->frch_root
= fragP
;
10345 frchainP
->frch_last
= fragP
;
10347 fixes
= (fixS
*) xmalloc (sizeof (fixS
) * num_recs
);
10348 memset (fixes
, 0, sizeof (fixS
) * num_recs
);
10350 seginfo
->fix_root
= fixes
;
10351 seginfo
->fix_tail
= &fixes
[num_recs
- 1];
10353 frag_data
= &fragP
->fr_literal
[0];
10354 for (i
= 0; i
< num_recs
; i
++)
10356 fixS
*fix
= &fixes
[i
];
10357 assert (cur_block
);
10359 /* Write the fixup. */
10360 if (i
!= num_recs
- 1)
10361 fix
->fx_next
= &fixes
[i
+ 1];
10363 fix
->fx_next
= NULL
;
10366 fix
->fx_frag
= fragP
;
10367 fix
->fx_where
= i
* (8 + 4);
10368 fix
->fx_addsy
= section_symbol (cur_block
->sec
);
10369 fix
->fx_offset
= cur_block
->offset
;
10370 fix
->fx_r_type
= BFD_RELOC_32
;
10371 fix
->fx_file
= "Internal Assembly";
10374 /* Write the length. */
10375 md_number_to_chars (&frag_data
[4 + (8+4) * i
],
10376 cur_block
->size
, 4);
10377 md_number_to_chars (&frag_data
[8 + (8+4) * i
],
10378 frag_flags_to_number (&cur_block
->flags
),
10380 cur_block
= cur_block
->next
;
10388 static segment_info_type
*
10389 retrieve_segment_info (segT seg
)
10391 segment_info_type
*seginfo
;
10392 seginfo
= (segment_info_type
*) bfd_get_section_userdata (stdoutput
, seg
);
10395 frchainS
*frchainP
;
10397 seginfo
= (segment_info_type
*) xmalloc (sizeof (*seginfo
));
10398 memset ((void *) seginfo
, 0, sizeof (*seginfo
));
10399 seginfo
->fix_root
= NULL
;
10400 seginfo
->fix_tail
= NULL
;
10401 seginfo
->bfd_section
= seg
;
10403 /* We will not be dealing with these, only our special ones. */
10404 bfd_set_section_userdata (stdoutput
, seg
, (void *) seginfo
);
10406 frchainP
= (frchainS
*) xmalloc (sizeof (frchainS
));
10407 frchainP
->frch_root
= NULL
;
10408 frchainP
->frch_last
= NULL
;
10409 frchainP
->frch_next
= NULL
;
10410 frchainP
->frch_seg
= seg
;
10411 frchainP
->frch_subseg
= 0;
10412 frchainP
->fix_root
= NULL
;
10413 frchainP
->fix_tail
= NULL
;
10414 /* Do not init the objstack. */
10415 /* obstack_begin (&frchainP->frch_obstack, chunksize); */
10416 /* frchainP->frch_frag_now = fragP; */
10417 frchainP
->frch_frag_now
= NULL
;
10419 seginfo
->frchainP
= frchainP
;
10427 retrieve_xtensa_section (char *sec_name
)
10429 bfd
*abfd
= stdoutput
;
10430 flagword flags
, out_flags
, link_once_flags
;
10433 flags
= bfd_get_section_flags (abfd
, now_seg
);
10434 link_once_flags
= (flags
& SEC_LINK_ONCE
);
10435 if (link_once_flags
)
10436 link_once_flags
|= (flags
& SEC_LINK_DUPLICATES
);
10437 out_flags
= (SEC_RELOC
| SEC_HAS_CONTENTS
| SEC_READONLY
| link_once_flags
);
10439 s
= bfd_make_section_old_way (abfd
, sec_name
);
10441 as_bad (_("could not create section %s"), sec_name
);
10442 if (!bfd_set_section_flags (abfd
, s
, out_flags
))
10443 as_bad (_("invalid flag combination on section %s"), sec_name
);
10450 section_has_property (segT sec
, frag_predicate property_function
)
10452 segment_info_type
*seginfo
= seg_info (sec
);
10455 if (seginfo
&& seginfo
->frchainP
)
10457 for (fragP
= seginfo
->frchainP
->frch_root
; fragP
; fragP
= fragP
->fr_next
)
10459 if (property_function (fragP
)
10460 && (fragP
->fr_type
!= rs_fill
|| fragP
->fr_fix
!= 0))
10469 section_has_xproperty (segT sec
, frag_flags_fn property_function
)
10471 segment_info_type
*seginfo
= seg_info (sec
);
10474 if (seginfo
&& seginfo
->frchainP
)
10476 for (fragP
= seginfo
->frchainP
->frch_root
; fragP
; fragP
= fragP
->fr_next
)
10478 frag_flags prop_flags
;
10479 property_function (fragP
, &prop_flags
);
10480 if (!xtensa_frag_flags_is_empty (&prop_flags
))
10488 /* Two types of block sections exist right now: literal and insns. */
10491 add_xt_block_frags (segT sec
,
10493 xtensa_block_info
**xt_block
,
10494 frag_predicate property_function
,
10495 frag_predicate end_property_function
)
10497 segment_info_type
*seg_info
;
10498 segment_info_type
*xt_seg_info
;
10499 bfd_vma seg_offset
;
10502 xt_seg_info
= retrieve_segment_info (xt_block_sec
);
10503 seg_info
= retrieve_segment_info (sec
);
10505 /* Build it if needed. */
10506 while (*xt_block
!= NULL
)
10507 xt_block
= &(*xt_block
)->next
;
10508 /* We are either at NULL at the beginning or at the end. */
10510 /* Walk through the frags. */
10513 if (seg_info
->frchainP
)
10515 for (fragP
= seg_info
->frchainP
->frch_root
;
10517 fragP
= fragP
->fr_next
)
10519 if (property_function (fragP
)
10520 && (fragP
->fr_type
!= rs_fill
|| fragP
->fr_fix
!= 0))
10522 if (*xt_block
!= NULL
)
10524 if ((*xt_block
)->offset
+ (*xt_block
)->size
10525 == fragP
->fr_address
)
10526 (*xt_block
)->size
+= fragP
->fr_fix
;
10528 xt_block
= &((*xt_block
)->next
);
10530 if (*xt_block
== NULL
)
10532 xtensa_block_info
*new_block
= (xtensa_block_info
*)
10533 xmalloc (sizeof (xtensa_block_info
));
10534 new_block
->sec
= sec
;
10535 new_block
->offset
= fragP
->fr_address
;
10536 new_block
->size
= fragP
->fr_fix
;
10537 new_block
->next
= NULL
;
10538 xtensa_frag_flags_init (&new_block
->flags
);
10539 *xt_block
= new_block
;
10541 if (end_property_function
10542 && end_property_function (fragP
))
10544 xt_block
= &((*xt_block
)->next
);
10552 /* Break the encapsulation of add_xt_prop_frags here. */
10555 xtensa_frag_flags_is_empty (const frag_flags
*prop_flags
)
10557 if (prop_flags
->is_literal
10558 || prop_flags
->is_insn
10559 || prop_flags
->is_data
10560 || prop_flags
->is_unreachable
)
10567 xtensa_frag_flags_init (frag_flags
*prop_flags
)
10569 memset (prop_flags
, 0, sizeof (frag_flags
));
10574 get_frag_property_flags (const fragS
*fragP
, frag_flags
*prop_flags
)
10576 xtensa_frag_flags_init (prop_flags
);
10577 if (fragP
->tc_frag_data
.is_literal
)
10578 prop_flags
->is_literal
= TRUE
;
10579 if (fragP
->tc_frag_data
.is_unreachable
)
10580 prop_flags
->is_unreachable
= TRUE
;
10581 else if (fragP
->tc_frag_data
.is_insn
)
10583 prop_flags
->is_insn
= TRUE
;
10584 if (fragP
->tc_frag_data
.is_loop_target
)
10585 prop_flags
->insn
.is_loop_target
= TRUE
;
10586 if (fragP
->tc_frag_data
.is_branch_target
)
10587 prop_flags
->insn
.is_branch_target
= TRUE
;
10588 if (fragP
->tc_frag_data
.is_specific_opcode
10589 || fragP
->tc_frag_data
.is_no_transform
)
10590 prop_flags
->insn
.is_no_transform
= TRUE
;
10591 if (fragP
->tc_frag_data
.is_no_density
)
10592 prop_flags
->insn
.is_no_density
= TRUE
;
10593 if (fragP
->tc_frag_data
.use_absolute_literals
)
10594 prop_flags
->insn
.is_abslit
= TRUE
;
10596 if (fragP
->tc_frag_data
.is_align
)
10598 prop_flags
->is_align
= TRUE
;
10599 prop_flags
->alignment
= fragP
->tc_frag_data
.alignment
;
10600 if (xtensa_frag_flags_is_empty (prop_flags
))
10601 prop_flags
->is_data
= TRUE
;
10607 frag_flags_to_number (const frag_flags
*prop_flags
)
10610 if (prop_flags
->is_literal
)
10611 num
|= XTENSA_PROP_LITERAL
;
10612 if (prop_flags
->is_insn
)
10613 num
|= XTENSA_PROP_INSN
;
10614 if (prop_flags
->is_data
)
10615 num
|= XTENSA_PROP_DATA
;
10616 if (prop_flags
->is_unreachable
)
10617 num
|= XTENSA_PROP_UNREACHABLE
;
10618 if (prop_flags
->insn
.is_loop_target
)
10619 num
|= XTENSA_PROP_INSN_LOOP_TARGET
;
10620 if (prop_flags
->insn
.is_branch_target
)
10622 num
|= XTENSA_PROP_INSN_BRANCH_TARGET
;
10623 num
= SET_XTENSA_PROP_BT_ALIGN (num
, prop_flags
->insn
.bt_align_priority
);
10626 if (prop_flags
->insn
.is_no_density
)
10627 num
|= XTENSA_PROP_INSN_NO_DENSITY
;
10628 if (prop_flags
->insn
.is_no_transform
)
10629 num
|= XTENSA_PROP_INSN_NO_TRANSFORM
;
10630 if (prop_flags
->insn
.is_no_reorder
)
10631 num
|= XTENSA_PROP_INSN_NO_REORDER
;
10632 if (prop_flags
->insn
.is_abslit
)
10633 num
|= XTENSA_PROP_INSN_ABSLIT
;
10635 if (prop_flags
->is_align
)
10637 num
|= XTENSA_PROP_ALIGN
;
10638 num
= SET_XTENSA_PROP_ALIGNMENT (num
, prop_flags
->alignment
);
10646 xtensa_frag_flags_combinable (const frag_flags
*prop_flags_1
,
10647 const frag_flags
*prop_flags_2
)
10649 /* Cannot combine with an end marker. */
10651 if (prop_flags_1
->is_literal
!= prop_flags_2
->is_literal
)
10653 if (prop_flags_1
->is_insn
!= prop_flags_2
->is_insn
)
10655 if (prop_flags_1
->is_data
!= prop_flags_2
->is_data
)
10658 if (prop_flags_1
->is_insn
)
10660 /* Properties of the beginning of the frag. */
10661 if (prop_flags_2
->insn
.is_loop_target
)
10663 if (prop_flags_2
->insn
.is_branch_target
)
10665 if (prop_flags_1
->insn
.is_no_density
!=
10666 prop_flags_2
->insn
.is_no_density
)
10668 if (prop_flags_1
->insn
.is_no_transform
!=
10669 prop_flags_2
->insn
.is_no_transform
)
10671 if (prop_flags_1
->insn
.is_no_reorder
!=
10672 prop_flags_2
->insn
.is_no_reorder
)
10674 if (prop_flags_1
->insn
.is_abslit
!=
10675 prop_flags_2
->insn
.is_abslit
)
10679 if (prop_flags_1
->is_align
)
10687 xt_block_aligned_size (const xtensa_block_info
*xt_block
)
10690 unsigned align_bits
;
10692 if (!xt_block
->flags
.is_align
)
10693 return xt_block
->size
;
10695 end_addr
= xt_block
->offset
+ xt_block
->size
;
10696 align_bits
= xt_block
->flags
.alignment
;
10697 end_addr
= ((end_addr
+ ((1 << align_bits
) -1)) >> align_bits
) << align_bits
;
10698 return end_addr
- xt_block
->offset
;
10703 xtensa_xt_block_combine (xtensa_block_info
*xt_block
,
10704 const xtensa_block_info
*xt_block_2
)
10706 if (xt_block
->sec
!= xt_block_2
->sec
)
10708 if (xt_block
->offset
+ xt_block_aligned_size (xt_block
)
10709 != xt_block_2
->offset
)
10712 if (xt_block_2
->size
== 0
10713 && (!xt_block_2
->flags
.is_unreachable
10714 || xt_block
->flags
.is_unreachable
))
10716 if (xt_block_2
->flags
.is_align
10717 && xt_block
->flags
.is_align
)
10719 /* Nothing needed. */
10720 if (xt_block
->flags
.alignment
>= xt_block_2
->flags
.alignment
)
10725 if (xt_block_2
->flags
.is_align
)
10727 /* Push alignment to previous entry. */
10728 xt_block
->flags
.is_align
= xt_block_2
->flags
.is_align
;
10729 xt_block
->flags
.alignment
= xt_block_2
->flags
.alignment
;
10734 if (!xtensa_frag_flags_combinable (&xt_block
->flags
,
10735 &xt_block_2
->flags
))
10738 xt_block
->size
+= xt_block_2
->size
;
10740 if (xt_block_2
->flags
.is_align
)
10742 xt_block
->flags
.is_align
= TRUE
;
10743 xt_block
->flags
.alignment
= xt_block_2
->flags
.alignment
;
10751 add_xt_prop_frags (segT sec
,
10753 xtensa_block_info
**xt_block
,
10754 frag_flags_fn property_function
)
10756 segment_info_type
*seg_info
;
10757 segment_info_type
*xt_seg_info
;
10758 bfd_vma seg_offset
;
10761 xt_seg_info
= retrieve_segment_info (xt_block_sec
);
10762 seg_info
= retrieve_segment_info (sec
);
10763 /* Build it if needed. */
10764 while (*xt_block
!= NULL
)
10766 xt_block
= &(*xt_block
)->next
;
10768 /* We are either at NULL at the beginning or at the end. */
10770 /* Walk through the frags. */
10773 if (seg_info
->frchainP
)
10775 for (fragP
= seg_info
->frchainP
->frch_root
; fragP
;
10776 fragP
= fragP
->fr_next
)
10778 xtensa_block_info tmp_block
;
10779 tmp_block
.sec
= sec
;
10780 tmp_block
.offset
= fragP
->fr_address
;
10781 tmp_block
.size
= fragP
->fr_fix
;
10782 tmp_block
.next
= NULL
;
10783 property_function (fragP
, &tmp_block
.flags
);
10785 if (!xtensa_frag_flags_is_empty (&tmp_block
.flags
))
10786 /* && fragP->fr_fix != 0) */
10788 if ((*xt_block
) == NULL
10789 || !xtensa_xt_block_combine (*xt_block
, &tmp_block
))
10791 xtensa_block_info
*new_block
;
10792 if ((*xt_block
) != NULL
)
10793 xt_block
= &(*xt_block
)->next
;
10794 new_block
= (xtensa_block_info
*)
10795 xmalloc (sizeof (xtensa_block_info
));
10796 *new_block
= tmp_block
;
10797 *xt_block
= new_block
;
10805 /* op_placement_info_table */
10807 /* op_placement_info makes it easier to determine which
10808 ops can go in which slots. */
10811 init_op_placement_info_table (void)
10813 xtensa_isa isa
= xtensa_default_isa
;
10814 xtensa_insnbuf ibuf
= xtensa_insnbuf_alloc (isa
);
10815 xtensa_opcode opcode
;
10818 int num_opcodes
= xtensa_isa_num_opcodes (isa
);
10820 op_placement_table
= (op_placement_info_table
)
10821 xmalloc (sizeof (op_placement_info
) * num_opcodes
);
10822 assert (xtensa_isa_num_formats (isa
) < MAX_FORMATS
);
10824 for (opcode
= 0; opcode
< num_opcodes
; opcode
++)
10826 op_placement_info
*opi
= &op_placement_table
[opcode
];
10827 /* FIXME: Make tinsn allocation dynamic. */
10828 if (xtensa_opcode_num_operands (isa
, opcode
) >= MAX_INSN_ARGS
)
10829 as_fatal (_("too many operands in instruction"));
10830 opi
->narrowest
= XTENSA_UNDEFINED
;
10831 opi
->narrowest_size
= 0x7F;
10832 opi
->narrowest_slot
= 0;
10834 opi
->num_formats
= 0;
10836 for (fmt
= 0; fmt
< xtensa_isa_num_formats (isa
); fmt
++)
10838 opi
->slots
[fmt
] = 0;
10839 for (slot
= 0; slot
< xtensa_format_num_slots (isa
, fmt
); slot
++)
10841 if (xtensa_opcode_encode (isa
, fmt
, slot
, ibuf
, opcode
) == 0)
10843 int fmt_length
= xtensa_format_length (isa
, fmt
);
10845 set_bit (fmt
, opi
->formats
);
10846 set_bit (slot
, opi
->slots
[fmt
]);
10847 /* opi->slot_count[fmt]++; */
10848 if (fmt_length
< opi
->narrowest_size
)
10850 opi
->narrowest
= fmt
;
10851 opi
->narrowest_size
= fmt_length
;
10852 opi
->narrowest_slot
= slot
;
10857 opi
->num_formats
++;
10860 xtensa_insnbuf_free (isa
, ibuf
);
10865 opcode_fits_format_slot (xtensa_opcode opcode
, xtensa_format fmt
, int slot
)
10867 return bit_is_set (slot
, op_placement_table
[opcode
].slots
[fmt
]);
10871 /* If the opcode is available in a single slot format, return its size. */
10874 xg_get_single_size (xtensa_opcode opcode
)
10876 return op_placement_table
[opcode
].narrowest_size
;
10880 static xtensa_format
10881 xg_get_single_format (xtensa_opcode opcode
)
10883 return op_placement_table
[opcode
].narrowest
;
10888 xg_get_single_slot (xtensa_opcode opcode
)
10890 return op_placement_table
[opcode
].narrowest_slot
;
10894 /* Instruction Stack Functions (from "xtensa-istack.h"). */
10897 istack_init (IStack
*stack
)
10899 memset (stack
, 0, sizeof (IStack
));
10905 istack_empty (IStack
*stack
)
10907 return (stack
->ninsn
== 0);
10912 istack_full (IStack
*stack
)
10914 return (stack
->ninsn
== MAX_ISTACK
);
10918 /* Return a pointer to the top IStack entry.
10919 It is an error to call this if istack_empty () is TRUE. */
10922 istack_top (IStack
*stack
)
10924 int rec
= stack
->ninsn
- 1;
10925 assert (!istack_empty (stack
));
10926 return &stack
->insn
[rec
];
10930 /* Add a new TInsn to an IStack.
10931 It is an error to call this if istack_full () is TRUE. */
10934 istack_push (IStack
*stack
, TInsn
*insn
)
10936 int rec
= stack
->ninsn
;
10937 assert (!istack_full (stack
));
10938 stack
->insn
[rec
] = *insn
;
10943 /* Clear space for the next TInsn on the IStack and return a pointer
10944 to it. It is an error to call this if istack_full () is TRUE. */
10947 istack_push_space (IStack
*stack
)
10949 int rec
= stack
->ninsn
;
10951 assert (!istack_full (stack
));
10952 insn
= &stack
->insn
[rec
];
10953 memset (insn
, 0, sizeof (TInsn
));
10959 /* Remove the last pushed instruction. It is an error to call this if
10960 istack_empty () returns TRUE. */
10963 istack_pop (IStack
*stack
)
10965 int rec
= stack
->ninsn
- 1;
10966 assert (!istack_empty (stack
));
10968 memset (&stack
->insn
[rec
], 0, sizeof (TInsn
));
10972 /* TInsn functions. */
10975 tinsn_init (TInsn
*dst
)
10977 memset (dst
, 0, sizeof (TInsn
));
10981 /* Get the ``num''th token of the TInsn.
10982 It is illegal to call this if num > insn->ntoks. */
10985 tinsn_get_tok (TInsn
*insn
, int num
)
10987 assert (num
< insn
->ntok
);
10988 return &insn
->tok
[num
];
10992 /* Return TRUE if ANY of the operands in the insn are symbolic. */
10995 tinsn_has_symbolic_operands (const TInsn
*insn
)
10998 int n
= insn
->ntok
;
11000 assert (insn
->insn_type
== ITYPE_INSN
);
11002 for (i
= 0; i
< n
; ++i
)
11004 switch (insn
->tok
[i
].X_op
)
11018 tinsn_has_invalid_symbolic_operands (const TInsn
*insn
)
11020 xtensa_isa isa
= xtensa_default_isa
;
11022 int n
= insn
->ntok
;
11024 assert (insn
->insn_type
== ITYPE_INSN
);
11026 for (i
= 0; i
< n
; ++i
)
11028 switch (insn
->tok
[i
].X_op
)
11036 /* Errors for these types are caught later. */
11041 /* Symbolic immediates are only allowed on the last immediate
11042 operand. At this time, CONST16 is the only opcode where we
11043 support non-PC-relative relocations. */
11044 if (i
!= get_relaxable_immed (insn
->opcode
)
11045 || (xtensa_operand_is_PCrelative (isa
, insn
->opcode
, i
) != 1
11046 && insn
->opcode
!= xtensa_const16_opcode
))
11048 as_bad (_("invalid symbolic operand %d on '%s'"),
11049 i
, xtensa_opcode_name (isa
, insn
->opcode
));
11058 /* For assembly code with complex expressions (e.g. subtraction),
11059 we have to build them in the literal pool so that
11060 their results are calculated correctly after relaxation.
11061 The relaxation only handles expressions that
11062 boil down to SYMBOL + OFFSET. */
11065 tinsn_has_complex_operands (const TInsn
*insn
)
11068 int n
= insn
->ntok
;
11069 assert (insn
->insn_type
== ITYPE_INSN
);
11070 for (i
= 0; i
< n
; ++i
)
11072 switch (insn
->tok
[i
].X_op
)
11088 /* Encode a TInsn opcode and its constant operands into slotbuf.
11089 Return TRUE if there is a symbol in the immediate field. This
11090 function assumes that:
11091 1) The number of operands are correct.
11092 2) The insn_type is ITYPE_INSN.
11093 3) The opcode can be encoded in the specified format and slot.
11094 4) Operands are either O_constant or O_symbol, and all constants fit. */
11097 tinsn_to_slotbuf (xtensa_format fmt
,
11100 xtensa_insnbuf slotbuf
)
11102 xtensa_isa isa
= xtensa_default_isa
;
11103 xtensa_opcode opcode
= tinsn
->opcode
;
11104 bfd_boolean has_fixup
= FALSE
;
11105 int noperands
= xtensa_opcode_num_operands (isa
, opcode
);
11108 assert (tinsn
->insn_type
== ITYPE_INSN
);
11109 if (noperands
!= tinsn
->ntok
)
11110 as_fatal (_("operand number mismatch"));
11112 if (xtensa_opcode_encode (isa
, fmt
, slot
, slotbuf
, opcode
))
11114 as_bad (_("cannot encode opcode \"%s\" in the given format \"%s\""),
11115 xtensa_opcode_name (isa
, opcode
), xtensa_format_name (isa
, fmt
));
11119 for (i
= 0; i
< noperands
; i
++)
11121 expressionS
*expr
= &tinsn
->tok
[i
];
11127 switch (expr
->X_op
)
11130 if (xtensa_operand_is_visible (isa
, opcode
, i
) == 0)
11132 /* The register number has already been checked in
11133 expression_maybe_register, so we don't need to check here. */
11134 opnd_value
= expr
->X_add_number
;
11135 (void) xtensa_operand_encode (isa
, opcode
, i
, &opnd_value
);
11136 rc
= xtensa_operand_set_field (isa
, opcode
, i
, fmt
, slot
, slotbuf
,
11139 as_warn (_("xtensa-isa failure: %s"), xtensa_isa_error_msg (isa
));
11143 if (xtensa_operand_is_visible (isa
, opcode
, i
) == 0)
11145 as_where (&file_name
, &line
);
11146 /* It is a constant and we called this function
11147 then we have to try to fit it. */
11148 xtensa_insnbuf_set_operand (slotbuf
, fmt
, slot
, opcode
, i
,
11149 expr
->X_add_number
, file_name
, line
);
11162 /* Encode a single TInsn into an insnbuf. If the opcode can only be encoded
11163 into a multi-slot instruction, fill the other slots with NOPs.
11164 Return TRUE if there is a symbol in the immediate field. See also the
11165 assumptions listed for tinsn_to_slotbuf. */
11168 tinsn_to_insnbuf (TInsn
*tinsn
, xtensa_insnbuf insnbuf
)
11170 static xtensa_insnbuf slotbuf
= 0;
11171 static vliw_insn vinsn
;
11172 xtensa_isa isa
= xtensa_default_isa
;
11173 bfd_boolean has_fixup
= FALSE
;
11178 slotbuf
= xtensa_insnbuf_alloc (isa
);
11179 xg_init_vinsn (&vinsn
);
11182 xg_clear_vinsn (&vinsn
);
11184 bundle_tinsn (tinsn
, &vinsn
);
11186 xtensa_format_encode (isa
, vinsn
.format
, insnbuf
);
11188 for (i
= 0; i
< vinsn
.num_slots
; i
++)
11190 /* Only one slot may have a fix-up because the rest contains NOPs. */
11192 tinsn_to_slotbuf (vinsn
.format
, i
, &vinsn
.slots
[i
], vinsn
.slotbuf
[i
]);
11193 xtensa_format_set_slot (isa
, vinsn
.format
, i
, insnbuf
, vinsn
.slotbuf
[i
]);
11200 /* Check the instruction arguments. Return TRUE on failure. */
11203 tinsn_check_arguments (const TInsn
*insn
)
11205 xtensa_isa isa
= xtensa_default_isa
;
11206 xtensa_opcode opcode
= insn
->opcode
;
11208 if (opcode
== XTENSA_UNDEFINED
)
11210 as_bad (_("invalid opcode"));
11214 if (xtensa_opcode_num_operands (isa
, opcode
) > insn
->ntok
)
11216 as_bad (_("too few operands"));
11220 if (xtensa_opcode_num_operands (isa
, opcode
) < insn
->ntok
)
11222 as_bad (_("too many operands"));
11229 /* Load an instruction from its encoded form. */
11232 tinsn_from_chars (TInsn
*tinsn
, char *f
, int slot
)
11236 xg_init_vinsn (&vinsn
);
11237 vinsn_from_chars (&vinsn
, f
);
11239 *tinsn
= vinsn
.slots
[slot
];
11240 xg_free_vinsn (&vinsn
);
11245 tinsn_from_insnbuf (TInsn
*tinsn
,
11246 xtensa_insnbuf slotbuf
,
11251 xtensa_isa isa
= xtensa_default_isa
;
11253 /* Find the immed. */
11254 tinsn_init (tinsn
);
11255 tinsn
->insn_type
= ITYPE_INSN
;
11256 tinsn
->is_specific_opcode
= FALSE
; /* must not be specific */
11257 tinsn
->opcode
= xtensa_opcode_decode (isa
, fmt
, slot
, slotbuf
);
11258 tinsn
->ntok
= xtensa_opcode_num_operands (isa
, tinsn
->opcode
);
11259 for (i
= 0; i
< tinsn
->ntok
; i
++)
11261 set_expr_const (&tinsn
->tok
[i
],
11262 xtensa_insnbuf_get_operand (slotbuf
, fmt
, slot
,
11263 tinsn
->opcode
, i
));
11268 /* Read the value of the relaxable immed from the fr_symbol and fr_offset. */
11271 tinsn_immed_from_frag (TInsn
*tinsn
, fragS
*fragP
, int slot
)
11273 xtensa_opcode opcode
= tinsn
->opcode
;
11276 if (fragP
->tc_frag_data
.slot_symbols
[slot
])
11278 opnum
= get_relaxable_immed (opcode
);
11279 assert (opnum
>= 0);
11280 set_expr_symbol_offset (&tinsn
->tok
[opnum
],
11281 fragP
->tc_frag_data
.slot_symbols
[slot
],
11282 fragP
->tc_frag_data
.slot_offsets
[slot
]);
11288 get_num_stack_text_bytes (IStack
*istack
)
11291 int text_bytes
= 0;
11293 for (i
= 0; i
< istack
->ninsn
; i
++)
11295 TInsn
*tinsn
= &istack
->insn
[i
];
11296 if (tinsn
->insn_type
== ITYPE_INSN
)
11297 text_bytes
+= xg_get_single_size (tinsn
->opcode
);
11304 get_num_stack_literal_bytes (IStack
*istack
)
11309 for (i
= 0; i
< istack
->ninsn
; i
++)
11311 TInsn
*tinsn
= &istack
->insn
[i
];
11312 if (tinsn
->insn_type
== ITYPE_LITERAL
&& tinsn
->ntok
== 1)
11319 /* vliw_insn functions. */
11322 xg_init_vinsn (vliw_insn
*v
)
11325 xtensa_isa isa
= xtensa_default_isa
;
11327 xg_clear_vinsn (v
);
11329 v
->insnbuf
= xtensa_insnbuf_alloc (isa
);
11330 if (v
->insnbuf
== NULL
)
11331 as_fatal (_("out of memory"));
11333 for (i
= 0; i
< MAX_SLOTS
; i
++)
11335 v
->slotbuf
[i
] = xtensa_insnbuf_alloc (isa
);
11336 if (v
->slotbuf
[i
] == NULL
)
11337 as_fatal (_("out of memory"));
11343 xg_clear_vinsn (vliw_insn
*v
)
11347 memset (v
, 0, offsetof (vliw_insn
, insnbuf
));
11349 v
->format
= XTENSA_UNDEFINED
;
11351 v
->inside_bundle
= FALSE
;
11353 if (xt_saved_debug_type
!= DEBUG_NONE
)
11354 debug_type
= xt_saved_debug_type
;
11356 for (i
= 0; i
< MAX_SLOTS
; i
++)
11357 v
->slots
[i
].opcode
= XTENSA_UNDEFINED
;
11362 vinsn_has_specific_opcodes (vliw_insn
*v
)
11366 for (i
= 0; i
< v
->num_slots
; i
++)
11368 if (v
->slots
[i
].is_specific_opcode
)
11376 xg_free_vinsn (vliw_insn
*v
)
11379 xtensa_insnbuf_free (xtensa_default_isa
, v
->insnbuf
);
11380 for (i
= 0; i
< MAX_SLOTS
; i
++)
11381 xtensa_insnbuf_free (xtensa_default_isa
, v
->slotbuf
[i
]);
11385 /* Encode a vliw_insn into an insnbuf. Return TRUE if there are any symbolic
11386 operands. See also the assumptions listed for tinsn_to_slotbuf. */
11389 vinsn_to_insnbuf (vliw_insn
*vinsn
,
11392 bfd_boolean record_fixup
)
11394 xtensa_isa isa
= xtensa_default_isa
;
11395 xtensa_format fmt
= vinsn
->format
;
11396 xtensa_insnbuf insnbuf
= vinsn
->insnbuf
;
11398 bfd_boolean has_fixup
= FALSE
;
11400 xtensa_format_encode (isa
, fmt
, insnbuf
);
11402 for (slot
= 0; slot
< vinsn
->num_slots
; slot
++)
11404 TInsn
*tinsn
= &vinsn
->slots
[slot
];
11405 bfd_boolean tinsn_has_fixup
=
11406 tinsn_to_slotbuf (vinsn
->format
, slot
, tinsn
,
11407 vinsn
->slotbuf
[slot
]);
11409 xtensa_format_set_slot (isa
, fmt
, slot
,
11410 insnbuf
, vinsn
->slotbuf
[slot
]);
11411 if (tinsn_has_fixup
)
11414 xtensa_opcode opcode
= tinsn
->opcode
;
11415 int noperands
= xtensa_opcode_num_operands (isa
, opcode
);
11418 for (i
= 0; i
< noperands
; i
++)
11420 expressionS
* expr
= &tinsn
->tok
[i
];
11421 switch (expr
->X_op
)
11426 if (get_relaxable_immed (opcode
) == i
)
11428 /* Add a fix record for the instruction, except if this
11429 function is being called prior to relaxation, i.e.,
11430 if record_fixup is false, and the instruction might
11431 be relaxed later. */
11433 || tinsn
->is_specific_opcode
11434 || !xg_is_relaxable_insn (tinsn
, 0))
11436 xg_add_opcode_fix (tinsn
, i
, fmt
, slot
, expr
, fragP
,
11437 frag_offset
- fragP
->fr_literal
);
11441 if (expr
->X_op
!= O_symbol
)
11442 as_bad (_("invalid operand"));
11443 tinsn
->symbol
= expr
->X_add_symbol
;
11444 tinsn
->offset
= expr
->X_add_number
;
11448 as_bad (_("symbolic operand not allowed"));
11456 as_bad (_("expression too complex"));
11468 vinsn_from_chars (vliw_insn
*vinsn
, char *f
)
11470 static xtensa_insnbuf insnbuf
= NULL
;
11471 static xtensa_insnbuf slotbuf
= NULL
;
11474 xtensa_isa isa
= xtensa_default_isa
;
11478 insnbuf
= xtensa_insnbuf_alloc (isa
);
11479 slotbuf
= xtensa_insnbuf_alloc (isa
);
11482 xtensa_insnbuf_from_chars (isa
, insnbuf
, (unsigned char *) f
, 0);
11483 fmt
= xtensa_format_decode (isa
, insnbuf
);
11484 if (fmt
== XTENSA_UNDEFINED
)
11485 as_fatal (_("cannot decode instruction format"));
11486 vinsn
->format
= fmt
;
11487 vinsn
->num_slots
= xtensa_format_num_slots (isa
, fmt
);
11489 for (i
= 0; i
< vinsn
->num_slots
; i
++)
11491 TInsn
*tinsn
= &vinsn
->slots
[i
];
11492 xtensa_format_get_slot (isa
, fmt
, i
, insnbuf
, slotbuf
);
11493 tinsn_from_insnbuf (tinsn
, slotbuf
, fmt
, i
);
11498 /* Expression utilities. */
11500 /* Return TRUE if the expression is an integer constant. */
11503 expr_is_const (const expressionS
*s
)
11505 return (s
->X_op
== O_constant
);
11509 /* Get the expression constant.
11510 Calling this is illegal if expr_is_const () returns TRUE. */
11513 get_expr_const (const expressionS
*s
)
11515 assert (expr_is_const (s
));
11516 return s
->X_add_number
;
11520 /* Set the expression to a constant value. */
11523 set_expr_const (expressionS
*s
, offsetT val
)
11525 s
->X_op
= O_constant
;
11526 s
->X_add_number
= val
;
11527 s
->X_add_symbol
= NULL
;
11528 s
->X_op_symbol
= NULL
;
11533 expr_is_register (const expressionS
*s
)
11535 return (s
->X_op
== O_register
);
11539 /* Get the expression constant.
11540 Calling this is illegal if expr_is_const () returns TRUE. */
11543 get_expr_register (const expressionS
*s
)
11545 assert (expr_is_register (s
));
11546 return s
->X_add_number
;
11550 /* Set the expression to a symbol + constant offset. */
11553 set_expr_symbol_offset (expressionS
*s
, symbolS
*sym
, offsetT offset
)
11555 s
->X_op
= O_symbol
;
11556 s
->X_add_symbol
= sym
;
11557 s
->X_op_symbol
= NULL
; /* unused */
11558 s
->X_add_number
= offset
;
11562 /* Return TRUE if the two expressions are equal. */
11565 expr_is_equal (expressionS
*s1
, expressionS
*s2
)
11567 if (s1
->X_op
!= s2
->X_op
)
11569 if (s1
->X_add_symbol
!= s2
->X_add_symbol
)
11571 if (s1
->X_op_symbol
!= s2
->X_op_symbol
)
11573 if (s1
->X_add_number
!= s2
->X_add_number
)
11580 copy_expr (expressionS
*dst
, const expressionS
*src
)
11582 memcpy (dst
, src
, sizeof (expressionS
));
11586 /* Support for the "--rename-section" option. */
11588 struct rename_section_struct
11592 struct rename_section_struct
*next
;
11595 static struct rename_section_struct
*section_rename
;
11598 /* Parse the string "oldname=new_name(:oldname2=new_name2)*" and add
11599 entries to the section_rename list. Note: Specifying multiple
11600 renamings separated by colons is not documented and is retained only
11601 for backward compatibility. */
11604 build_section_rename (const char *arg
)
11606 struct rename_section_struct
*r
;
11607 char *this_arg
= NULL
;
11608 char *next_arg
= NULL
;
11610 for (this_arg
= xstrdup (arg
); this_arg
!= NULL
; this_arg
= next_arg
)
11612 char *old_name
, *new_name
;
11616 next_arg
= strchr (this_arg
, ':');
11624 old_name
= this_arg
;
11625 new_name
= strchr (this_arg
, '=');
11627 if (*old_name
== '\0')
11629 as_warn (_("ignoring extra '-rename-section' delimiter ':'"));
11632 if (!new_name
|| new_name
[1] == '\0')
11634 as_warn (_("ignoring invalid '-rename-section' specification: '%s'"),
11641 /* Check for invalid section renaming. */
11642 for (r
= section_rename
; r
!= NULL
; r
= r
->next
)
11644 if (strcmp (r
->old_name
, old_name
) == 0)
11645 as_bad (_("section %s renamed multiple times"), old_name
);
11646 if (strcmp (r
->new_name
, new_name
) == 0)
11647 as_bad (_("multiple sections remapped to output section %s"),
11652 r
= (struct rename_section_struct
*)
11653 xmalloc (sizeof (struct rename_section_struct
));
11654 r
->old_name
= xstrdup (old_name
);
11655 r
->new_name
= xstrdup (new_name
);
11656 r
->next
= section_rename
;
11657 section_rename
= r
;
11663 xtensa_section_rename (char *name
)
11665 struct rename_section_struct
*r
= section_rename
;
11667 for (r
= section_rename
; r
!= NULL
; r
= r
->next
)
11669 if (strcmp (r
->old_name
, name
) == 0)
11670 return r
->new_name
;