1 2008-11-28 Joshua Kinard <kumba@gentoo.org>
3 * mips.h: Define CPU_R14000, CPU_R16000.
4 (OPCODE_IS_MEMBER): Include R14000, R16000 in test.
6 2008-11-18 Catherine Moore <clm@codesourcery.com>
8 * arm.h (FPU_NEON_FP16): New.
9 (FPU_ARCH_NEON_FP16): New.
11 2008-11-06 Chao-ying Fu <fu@mips.com>
13 * mips.h: Doucument '1' for 5-bit sync type.
15 2008-08-28 H.J. Lu <hongjiu.lu@intel.com>
17 * ia64.h (ia64_resource_specifier): Add IA64_RS_CR_IIB. Update
20 2008-08-01 Peter Bergner <bergner@vnet.ibm.com>
22 * ppc.h (PPC_OPCODE_VSX, PPC_OPERAND_VSR): New.
24 2008-07-30 Michael J. Eager <eager@eagercon.com>
26 * ppc.h (PPC_OPCODE_405): Define.
27 (PPC_OPERAND_FSL, PPC_OPERAND_FCR, PPC_OPERAND_UDI): Define.
29 2008-06-13 Peter Bergner <bergner@vnet.ibm.com>
31 * ppc.h (ppc_cpu_t): New typedef.
32 (struct powerpc_opcode <flags>): Use it.
33 (struct powerpc_operand <insert, extract>): Likewise.
34 (struct powerpc_macro <flags>): Likewise.
36 2008-06-12 Adam Nemet <anemet@caviumnetworks.com>
38 * mips.h: Document new field descriptors +x, +X, +p, +P, +s, +S.
39 Update comment before MIPS16 field descriptors to mention MIPS16.
40 (OP_SH_BBITIND, OP_MASK_BBITIND): New bit mask and shift count for
42 (OP_SH_CINSPOS, OP_MASK_CINSPOS, OP_SH_CINSLM1, OP_MASK_CINSLM1):
43 New bit masks and shift counts for cins and exts.
45 * mips.h: Document new field descriptors +Q.
46 (OP_SH_SEQI, OP_MASK_SEQI): New bit mask and shift count for SEQI.
48 2008-04-28 Adam Nemet <anemet@caviumnetworks.com>
50 * mips.h (INSN_MACRO): Move it up to the the pinfo macros.
51 (INSN2_M_FP_S, INSN2_M_FP_D): New pinfo2 macros.
53 2008-04-14 Edmar Wienskoski <edmar@freescale.com>
55 * ppc.h: (PPC_OPCODE_E500MC): New.
57 2008-04-03 H.J. Lu <hongjiu.lu@intel.com>
59 * i386.h (MAX_OPERANDS): Set to 5.
60 (MAX_MNEM_SIZE): Changed to 20.
62 2008-03-28 Eric B. Weddington <eric.weddington@atmel.com>
64 * avr.h (AVR_ISA_TINY3): Define new opcode set for attiny167.
66 2008-03-09 Paul Brook <paul@codesourcery.com>
68 * arm.h (FPU_VFP_EXT_D32, FPU_VFP_V3D16, FPU_ARCH_VFP_V3D16): Define.
70 2008-03-04 Paul Brook <paul@codesourcery.com>
72 * arm.h (ARM_EXT_V6M, ARM_EXT_BARRIER, ARM_EXT_THUMB_MSR): Define.
73 (ARM_AEXT_V6T2, ARM_AEXT_V7_ARM, ARM_AEXT_V7M): Use new flags.
74 (ARM_AEXT_V6M, ARM_ARCH_V6M): Define.
76 2008-02-27 Denis Vlasenko <vda.linux@googlemail.com>
77 Nick Clifton <nickc@redhat.com>
80 * h8300.h (h8_opcodes): Add an encoding for a mov.l instruction
81 with a 32-bit displacement but without the top bit of the 4th byte
84 2008-02-18 M R Swami Reddy <MR.Swami.Reddy@nsc.com>
86 * cr16.h (cr16_num_optab): Declared.
88 2008-02-14 Hakan Ardo <hakan@debian.org>
91 * avr.h (AVR_ISA_2xxe): Define.
93 2008-02-04 Adam Nemet <anemet@caviumnetworks.com>
95 * mips.h: Update copyright.
96 (INSN_CHIP_MASK): New macro.
97 (INSN_OCTEON): New macro.
98 (CPU_OCTEON): New macro.
99 (OPCODE_IS_MEMBER): Handle Octeon instructions.
101 2008-01-23 Eric B. Weddington <eric.weddington@atmel.com>
103 * avr.h (AVR_ISA_RF401): Add new opcode set for at86rf401.
105 2008-01-03 Eric B. Weddington <eric.weddington@atmel.com>
107 * avr.h (AVR_ISA_USB162): Add new opcode set.
108 (AVR_ISA_AVR3): Likewise.
110 2007-11-29 Mark Shinwell <shinwell@codesourcery.com>
112 * mips.h (INSN_LOONGSON_2E): New.
113 (INSN_LOONGSON_2F): New.
114 (CPU_LOONGSON_2E): New.
115 (CPU_LOONGSON_2F): New.
116 (OPCODE_IS_MEMBER): Update for Loongson-2E and -2F flags.
118 2007-11-29 Mark Shinwell <shinwell@codesourcery.com>
120 * mips.h (INSN_ISA*): Redefine certain values as an
121 enumeration. Update comments.
122 (mips_isa_table): New.
123 (ISA_MIPS*): Redefine to match enumeration.
124 (OPCODE_IS_MEMBER): Modify to correctly test new INSN_ISA*
127 2007-08-08 Ben Elliston <bje@au.ibm.com>
129 * ppc.h (PPC_OPCODE_PPCPS): New.
131 2007-07-03 Nathan Sidwell <nathan@codesourcery.com>
133 * m68k.h: Document j K & E.
135 2007-06-29 M R Swami Reddy <MR.Swami.Reddy@nsc.com>
137 * cr16.h: New file for CR16 target.
139 2007-05-02 Alan Modra <amodra@bigpond.net.au>
141 * ppc.h (PPC_OPERAND_PLUS1): Update comment.
143 2007-04-23 Nathan Sidwell <nathan@codesourcery.com>
145 * m68k.h (mcfisa_c): New.
146 (mcfusp, mcf_mask): Adjust.
148 2007-04-20 Alan Modra <amodra@bigpond.net.au>
150 * ppc.h (struct powerpc_operand): Replace "bits" with "bitm".
151 (num_powerpc_operands): Declare.
152 (PPC_OPERAND_SIGNED et al): Redefine as hex.
153 (PPC_OPERAND_PLUS1): Define.
155 2007-03-21 H.J. Lu <hongjiu.lu@intel.com>
157 * i386.h (REX_MODE64): Renamed to ...
159 (REX_EXTX): Renamed to ...
161 (REX_EXTY): Renamed to ...
163 (REX_EXTZ): Renamed to ...
166 2007-03-15 H.J. Lu <hongjiu.lu@intel.com>
168 * i386.h: Add entries from config/tc-i386.h and move tables
169 to opcodes/i386-opc.h.
171 2007-03-13 H.J. Lu <hongjiu.lu@intel.com>
173 * i386.h (FloatDR): Removed.
174 (i386_optab): Use FloatD and FloatD|FloatR instead of FloatDR.
176 2007-03-01 Alan Modra <amodra@bigpond.net.au>
178 * spu-insns.h: Add soma double-float insns.
180 2007-02-20 Thiemo Seufer <ths@mips.com>
181 Chao-Ying Fu <fu@mips.com>
183 * mips.h (OP_SH_BP, OP_MASK_BP): Add support for balign instruction.
184 (INSN_DSPR2): Add flag for DSP R2 instructions.
185 (M_BALIGN): New macro.
187 2007-02-14 Alan Modra <amodra@bigpond.net.au>
189 * i386.h (i386_optab): Replace all occurrences of Seg2ShortForm
190 and Seg3ShortFrom with Shortform.
192 2007-02-11 H.J. Lu <hongjiu.lu@intel.com>
195 * i386.h (i386_optab): Put the real "test" before the pseudo
198 2007-01-08 Kazu Hirata <kazu@codesourcery.com>
200 * m68k.h (m68010up): OR fido_a.
202 2006-12-25 Kazu Hirata <kazu@codesourcery.com>
204 * m68k.h (fido_a): New.
206 2006-12-24 Kazu Hirata <kazu@codesourcery.com>
208 * m68k.h (mcfmac, mcfemac, cfloat, mcfhwdiv, mcfisa_a,
209 mcfisa_aa, mcfisa_b, mcfusp, mcf_mask): Double the defined
212 2006-11-08 H.J. Lu <hongjiu.lu@intel.com>
214 * i386.h (i386_optab): Replace CpuPNI with CpuSSE3.
216 2006-10-31 Mei Ligang <ligang@sunnorth.com.cn>
218 * score-inst.h (enum score_insn_type): Add Insn_internal.
220 2006-10-25 Trevor Smigiel <Trevor_Smigiel@playstation.sony.com>
221 Yukishige Shibata <shibata@rd.scei.sony.co.jp>
222 Nobuhisa Fujinami <fnami@rd.scei.sony.co.jp>
223 Takeaki Fukuoka <fukuoka@rd.scei.sony.co.jp>
224 Alan Modra <amodra@bigpond.net.au>
226 * spu-insns.h: New file.
229 2006-10-24 Andrew Pinski <andrew_pinski@playstation.sony.com>
231 * ppc.h (PPC_OPCODE_CELL): Define.
233 2006-10-23 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
235 * i386.h : Modify opcode to support for the change in POPCNT opcode
236 in amdfam10 architecture.
238 2006-09-28 H.J. Lu <hongjiu.lu@intel.com>
240 * i386.h: Replace CpuMNI with CpuSSSE3.
242 2006-09-26 Mark Shinwell <shinwell@codesourcery.com>
243 Joseph Myers <joseph@codesourcery.com>
244 Ian Lance Taylor <ian@wasabisystems.com>
245 Ben Elliston <bje@wasabisystems.com>
247 * arm.h (ARM_CEXT_IWMMXT2, ARM_ARCH_IWMMXT2): Define.
249 2006-09-17 Mei Ligang <ligang@sunnorth.com.cn>
251 * score-datadep.h: New file.
252 * score-inst.h: New file.
254 2006-07-14 H.J. Lu <hongjiu.lu@intel.com>
256 * i386.h (i386_optab): Remove InvMem from maskmovq, movhlps,
257 movlhps, movmskps, pextrw, pmovmskb, movmskpd, maskmovdqu,
260 2006-07-10 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
261 Michael Meissner <michael.meissner@amd.com>
263 * i386.h: Add amdfam10 new instructions (SSE4a and ABM instructions).
265 2006-06-12 H.J. Lu <hongjiu.lu@intel.com>
267 * i386.h (i386_optab): Add "nop" with memory reference.
269 2006-06-12 H.J. Lu <hongjiu.lu@intel.com>
271 * i386.h (i386_optab): Update comment for 64bit NOP.
273 2006-06-06 Ben Elliston <bje@au.ibm.com>
274 Anton Blanchard <anton@samba.org>
276 * ppc.h (PPC_OPCODE_POWER6): Define.
279 2006-06-05 Thiemo Seufer <ths@mips.com>
281 * mips.h: Improve description of MT flags.
283 2006-05-25 Richard Sandiford <richard@codesourcery.com>
285 * m68k.h (mcf_mask): Define.
287 2006-05-05 Thiemo Seufer <ths@mips.com>
288 David Ung <davidu@mips.com>
290 * mips.h (enum): Add macro M_CACHE_AB.
292 2006-05-04 Thiemo Seufer <ths@mips.com>
293 Nigel Stephens <nigel@mips.com>
294 David Ung <davidu@mips.com>
296 * mips.h: Add INSN_SMARTMIPS define.
298 2006-04-30 Thiemo Seufer <ths@mips.com>
299 David Ung <davidu@mips.com>
301 * mips.h: Defines udi bits and masks. Add description of
302 characters which may appear in the args field of udi
305 2006-04-26 Thiemo Seufer <ths@networkno.de>
307 * mips.h: Improve comments describing the bitfield instruction
310 2006-04-26 Julian Brown <julian@codesourcery.com>
312 * arm.h (FPU_VFP_EXT_V3): Define constant.
313 (FPU_NEON_EXT_V1): Likewise.
314 (FPU_VFP_HARD): Update.
315 (FPU_VFP_V3): Define macro.
316 (FPU_ARCH_VFP_V3, FPU_ARCH_VFP_V3_PLUS_NEON_V1): Define macros.
318 2006-04-07 Joerg Wunsch <j.gnu@uriah.heep.sax.de>
320 * avr.h (AVR_ISA_PWMx): New.
322 2006-03-28 Nathan Sidwell <nathan@codesourcery.com>
324 * m68k.h (cpu_m68k, cpu_cf, cpu_m68000, cpu_m68008, cpu_m68010,
325 cpu_m68020, cpu_m68ec030, cpu_m68040, cpu_m68060, cpu_m68851,
326 cpu_m68881, cpu_m68882, cpu_cpu32, cpu_cf5200, cpu_cf5206e,
327 cpu_cf5208, cpu_cf521x, cpu_cf5213, cpu_cf5249, cpu_cf528x,
328 cpu_cf5307, cpu_cf5329, cpu_cf5407, cpu_cf547x, cpu_cf548x): Remove.
330 2006-03-10 Paul Brook <paul@codesourcery.com>
332 * arm.h (ARM_AEXT_V7_ARM): Include v6ZK extensions.
334 2006-03-04 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
336 * hppa.h (pa_opcodes): Reorder bb opcodes so that pa10 opcodes come
337 first. Correct mask of bb "B" opcode.
339 2006-02-27 H.J. Lu <hongjiu.lu@intel.com>
341 * i386.h (i386_optab): Support Intel Merom New Instructions.
343 2006-02-24 Paul Brook <paul@codesourcery.com>
345 * arm.h: Add V7 feature bits.
347 2006-02-23 H.J. Lu <hongjiu.lu@intel.com>
349 * ia64.h (ia64_opnd): Add IA64_OPND_IMMU5b.
351 2006-01-31 Paul Brook <paul@codesourcery.com>
352 Richard Earnshaw <rearnsha@arm.com>
354 * arm.h: Use ARM_CPU_FEATURE.
355 (ARM_AEXT_*, FPU_ENDIAN_PURE, FPU_VFP_HARD): New.
356 (arm_feature_set): Change to a structure.
357 (ARM_CPU_HAS_FEATURE, ARM_MERGE_FEATURE_SETS, ARM_CLEAR_FEATURE,
358 ARM_FEATURE): New macros.
360 2005-12-07 Hans-Peter Nilsson <hp@axis.com>
362 * cris.h (MOVE_M_TO_PREG_OPCODE, MOVE_M_TO_PREG_ZBITS)
363 (MOVE_PC_INCR_OPCODE_PREFIX, MOVE_PC_INCR_OPCODE_SUFFIX): New macros.
364 (ADD_PC_INCR_OPCODE): Don't define.
366 2005-12-06 H.J. Lu <hongjiu.lu@intel.com>
369 * i386.h (i386_optab): Add 64bit support for monitor and mwait.
371 2005-11-14 David Ung <davidu@mips.com>
373 * mips.h: Assign 'm'/'M' codes to MIPS16e save/restore
374 instructions. Define MIPS16_ALL_ARGS and MIPS16_ALL_STATICS for
375 save/restore encoding of the args field.
377 2005-10-28 Dave Brolley <brolley@redhat.com>
379 Contribute the following changes:
380 2005-02-16 Dave Brolley <brolley@redhat.com>
382 * cgen-bitset.h: Rename CGEN_ISA_MASK to CGEN_BITSET. Rename
383 cgen_isa_mask_* to cgen_bitset_*.
386 2003-10-21 Richard Sandiford <rsandifo@redhat.com>
388 * cgen.h (CGEN_BITSET_ATTR_VALUE): Fix definition.
389 (CGEN_ATTR_ENTRY): Change "value" to type "unsigned".
390 (CGEN_CPU_TABLE): Make isas a ponter.
392 2003-09-29 Dave Brolley <brolley@redhat.com>
394 * cgen.h (CGEN_ATTR_VALUE_BITSET_TYPE): New typedef.
395 (CGEN_ATTR_VALUE_ENUM_TYPE): Ditto.
396 (CGEN_ATTR_VALUE_TYPE): Use these new typedefs.
398 2002-12-13 Dave Brolley <brolley@redhat.com>
400 * cgen.h (symcat.h): #include it.
401 (cgen-bitset.h): #include it.
402 (CGEN_ATTR_VALUE_TYPE): Now a union.
403 (CGEN_ATTR_VALUE): Reference macros generated in opcodes/<arch>-desc.h.
404 (CGEN_ATTR_ENTRY): 'value' now unsigned.
405 (cgen_cpu_desc): 'isas' now (CGEN_ISA_MASK*).
406 * cgen-bitset.h: New file.
408 2005-09-30 Catherine Moore <clm@cm00re.com>
412 2005-10-24 Jan Beulich <jbeulich@novell.com>
414 * ia64.h (enum ia64_opnd): Move memory operand out of set of
417 2005-10-16 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
419 * hppa.h (pa_opcodes): Add two fcmp opcodes. Reorder ftest opcodes.
420 Add FLAG_STRICT to pa10 ftest opcode.
422 2005-10-12 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
424 * hppa.h (pa_opcodes): Remove lha entries.
426 2005-10-08 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
428 * hppa.h (FLAG_STRICT): Revise comment.
429 (pa_opcode): Revise ordering rules. Add/move strict pa10 variants
430 before corresponding pa11 opcodes. Add strict pa10 register-immediate
433 2005-09-30 Catherine Moore <clm@cm00re.com>
437 2005-09-24 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
439 * hppa.h (pa_opcodes): Add new "fdc" and "fic" opcode entries.
441 2005-09-06 Chao-ying Fu <fu@mips.com>
443 * mips.h (OP_SH_MT_U, OP_MASK_MT_U, OP_SH_MT_H, OP_MASK_MT_H,
444 OP_SH_MTACC_T, OP_MASK_MTACC_T, OP_SH_MTACC_D, OP_MASK_MTACC_D): New
446 Document !, $, *, &, g, +t, +T operand formats for MT instructions.
447 (INSN_ASE_MASK): Update to include INSN_MT.
448 (INSN_MT): New define for MT ASE.
450 2005-08-25 Chao-ying Fu <fu@mips.com>
452 * mips.h (OP_SH_DSPACC, OP_MASK_DSPACC, OP_SH_DSPACC_S,
453 OP_MASK_DSPACC_S, OP_SH_DSPSFT, OP_MASK_DSPSFT, OP_SH_DSPSFT_7,
454 OP_MASK_DSPSFT_7, OP_SH_SA3, OP_MASK_SA3, OP_SH_SA4, OP_MASK_SA4,
455 OP_SH_IMM8, OP_MASK_IMM8, OP_SH_IMM10, OP_MASK_IMM10, OP_SH_WRDSP,
456 OP_MASK_WRDSP, OP_SH_RDDSP, OP_MASK_RDDSP): New define.
457 Document 3, 4, 5, 6, 7, 8, 9, 0, :, ', @ operand formats for DSP
459 (INSN_DSP): New define for DSP ASE.
461 2005-08-18 Alan Modra <amodra@bigpond.net.au>
465 2005-08-15 Daniel Jacobowitz <dan@codesourcery.com>
467 * ppc.h (PPC_OPCODE_E300): Define.
469 2005-08-12 Martin Schwidefsky <schwidefsky@de.ibm.com>
471 * s390.h (s390_opcode_cpu_val): Add enum for cpu type z9-109.
473 2005-07-28 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
476 * hppa.h (pa_opcodes): Allow 0 immediates in PA 2.0 variants of pdtlb
479 2005-07-27 Jan Beulich <jbeulich@novell.com>
481 * i386.h (i386_optab): Add comment to movd. Use LongMem for all
482 movd-s. Add NoRex64 to movq-s dealing only with mmx or xmm registers.
483 Add movq-s as 64-bit variants of movd-s.
485 2005-07-18 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
487 * hppa.h: Fix punctuation in comment.
489 * hppa.h (pa_opcode): Add rules for opcode ordering. Check first for
490 implicit space-register addressing. Set space-register bits on opcodes
491 using implicit space-register addressing. Add various missing pa20
492 long-immediate opcodes. Remove various opcodes using implicit 3-bit
493 space-register addressing. Use "fE" instead of "fe" in various
496 2005-07-18 Jan Beulich <jbeulich@novell.com>
498 * i386.h (i386_optab): Operands of aam and aad are unsigned.
500 2007-07-15 H.J. Lu <hongjiu.lu@intel.com>
502 * i386.h (i386_optab): Support Intel VMX Instructions.
504 2005-07-10 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
506 * hppa.h (pa_opcode): Don't set FLAG_STRICT in pa10 loads and stores.
508 2005-07-05 Jan Beulich <jbeulich@novell.com>
510 * i386.h (i386_optab): Add new insns.
512 2005-07-01 Nick Clifton <nickc@redhat.com>
514 * sparc.h: Add typedefs to structure declarations.
516 2005-06-20 H.J. Lu <hongjiu.lu@intel.com>
519 * i386.h (i386_optab): Update comments for 64bit addressing on
520 mov. Allow 64bit addressing for mov and movq.
522 2005-06-11 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
524 * hppa.h (pa_opcodes): Use cM and cX instead of cm and cx,
525 respectively, in various floating-point load and store patterns.
527 2005-05-23 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
529 * hppa.h (FLAG_STRICT): Correct comment.
530 (pa_opcodes): Update load and store entries to allow both PA 1.X and
531 PA 2.0 mneumonics when equivalent. Entries with cache control
532 completers now require PA 1.1. Adjust whitespace.
534 2005-05-19 Anton Blanchard <anton@samba.org>
536 * ppc.h (PPC_OPCODE_POWER5): Define.
538 2005-05-10 Nick Clifton <nickc@redhat.com>
540 * Update the address and phone number of the FSF organization in
541 the GPL notices in the following files:
542 a29k.h, alpha.h, arc.h, arm.h, avr.h, cgen.h, convex.h, cris.h,
543 crx.h, d10v.h, d30v.h, dlx.h, h8300.h, hppa.h, i370.h, i386.h,
544 i860.h, i960.h, m68hc11.h, m68k.h, m88k.h, maxq.h, mips.h, mmix.h,
545 mn10200.h, mn10300.h, msp430.h, np1.h, ns32k.h, or32.h, pdp11.h,
546 pj.h, pn.h, ppc.h, pyr.h, s390.h, sparc.h, tic30.h, tic4x.h,
547 tic54x.h, tic80.h, v850.h, vax.h
549 2005-05-09 Jan Beulich <jbeulich@novell.com>
551 * i386.h (i386_optab): Add ht and hnt.
553 2005-04-18 Mark Kettenis <kettenis@gnu.org>
555 * i386.h: Insert hyphens into selected VIA PadLock extensions.
556 Add xcrypt-ctr. Provide aliases without hyphens.
558 2005-04-13 H.J. Lu <hongjiu.lu@intel.com>
560 Moved from ../ChangeLog
562 2005-04-12 Paul Brook <paul@codesourcery.com>
563 * m88k.h: Rename psr macros to avoid conflicts.
565 2005-03-12 Zack Weinberg <zack@codesourcery.com>
566 * arm.h: Adjust comments for ARM_EXT_V4T and ARM_EXT_V5T.
567 Add ARM_EXT_V6T2, ARM_ARCH_V6T2, ARM_ARCH_V6KT2, ARM_ARCH_V6ZT2,
570 2004-11-29 Tomer Levi <Tomer.Levi@nsc.com>
571 * crx.h (enum operand_type): Rename rbase_cst4 to rbase_dispu4.
572 Remove redundant instruction types.
573 (struct argument): X_op - new field.
574 (struct cst4_entry): Remove.
575 (no_op_insn): Declare.
577 2004-11-05 Tomer Levi <Tomer.Levi@nsc.com>
578 * crx.h (enum argtype): Rename types, remove unused types.
580 2004-10-27 Tomer Levi <Tomer.Levi@nsc.com>
581 * crx.h (enum reg): Rearrange registers, remove 'ccfg' and `'pc'.
582 (enum reg_type): Remove CRX_PC_REGTYPE, CRX_MTPR_REGTYPE.
583 (enum operand_type): Rearrange operands, edit comments.
584 replace us<N> with ui<N> for unsigned immediate.
585 replace d<N> with disps<N>/dispu<N>/dispe<N> for signed/unsigned/escaped
586 displacements (respectively).
587 replace rbase_ridx_scl2_dispu<N> with rindex_disps<N> for register index.
588 (instruction type): Add NO_TYPE_INS.
589 (instruction flags): Add USER_REG, CST4MAP, NO_SP, NO_RPTR.
590 (operand_entry): New field - 'flags'.
591 (operand flags): New.
593 2004-10-21 Tomer Levi <Tomer.Levi@nsc.com>
594 * crx.h (operand_type): Remove redundant types i3, i4,
596 Add new unsigned immediate types us3, us4, us5, us16.
598 2005-04-12 Mark Kettenis <kettenis@gnu.org>
600 * i386.h (i386_optab): Mark VIA PadLock instructions as ImmExt and
601 adjust them accordingly.
603 2005-04-01 Jan Beulich <jbeulich@novell.com>
605 * i386.h (i386_optab): Add rdtscp.
607 2005-03-29 H.J. Lu <hongjiu.lu@intel.com>
609 * i386.h (i386_optab): Don't allow the `l' suffix for moving
610 between memory and segment register. Allow movq for moving between
611 general-purpose register and segment register.
613 2005-02-09 Jan Beulich <jbeulich@novell.com>
616 * i386.h (i386_optab): Add x_Suf to fbld and fbstp. Add w_Suf and
617 FloatMF to fldcw, fstcw, fnstcw, and the memory formas of fstsw and
620 2006-02-07 Nathan Sidwell <nathan@codesourcery.com>
622 * m68k.h (m68008, m68ec030, m68882): Remove.
624 (cpu_m68k, cpu_cf): New.
625 (mcf5200, mcf5206e, mcf521x, mcf5249, mcf528x, mcf5307, mcf5407,
626 mcf5470, mcf5480): Rename to cpu_<foo>. Add m680x0 variants.
628 2005-01-25 Alexandre Oliva <aoliva@redhat.com>
630 2004-11-10 Alexandre Oliva <aoliva@redhat.com>
631 * cgen.h (enum cgen_parse_operand_type): Add
632 CGEN_PARSE_OPERAND_SYMBOLIC.
634 2005-01-21 Fred Fish <fnf@specifixinc.com>
636 * mips.h: Change INSN_ALIAS to INSN2_ALIAS.
637 Change INSN_WRITE_MDMX_ACC to INSN2_WRITE_MDMX_ACC.
638 Change INSN_READ_MDMX_ACC to INSN2_READ_MDMX_ACC.
640 2005-01-19 Fred Fish <fnf@specifixinc.com>
642 * mips.h (struct mips_opcode): Add new pinfo2 member.
643 (INSN_ALIAS): New define for opcode table entries that are
644 specific instances of another entry, such as 'move' for an 'or'
646 (INSN_READ_MDMX_ACC): Redefine from 0 to 0x2.
647 (INSN_WRITE_MDMX_ACC): Redefine from 0 to 0x4.
649 2004-12-09 Ian Lance Taylor <ian@wasabisystems.com>
651 * mips.h (CPU_RM9000): Define.
652 (OPCODE_IS_MEMBER): Handle CPU_RM9000.
654 2004-11-25 Jan Beulich <jbeulich@novell.com>
656 * i386.h: CpuNo64 mov can't reasonably have a 'q' suffix. Moves
657 to/from test registers are illegal in 64-bit mode. Add missing
658 NoRex64 to sidt. fxsave/fxrstor now allow for a 'q' suffix
659 (previously one had to explicitly encode a rex64 prefix). Re-enable
660 lahf/sahf in 64-bit mode as at least some Athlon64/Opteron steppings
661 support it there. Add cmpxchg16b as per Intel's 64-bit documentation.
663 2004-11-23 Jan Beulich <jbeulich@novell.com>
665 * i386.h (i386_optab): paddq and psubq, even in their MMX form, are
666 available only with SSE2. Change the MMX additions introduced by SSE
667 and 3DNow!A to CpuMMX2 (rather than CpuMMX). Indicate the 3DNow!A
668 instructions by their now designated identifier (since combining i686
669 and 3DNow! does not really imply 3DNow!A).
671 2004-11-19 Alan Modra <amodra@bigpond.net.au>
673 * msp430.h (struct rcodes_s, MSP430_RLC, msp430_rcodes,
674 struct hcodes_s, msp430_hcodes): Move to gas/config/tc-msp430.c.
676 2004-11-08 Inderpreet Singh <inderpreetb@nioda.hcltech.com>
677 Vineet Sharma <vineets@noida.hcltech.com>
679 * maxq.h: New file: Disassembly information for the maxq port.
681 2004-11-05 H.J. Lu <hongjiu.lu@intel.com>
683 * i386.h (i386_optab): Put back "movzb".
685 2004-11-04 Hans-Peter Nilsson <hp@axis.com>
687 * cris.h (enum cris_insn_version_usage): Tweak formatting and
688 comments. Remove member cris_ver_sim. Add members
689 cris_ver_sim_v0_10, cris_ver_v0_10, cris_ver_v3_10,
690 cris_ver_v8_10, cris_ver_v10, cris_ver_v10p.
691 (struct cris_support_reg, struct cris_cond15): New types.
692 (cris_conds15): Declare.
693 (JUMP_PC_INCR_OPCODE_V32, BA_DWORD_OPCODE, NOP_OPCODE_COMMON)
694 (NOP_OPCODE_ZBITS_COMMON, LAPC_DWORD_OPCODE, LAPC_DWORD_Z_BITS)
695 (NOP_OPCODE_V32, NOP_Z_BITS_V32): New macros.
696 (NOP_Z_BITS): Define in terms of NOP_OPCODE.
697 (cris_imm_oprnd_size_type): New members SIZE_FIELD_SIGNED and
700 2004-11-04 Jan Beulich <jbeulich@novell.com>
702 * i386.h (sldx_Suf): Remove.
703 (FP, l_FP, sl_FP, x_FP): Don't imply IgnoreSize.
704 (q_FP): Define, implying no REX64.
705 (x_FP, sl_FP): Imply FloatMF.
706 (i386_optab): Split reg and mem forms of moving from segment registers
707 so that the memory forms can ignore the 16-/32-bit operand size
708 distinction. Adjust a few others for Intel mode. Remove *FP uses from
709 all non-floating-point instructions. Unite 32- and 64-bit forms of
710 movsx, movzx, and movd. Adjust floating point operations for the above
711 changes to the *FP macros. Add DefaultSize to floating point control
712 insns operating on larger memory ranges. Remove left over comments
713 hinting at certain insns being Intel-syntax ones where the ones
714 actually meant are already gone.
716 2004-10-07 Tomer Levi <Tomer.Levi@nsc.com>
718 * crx.h: Add COPS_REG_INS - Coprocessor Special register
721 2004-09-30 Paul Brook <paul@codesourcery.com>
723 * arm.h (ARM_EXT_V6K, ARM_EXT_V6Z): Define.
724 (ARM_ARCH_V6K, ARM_ARCH_V6Z, ARM_ARCH_V6ZK): Define.
726 2004-09-11 Theodore A. Roth <troth@openavr.org>
728 * avr.h: Add support for
729 atmega48, atmega88, atmega168, attiny13, attiny2313, at90can128.
731 2004-09-09 Segher Boessenkool <segher@kernel.crashing.org>
733 * ppc.h (PPC_OPERAND_OPTIONAL): Fix comment.
735 2004-08-24 Dmitry Diky <diwil@spec.ru>
737 * msp430.h (msp430_opc): Add new instructions.
738 (msp430_rcodes): Declare new instructions.
739 (msp430_hcodes): Likewise..
741 2004-08-13 Nick Clifton <nickc@redhat.com>
744 * h8300.h (O_JSR): Do not allow VECIND addressing for non-SX
747 2004-08-30 Michal Ludvig <mludvig@suse.cz>
749 * i386.h (i386_optab): Added montmul/xsha1/xsha256 insns.
751 2004-07-22 H.J. Lu <hongjiu.lu@intel.com>
753 * i386.h (i386_optab): Allow cs/ds in 64bit for branch hints.
755 2004-07-21 Jan Beulich <jbeulich@novell.com>
757 * i386.h: Adjust instruction descriptions to better match the
760 2004-07-16 Richard Earnshaw <rearnsha@arm.com>
762 * arm.h: Remove all old content. Replace with architecture defines
763 from gas/config/tc-arm.c.
765 2004-07-09 Andreas Schwab <schwab@suse.de>
767 * m68k.h: Fix comment.
769 2004-07-07 Tomer Levi <Tomer.Levi@nsc.com>
773 2004-06-24 Alan Modra <amodra@bigpond.net.au>
775 * i386.h (i386_optab): Remove fildd, fistpd and fisttpd.
777 2004-05-24 Peter Barada <peter@the-baradas.com>
779 * m68k.h: Add 'size' to m68k_opcode.
781 2004-05-05 Peter Barada <peter@the-baradas.com>
783 * m68k.h: Switch from ColdFire chip name to core variant.
785 2004-04-22 Peter Barada <peter@the-baradas.com>
787 * m68k.h: Add mcfmac/mcfemac definitions. Update operand
788 descriptions for new EMAC cases.
789 Remove ColdFire macmw/macml/msacmw/msacmw hacks and properly
790 handle Motorola MAC syntax.
791 Allow disassembly of ColdFire V4e object files.
793 2004-03-16 Alan Modra <amodra@bigpond.net.au>
795 * ppc.h (PPC_OPERAND_GPR_0): Define. Bump other operand defines.
797 2004-03-12 Jakub Jelinek <jakub@redhat.com>
799 * i386.h (i386_optab): Remove CpuNo64 from sysenter and sysexit.
801 2004-03-12 Michal Ludvig <mludvig@suse.cz>
803 * i386.h (i386_optab): Added xstore as an alias for xstorerng.
805 2004-03-12 Michal Ludvig <mludvig@suse.cz>
807 * i386.h (i386_optab): Added xstore/xcrypt insns.
809 2004-02-09 Anil Paranjpe <anilp1@KPITCummins.com>
811 * h8300.h (32bit ldc/stc): Add relaxing support.
813 2004-01-12 Anil Paranjpe <anilp1@KPITCummins.com>
815 * h8300.h (BITOP): Pass MEMRELAX flag.
817 2004-01-09 Anil Paranjpe <anilp1@KPITCummins.com>
819 * h8300.h (BITOP): Dissallow operations on @aa:16 and @aa:32
822 For older changes see ChangeLog-9103
828 version-control: never