1 @c Copyright 1991, 1992, 1993, 1994, 1995, 1997, 1999, 2000, 2001,
3 @c Free Software Foundation, Inc.
4 @c This is part of the GAS manual.
5 @c For copying conditions, see the file as.texinfo.
9 @chapter MIPS Dependent Features
12 @node Machine Dependencies
13 @chapter MIPS Dependent Features
16 @cindex MIPS processor
17 @sc{gnu} @code{@value{AS}} for @sc{mips} architectures supports several
18 different @sc{mips} processors, and MIPS ISA levels I through V, MIPS32,
19 and MIPS64. For information about the @sc{mips} instruction set, see
20 @cite{MIPS RISC Architecture}, by Kane and Heindrich (Prentice-Hall).
21 For an overview of @sc{mips} assembly conventions, see ``Appendix D:
22 Assembly Language Programming'' in the same work.
25 * MIPS Opts:: Assembler options
26 * MIPS Object:: ECOFF object code
27 * MIPS Stabs:: Directives for debugging information
28 * MIPS ISA:: Directives to override the ISA level
29 * MIPS symbol sizes:: Directives to override the size of symbols
30 * MIPS autoextend:: Directives for extending MIPS 16 bit instructions
31 * MIPS insn:: Directive to mark data as an instruction
32 * MIPS option stack:: Directives to save and restore options
33 * MIPS ASE instruction generation overrides:: Directives to control
34 generation of MIPS ASE instructions
38 @section Assembler options
40 The @sc{mips} configurations of @sc{gnu} @code{@value{AS}} support these
44 @cindex @code{-G} option (MIPS)
46 This option sets the largest size of an object that can be referenced
47 implicitly with the @code{gp} register. It is only accepted for targets
48 that use @sc{ecoff} format. The default value is 8.
50 @cindex @code{-EB} option (MIPS)
51 @cindex @code{-EL} option (MIPS)
52 @cindex MIPS big-endian output
53 @cindex MIPS little-endian output
54 @cindex big-endian output, MIPS
55 @cindex little-endian output, MIPS
58 Any @sc{mips} configuration of @code{@value{AS}} can select big-endian or
59 little-endian output at run time (unlike the other @sc{gnu} development
60 tools, which must be configured for one or the other). Use @samp{-EB}
61 to select big-endian output, and @samp{-EL} for little-endian.
63 @cindex MIPS architecture options
73 Generate code for a particular MIPS Instruction Set Architecture level.
74 @samp{-mips1} corresponds to the @sc{r2000} and @sc{r3000} processors,
75 @samp{-mips2} to the @sc{r6000} processor, @samp{-mips3} to the
76 @sc{r4000} processor, and @samp{-mips4} to the @sc{r8000} and
77 @sc{r10000} processors. @samp{-mips5}, @samp{-mips32}, @samp{-mips32r2},
78 @samp{-mips64}, and @samp{-mips64r2}
80 @sc{MIPS V}, @sc{MIPS32}, @sc{MIPS32 Release 2}, @sc{MIPS64},
81 and @sc{MIPS64 Release 2}
82 ISA processors, respectively. You can also switch
83 instruction sets during the assembly; see @ref{MIPS ISA, Directives to
84 override the ISA level}.
88 Some macros have different expansions for 32-bit and 64-bit registers.
89 The register sizes are normally inferred from the ISA and ABI, but these
90 flags force a certain group of registers to be treated as 32 bits wide at
91 all times. @samp{-mgp32} controls the size of general-purpose registers
92 and @samp{-mfp32} controls the size of floating-point registers.
94 The @code{.set gp=32} and @code{.set fp=32} directives allow the size
95 of registers to be changed for parts of an object. The default value is
96 restored by @code{.set gp=default} and @code{.set fp=default}.
98 On some MIPS variants there is a 32-bit mode flag; when this flag is
99 set, 64-bit instructions generate a trap. Also, some 32-bit OSes only
100 save the 32-bit registers on a context switch, so it is essential never
101 to use the 64-bit registers.
105 Assume that 64-bit registers are available. This is provided in the
106 interests of symmetry with @samp{-mgp32} and @samp{-mfp32}.
108 The @code{.set gp=64} and @code{.set fp=64} directives allow the size
109 of registers to be changed for parts of an object. The default value is
110 restored by @code{.set gp=default} and @code{.set fp=default}.
114 Generate code for the MIPS 16 processor. This is equivalent to putting
115 @code{.set mips16} at the start of the assembly file. @samp{-no-mips16}
116 turns off this option.
119 @itemx -mno-smartmips
120 Enables the SmartMIPS extensions to the MIPS32 instruction set, which
121 provides a number of new instructions which target smartcard and
122 cryptographic applications. This is equivalent to putting
123 @code{.set smartmips} at the start of the assembly file.
124 @samp{-mno-smartmips} turns off this option.
128 Generate code for the MIPS-3D Application Specific Extension.
129 This tells the assembler to accept MIPS-3D instructions.
130 @samp{-no-mips3d} turns off this option.
134 Generate code for the MDMX Application Specific Extension.
135 This tells the assembler to accept MDMX instructions.
136 @samp{-no-mdmx} turns off this option.
140 Generate code for the DSP Release 1 Application Specific Extension.
141 This tells the assembler to accept DSP Release 1 instructions.
142 @samp{-mno-dsp} turns off this option.
146 Generate code for the DSP Release 2 Application Specific Extension.
147 This option implies -mdsp.
148 This tells the assembler to accept DSP Release 2 instructions.
149 @samp{-mno-dspr2} turns off this option.
153 Generate code for the MT Application Specific Extension.
154 This tells the assembler to accept MT instructions.
155 @samp{-mno-mt} turns off this option.
159 Cause nops to be inserted if the read of the destination register
160 of an mfhi or mflo instruction occurs in the following two instructions.
163 @itemx -no-mfix-vr4120
164 Insert nops to work around certain VR4120 errata. This option is
165 intended to be used on GCC-generated code: it is not designed to catch
166 all problems in hand-written assembler code.
169 @itemx -no-mfix-vr4130
170 Insert nops to work around the VR4130 @samp{mflo}/@samp{mfhi} errata.
174 Generate code for the LSI @sc{r4010} chip. This tells the assembler to
175 accept the @sc{r4010} specific instructions (@samp{addciu}, @samp{ffc},
176 etc.), and to not schedule @samp{nop} instructions around accesses to
177 the @samp{HI} and @samp{LO} registers. @samp{-no-m4010} turns off this
182 Generate code for the MIPS @sc{r4650} chip. This tells the assembler to accept
183 the @samp{mad} and @samp{madu} instruction, and to not schedule @samp{nop}
184 instructions around accesses to the @samp{HI} and @samp{LO} registers.
185 @samp{-no-m4650} turns off this option.
191 For each option @samp{-m@var{nnnn}}, generate code for the MIPS
192 @sc{r@var{nnnn}} chip. This tells the assembler to accept instructions
193 specific to that chip, and to schedule for that chip's hazards.
195 @item -march=@var{cpu}
196 Generate code for a particular MIPS cpu. It is exactly equivalent to
197 @samp{-m@var{cpu}}, except that there are more value of @var{cpu}
198 understood. Valid @var{cpu} value are:
259 @item -mtune=@var{cpu}
260 Schedule and tune for a particular MIPS cpu. Valid @var{cpu} values are
261 identical to @samp{-march=@var{cpu}}.
263 @item -mabi=@var{abi}
264 Record which ABI the source code uses. The recognized arguments
265 are: @samp{32}, @samp{n32}, @samp{o64}, @samp{64} and @samp{eabi}.
271 Equivalent to adding @code{.set sym32} or @code{.set nosym32} to
272 the beginning of the assembler input. @xref{MIPS symbol sizes}.
274 @cindex @code{-nocpp} ignored (MIPS)
276 This option is ignored. It is accepted for command-line compatibility with
277 other assemblers, which use it to turn off C style preprocessing. With
278 @sc{gnu} @code{@value{AS}}, there is no need for @samp{-nocpp}, because the
279 @sc{gnu} assembler itself never runs the C preprocessor.
281 @item --construct-floats
282 @itemx --no-construct-floats
283 @cindex --construct-floats
284 @cindex --no-construct-floats
285 The @code{--no-construct-floats} option disables the construction of
286 double width floating point constants by loading the two halves of the
287 value into the two single width floating point registers that make up
288 the double width register. This feature is useful if the processor
289 support the FR bit in its status register, and this bit is known (by
290 the programmer) to be set. This bit prevents the aliasing of the double
291 width register by the single width registers.
293 By default @code{--construct-floats} is selected, allowing construction
294 of these floating point constants.
298 @c FIXME! (1) reflect these options (next item too) in option summaries;
299 @c (2) stop teasing, say _which_ instructions expanded _how_.
300 @code{@value{AS}} automatically macro expands certain division and
301 multiplication instructions to check for overflow and division by zero. This
302 option causes @code{@value{AS}} to generate code to take a trap exception
303 rather than a break exception when an error is detected. The trap instructions
304 are only supported at Instruction Set Architecture level 2 and higher.
308 Generate code to take a break exception rather than a trap exception when an
309 error is detected. This is the default.
313 Control generation of @code{.pdr} sections. Off by default on IRIX, on
318 When generating code using the Unix calling conventions (selected by
319 @samp{-KPIC} or @samp{-mcall_shared}), gas will normally generate code
320 which can go into a shared library. The @samp{-mno-shared} option
321 tells gas to generate code which uses the calling convention, but can
322 not go into a shared library. The resulting code is slightly more
323 efficient. This option only affects the handling of the
324 @samp{.cpload} and @samp{.cpsetup} pseudo-ops.
328 @section MIPS ECOFF object code
330 @cindex ECOFF sections
331 @cindex MIPS ECOFF sections
332 Assembling for a @sc{mips} @sc{ecoff} target supports some additional sections
333 besides the usual @code{.text}, @code{.data} and @code{.bss}. The
334 additional sections are @code{.rdata}, used for read-only data,
335 @code{.sdata}, used for small data, and @code{.sbss}, used for small
338 @cindex small objects, MIPS ECOFF
339 @cindex @code{gp} register, MIPS
340 When assembling for @sc{ecoff}, the assembler uses the @code{$gp} (@code{$28})
341 register to form the address of a ``small object''. Any object in the
342 @code{.sdata} or @code{.sbss} sections is considered ``small'' in this sense.
343 For external objects, or for objects in the @code{.bss} section, you can use
344 the @code{@value{GCC}} @samp{-G} option to control the size of objects addressed via
345 @code{$gp}; the default value is 8, meaning that a reference to any object
346 eight bytes or smaller uses @code{$gp}. Passing @samp{-G 0} to
347 @code{@value{AS}} prevents it from using the @code{$gp} register on the basis
348 of object size (but the assembler uses @code{$gp} for objects in @code{.sdata}
349 or @code{sbss} in any case). The size of an object in the @code{.bss} section
350 is set by the @code{.comm} or @code{.lcomm} directive that defines it. The
351 size of an external object may be set with the @code{.extern} directive. For
352 example, @samp{.extern sym,4} declares that the object at @code{sym} is 4 bytes
353 in length, whie leaving @code{sym} otherwise undefined.
355 Using small @sc{ecoff} objects requires linker support, and assumes that the
356 @code{$gp} register is correctly initialized (normally done automatically by
357 the startup code). @sc{mips} @sc{ecoff} assembly code must not modify the
361 @section Directives for debugging information
363 @cindex MIPS debugging directives
364 @sc{mips} @sc{ecoff} @code{@value{AS}} supports several directives used for
365 generating debugging information which are not support by traditional @sc{mips}
366 assemblers. These are @code{.def}, @code{.endef}, @code{.dim}, @code{.file},
367 @code{.scl}, @code{.size}, @code{.tag}, @code{.type}, @code{.val},
368 @code{.stabd}, @code{.stabn}, and @code{.stabs}. The debugging information
369 generated by the three @code{.stab} directives can only be read by @sc{gdb},
370 not by traditional @sc{mips} debuggers (this enhancement is required to fully
371 support C++ debugging). These directives are primarily used by compilers, not
372 assembly language programmers!
374 @node MIPS symbol sizes
375 @section Directives to override the size of symbols
377 @cindex @code{.set sym32}
378 @cindex @code{.set nosym32}
379 The n64 ABI allows symbols to have any 64-bit value. Although this
380 provides a great deal of flexibility, it means that some macros have
381 much longer expansions than their 32-bit counterparts. For example,
382 the non-PIC expansion of @samp{dla $4,sym} is usually:
387 daddiu $4,$4,%higher(sym)
388 daddiu $1,$1,%lo(sym)
393 whereas the 32-bit expansion is simply:
397 daddiu $4,$4,%lo(sym)
400 n64 code is sometimes constructed in such a way that all symbolic
401 constants are known to have 32-bit values, and in such cases, it's
402 preferable to use the 32-bit expansion instead of the 64-bit
405 You can use the @code{.set sym32} directive to tell the assembler
406 that, from this point on, all expressions of the form
407 @samp{@var{symbol}} or @samp{@var{symbol} + @var{offset}}
408 have 32-bit values. For example:
417 will cause the assembler to treat @samp{sym}, @code{sym+16} and
418 @code{sym+0x8000} as 32-bit values. The handling of non-symbolic
419 addresses is not affected.
421 The directive @code{.set nosym32} ends a @code{.set sym32} block and
422 reverts to the normal behavior. It is also possible to change the
423 symbol size using the command-line options @option{-msym32} and
426 These options and directives are always accepted, but at present,
427 they have no effect for anything other than n64.
430 @section Directives to override the ISA level
432 @cindex MIPS ISA override
433 @kindex @code{.set mips@var{n}}
434 @sc{gnu} @code{@value{AS}} supports an additional directive to change
435 the @sc{mips} Instruction Set Architecture level on the fly: @code{.set
436 mips@var{n}}. @var{n} should be a number from 0 to 5, or 32, 32r2, 64
438 The values other than 0 make the assembler accept instructions
439 for the corresponding @sc{isa} level, from that point on in the
440 assembly. @code{.set mips@var{n}} affects not only which instructions
441 are permitted, but also how certain macros are expanded. @code{.set
442 mips0} restores the @sc{isa} level to its original level: either the
443 level you selected with command line options, or the default for your
444 configuration. You can use this feature to permit specific @sc{mips3}
445 instructions while assembling in 32 bit mode. Use this directive with
448 @cindex MIPS CPU override
449 @kindex @code{.set arch=@var{cpu}}
450 The @code{.set arch=@var{cpu}} directive provides even finer control.
451 It changes the effective CPU target and allows the assembler to use
452 instructions specific to a particular CPU. All CPUs supported by the
453 @samp{-march} command line option are also selectable by this directive.
454 The original value is restored by @code{.set arch=default}.
456 The directive @code{.set mips16} puts the assembler into MIPS 16 mode,
457 in which it will assemble instructions for the MIPS 16 processor. Use
458 @code{.set nomips16} to return to normal 32 bit mode.
460 Traditional @sc{mips} assemblers do not support this directive.
462 @node MIPS autoextend
463 @section Directives for extending MIPS 16 bit instructions
465 @kindex @code{.set autoextend}
466 @kindex @code{.set noautoextend}
467 By default, MIPS 16 instructions are automatically extended to 32 bits
468 when necessary. The directive @code{.set noautoextend} will turn this
469 off. When @code{.set noautoextend} is in effect, any 32 bit instruction
470 must be explicitly extended with the @code{.e} modifier (e.g.,
471 @code{li.e $4,1000}). The directive @code{.set autoextend} may be used
472 to once again automatically extend instructions when necessary.
474 This directive is only meaningful when in MIPS 16 mode. Traditional
475 @sc{mips} assemblers do not support this directive.
478 @section Directive to mark data as an instruction
481 The @code{.insn} directive tells @code{@value{AS}} that the following
482 data is actually instructions. This makes a difference in MIPS 16 mode:
483 when loading the address of a label which precedes instructions,
484 @code{@value{AS}} automatically adds 1 to the value, so that jumping to
485 the loaded address will do the right thing.
487 @node MIPS option stack
488 @section Directives to save and restore options
490 @cindex MIPS option stack
491 @kindex @code{.set push}
492 @kindex @code{.set pop}
493 The directives @code{.set push} and @code{.set pop} may be used to save
494 and restore the current settings for all the options which are
495 controlled by @code{.set}. The @code{.set push} directive saves the
496 current settings on a stack. The @code{.set pop} directive pops the
497 stack and restores the settings.
499 These directives can be useful inside an macro which must change an
500 option such as the ISA level or instruction reordering but does not want
501 to change the state of the code which invoked the macro.
503 Traditional @sc{mips} assemblers do not support these directives.
505 @node MIPS ASE instruction generation overrides
506 @section Directives to control generation of MIPS ASE instructions
508 @cindex MIPS MIPS-3D instruction generation override
509 @kindex @code{.set mips3d}
510 @kindex @code{.set nomips3d}
511 The directive @code{.set mips3d} makes the assembler accept instructions
512 from the MIPS-3D Application Specific Extension from that point on
513 in the assembly. The @code{.set nomips3d} directive prevents MIPS-3D
514 instructions from being accepted.
516 @cindex SmartMIPS instruction generation override
517 @kindex @code{.set smartmips}
518 @kindex @code{.set nosmartmips}
519 The directive @code{.set smartmips} makes the assembler accept
520 instructions from the SmartMIPS Application Specific Extension to the
521 MIPS32 @sc{isa} from that point on in the assembly. The
522 @code{.set nosmartmips} directive prevents SmartMIPS instructions from
525 @cindex MIPS MDMX instruction generation override
526 @kindex @code{.set mdmx}
527 @kindex @code{.set nomdmx}
528 The directive @code{.set mdmx} makes the assembler accept instructions
529 from the MDMX Application Specific Extension from that point on
530 in the assembly. The @code{.set nomdmx} directive prevents MDMX
531 instructions from being accepted.
533 @cindex MIPS DSP Release 1 instruction generation override
534 @kindex @code{.set dsp}
535 @kindex @code{.set nodsp}
536 The directive @code{.set dsp} makes the assembler accept instructions
537 from the DSP Release 1 Application Specific Extension from that point
538 on in the assembly. The @code{.set nodsp} directive prevents DSP
539 Release 1 instructions from being accepted.
541 @cindex MIPS DSP Release 2 instruction generation override
542 @kindex @code{.set dspr2}
543 @kindex @code{.set nodspr2}
544 The directive @code{.set dspr2} makes the assembler accept instructions
545 from the DSP Release 2 Application Specific Extension from that point
546 on in the assembly. This dirctive implies @code{.set dsp}. The
547 @code{.set nodspr2} directive prevents DSP Release 2 instructions from
550 @cindex MIPS MT instruction generation override
551 @kindex @code{.set mt}
552 @kindex @code{.set nomt}
553 The directive @code{.set mt} makes the assembler accept instructions
554 from the MT Application Specific Extension from that point on
555 in the assembly. The @code{.set nomt} directive prevents MT
556 instructions from being accepted.
558 Traditional @sc{mips} assemblers do not support these directives.