1 /* tc-sparc.c -- Assemble for the SPARC
2 Copyright 1989, 1990, 1991, 1992, 1993, 1994, 1995, 1996, 1997, 1998,
3 1999, 2000, 2001, 2002, 2003, 2004, 2005
4 Free Software Foundation, Inc.
5 This file is part of GAS, the GNU Assembler.
7 GAS is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 2, or (at your option)
12 GAS is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
17 You should have received a copy of the GNU General Public
18 License along with GAS; see the file COPYING. If not, write
19 to the Free Software Foundation, 51 Franklin Street - Fifth Floor,
20 Boston, MA 02110-1301, USA. */
25 #include "safe-ctype.h"
28 #include "opcode/sparc.h"
29 #include "dw2gencfi.h"
32 #include "elf/sparc.h"
33 #include "dwarf2dbg.h"
36 /* Some ancient Sun C compilers would not take such hex constants as
37 unsigned, and would end up sign-extending them to form an offsetT,
38 so use these constants instead. */
39 #define U0xffffffff ((((unsigned long) 1 << 16) << 16) - 1)
40 #define U0x80000000 ((((unsigned long) 1 << 16) << 15))
42 static struct sparc_arch
*lookup_arch
PARAMS ((char *));
43 static void init_default_arch
PARAMS ((void));
44 static int sparc_ip
PARAMS ((char *, const struct sparc_opcode
**));
45 static int in_signed_range
PARAMS ((bfd_signed_vma
, bfd_signed_vma
));
46 static int in_unsigned_range
PARAMS ((bfd_vma
, bfd_vma
));
47 static int in_bitfield_range
PARAMS ((bfd_signed_vma
, bfd_signed_vma
));
48 static int sparc_ffs
PARAMS ((unsigned int));
49 static void synthetize_setuw
PARAMS ((const struct sparc_opcode
*));
50 static void synthetize_setsw
PARAMS ((const struct sparc_opcode
*));
51 static void synthetize_setx
PARAMS ((const struct sparc_opcode
*));
52 static bfd_vma BSR
PARAMS ((bfd_vma
, int));
53 static int cmp_reg_entry
PARAMS ((const PTR
, const PTR
));
54 static int parse_keyword_arg
PARAMS ((int (*) (const char *), char **, int *));
55 static int parse_const_expr_arg
PARAMS ((char **, int *));
56 static int get_expression
PARAMS ((char *str
));
58 /* Default architecture. */
59 /* ??? The default value should be V8, but sparclite support was added
60 by making it the default. GCC now passes -Asparclite, so maybe sometime in
61 the future we can set this to V8. */
63 #define DEFAULT_ARCH "sparclite"
65 static char *default_arch
= DEFAULT_ARCH
;
67 /* Non-zero if the initial values of `max_architecture' and `sparc_arch_size'
69 static int default_init_p
;
71 /* Current architecture. We don't bump up unless necessary. */
72 static enum sparc_opcode_arch_val current_architecture
= SPARC_OPCODE_ARCH_V6
;
74 /* The maximum architecture level we can bump up to.
75 In a 32 bit environment, don't allow bumping up to v9 by default.
76 The native assembler works this way. The user is required to pass
77 an explicit argument before we'll create v9 object files. However, if
78 we don't see any v9 insns, a v8plus object file is not created. */
79 static enum sparc_opcode_arch_val max_architecture
;
81 /* Either 32 or 64, selects file format. */
82 static int sparc_arch_size
;
83 /* Initial (default) value, recorded separately in case a user option
84 changes the value before md_show_usage is called. */
85 static int default_arch_size
;
88 /* The currently selected v9 memory model. Currently only used for
90 static enum { MM_TSO
, MM_PSO
, MM_RMO
} sparc_memory_model
= MM_RMO
;
93 static int architecture_requested
;
94 static int warn_on_bump
;
96 /* If warn_on_bump and the needed architecture is higher than this
97 architecture, issue a warning. */
98 static enum sparc_opcode_arch_val warn_after_architecture
;
100 /* Non-zero if as should generate error if an undeclared g[23] register
101 has been used in -64. */
102 static int no_undeclared_regs
;
104 /* Non-zero if we should try to relax jumps and calls. */
105 static int sparc_relax
;
107 /* Non-zero if we are generating PIC code. */
110 /* Non-zero if we should give an error when misaligned data is seen. */
111 static int enforce_aligned_data
;
113 extern int target_big_endian
;
115 static int target_little_endian_data
;
117 /* Symbols for global registers on v9. */
118 static symbolS
*globals
[8];
120 /* The dwarf2 data alignment, adjusted for 32 or 64 bit. */
121 int sparc_cie_data_alignment
;
123 /* V9 and 86x have big and little endian data, but instructions are always big
124 endian. The sparclet has bi-endian support but both data and insns have
125 the same endianness. Global `target_big_endian' is used for data.
126 The following macro is used for instructions. */
127 #ifndef INSN_BIG_ENDIAN
128 #define INSN_BIG_ENDIAN (target_big_endian \
129 || default_arch_type == sparc86x \
130 || SPARC_OPCODE_ARCH_V9_P (max_architecture))
133 /* Handle of the OPCODE hash table. */
134 static struct hash_control
*op_hash
;
136 static int mylog2
PARAMS ((int));
137 static void s_data1
PARAMS ((void));
138 static void s_seg
PARAMS ((int));
139 static void s_proc
PARAMS ((int));
140 static void s_reserve
PARAMS ((int));
141 static void s_common
PARAMS ((int));
142 static void s_empty
PARAMS ((int));
143 static void s_uacons
PARAMS ((int));
144 static void s_ncons
PARAMS ((int));
146 static void s_register
PARAMS ((int));
149 const pseudo_typeS md_pseudo_table
[] =
151 {"align", s_align_bytes
, 0}, /* Defaulting is invalid (0). */
152 {"common", s_common
, 0},
153 {"empty", s_empty
, 0},
154 {"global", s_globl
, 0},
156 {"nword", s_ncons
, 0},
157 {"optim", s_ignore
, 0},
159 {"reserve", s_reserve
, 0},
161 {"skip", s_space
, 0},
164 {"uahalf", s_uacons
, 2},
165 {"uaword", s_uacons
, 4},
166 {"uaxword", s_uacons
, 8},
168 /* These are specific to sparc/svr4. */
169 {"2byte", s_uacons
, 2},
170 {"4byte", s_uacons
, 4},
171 {"8byte", s_uacons
, 8},
172 {"register", s_register
, 0},
177 /* Size of relocation record. */
178 const int md_reloc_size
= 12;
180 /* This array holds the chars that always start a comment. If the
181 pre-processor is disabled, these aren't very useful. */
182 const char comment_chars
[] = "!"; /* JF removed '|' from
185 /* This array holds the chars that only start a comment at the beginning of
186 a line. If the line seems to have the form '# 123 filename'
187 .line and .file directives will appear in the pre-processed output. */
188 /* Note that input_file.c hand checks for '#' at the beginning of the
189 first line of the input file. This is because the compiler outputs
190 #NO_APP at the beginning of its output. */
191 /* Also note that comments started like this one will always
192 work if '/' isn't otherwise defined. */
193 const char line_comment_chars
[] = "#";
195 const char line_separator_chars
[] = ";";
197 /* Chars that can be used to separate mant from exp in floating point
199 const char EXP_CHARS
[] = "eE";
201 /* Chars that mean this number is a floating point constant.
204 const char FLT_CHARS
[] = "rRsSfFdDxXpP";
206 /* Also be aware that MAXIMUM_NUMBER_OF_CHARS_FOR_FLOAT may have to be
207 changed in read.c. Ideally it shouldn't have to know about it at all,
208 but nothing is ideal around here. */
210 #define isoctal(c) ((unsigned) ((c) - '0') < '8')
215 unsigned long opcode
;
216 struct nlist
*nlistp
;
220 bfd_reloc_code_real_type reloc
;
223 struct sparc_it the_insn
, set_insn
;
225 static void output_insn
226 PARAMS ((const struct sparc_opcode
*, struct sparc_it
*));
228 /* Table of arguments to -A.
229 The sparc_opcode_arch table in sparc-opc.c is insufficient and incorrect
230 for this use. That table is for opcodes only. This table is for opcodes
233 enum sparc_arch_types
{v6
, v7
, v8
, sparclet
, sparclite
, sparc86x
, v8plus
,
234 v8plusa
, v9
, v9a
, v9b
, v9_64
};
236 static struct sparc_arch
{
239 enum sparc_arch_types arch_type
;
240 /* Default word size, as specified during configuration.
241 A value of zero means can't be used to specify default architecture. */
242 int default_arch_size
;
243 /* Allowable arg to -A? */
245 } sparc_arch_table
[] = {
246 { "v6", "v6", v6
, 0, 1 },
247 { "v7", "v7", v7
, 0, 1 },
248 { "v8", "v8", v8
, 32, 1 },
249 { "sparclet", "sparclet", sparclet
, 32, 1 },
250 { "sparclite", "sparclite", sparclite
, 32, 1 },
251 { "sparc86x", "sparclite", sparc86x
, 32, 1 },
252 { "v8plus", "v9", v9
, 0, 1 },
253 { "v8plusa", "v9a", v9
, 0, 1 },
254 { "v8plusb", "v9b", v9
, 0, 1 },
255 { "v9", "v9", v9
, 0, 1 },
256 { "v9a", "v9a", v9
, 0, 1 },
257 { "v9b", "v9b", v9
, 0, 1 },
258 /* This exists to allow configure.in/Makefile.in to pass one
259 value to specify both the default machine and default word size. */
260 { "v9-64", "v9", v9
, 64, 0 },
261 { NULL
, NULL
, v8
, 0, 0 }
264 /* Variant of default_arch */
265 static enum sparc_arch_types default_arch_type
;
267 static struct sparc_arch
*
271 struct sparc_arch
*sa
;
273 for (sa
= &sparc_arch_table
[0]; sa
->name
!= NULL
; sa
++)
274 if (strcmp (sa
->name
, name
) == 0)
276 if (sa
->name
== NULL
)
281 /* Initialize the default opcode arch and word size from the default
282 architecture name. */
287 struct sparc_arch
*sa
= lookup_arch (default_arch
);
290 || sa
->default_arch_size
== 0)
291 as_fatal (_("Invalid default architecture, broken assembler."));
293 max_architecture
= sparc_opcode_lookup_arch (sa
->opcode_arch
);
294 if (max_architecture
== SPARC_OPCODE_ARCH_BAD
)
295 as_fatal (_("Bad opcode table, broken assembler."));
296 default_arch_size
= sparc_arch_size
= sa
->default_arch_size
;
298 default_arch_type
= sa
->arch_type
;
301 /* Called by TARGET_FORMAT. */
304 sparc_target_format ()
306 /* We don't get a chance to initialize anything before we're called,
307 so handle that now. */
308 if (! default_init_p
)
309 init_default_arch ();
313 return "a.out-sparc-netbsd";
316 if (target_big_endian
)
317 return "a.out-sunos-big";
318 else if (default_arch_type
== sparc86x
&& target_little_endian_data
)
319 return "a.out-sunos-big";
321 return "a.out-sparc-little";
323 return "a.out-sunos-big";
334 return "coff-sparc-lynx";
341 return sparc_arch_size
== 64 ? "elf64-sparc" : "elf32-sparc";
348 * Invocation line includes a switch not recognized by the base assembler.
349 * See if it's a processor-specific option. These are:
352 * Warn on architecture bumps. See also -A.
354 * -Av6, -Av7, -Av8, -Asparclite, -Asparclet
355 * Standard 32 bit architectures.
357 * Sparc64 in either a 32 or 64 bit world (-32/-64 says which).
358 * This used to only mean 64 bits, but properly specifying it
359 * complicated gcc's ASM_SPECs, so now opcode selection is
360 * specified orthogonally to word size (except when specifying
361 * the default, but that is an internal implementation detail).
362 * -Av8plus, -Av8plusa, -Av8plusb
363 * Same as -Av9{,a,b}.
364 * -xarch=v8plus, -xarch=v8plusa, -xarch=v8plusb
365 * Same as -Av8plus{,a,b} -32, for compatibility with Sun's
367 * -xarch=v9, -xarch=v9a, -xarch=v9b
368 * Same as -Av9{,a,b} -64, for compatibility with Sun's
371 * Select the architecture and possibly the file format.
372 * Instructions or features not supported by the selected
373 * architecture cause fatal errors.
375 * The default is to start at v6, and bump the architecture up
376 * whenever an instruction is seen at a higher level. In 32 bit
377 * environments, v9 is not bumped up to, the user must pass
380 * If -bump is specified, a warning is printing when bumping to
383 * If an architecture is specified, all instructions must match
384 * that architecture. Any higher level instructions are flagged
385 * as errors. Note that in the 32 bit environment specifying
386 * -Av8plus does not automatically create a v8plus object file, a
387 * v9 insn must be seen.
389 * If both an architecture and -bump are specified, the
390 * architecture starts at the specified level, but bumps are
391 * warnings. Note that we can't set `current_architecture' to
392 * the requested level in this case: in the 32 bit environment,
393 * we still must avoid creating v8plus object files unless v9
397 * Bumping between incompatible architectures is always an
398 * error. For example, from sparclite to v9.
402 const char *md_shortopts
= "A:K:VQ:sq";
405 const char *md_shortopts
= "A:k";
407 const char *md_shortopts
= "A:";
410 struct option md_longopts
[] = {
411 #define OPTION_BUMP (OPTION_MD_BASE)
412 {"bump", no_argument
, NULL
, OPTION_BUMP
},
413 #define OPTION_SPARC (OPTION_MD_BASE + 1)
414 {"sparc", no_argument
, NULL
, OPTION_SPARC
},
415 #define OPTION_XARCH (OPTION_MD_BASE + 2)
416 {"xarch", required_argument
, NULL
, OPTION_XARCH
},
418 #define OPTION_32 (OPTION_MD_BASE + 3)
419 {"32", no_argument
, NULL
, OPTION_32
},
420 #define OPTION_64 (OPTION_MD_BASE + 4)
421 {"64", no_argument
, NULL
, OPTION_64
},
422 #define OPTION_TSO (OPTION_MD_BASE + 5)
423 {"TSO", no_argument
, NULL
, OPTION_TSO
},
424 #define OPTION_PSO (OPTION_MD_BASE + 6)
425 {"PSO", no_argument
, NULL
, OPTION_PSO
},
426 #define OPTION_RMO (OPTION_MD_BASE + 7)
427 {"RMO", no_argument
, NULL
, OPTION_RMO
},
429 #ifdef SPARC_BIENDIAN
430 #define OPTION_LITTLE_ENDIAN (OPTION_MD_BASE + 8)
431 {"EL", no_argument
, NULL
, OPTION_LITTLE_ENDIAN
},
432 #define OPTION_BIG_ENDIAN (OPTION_MD_BASE + 9)
433 {"EB", no_argument
, NULL
, OPTION_BIG_ENDIAN
},
435 #define OPTION_ENFORCE_ALIGNED_DATA (OPTION_MD_BASE + 10)
436 {"enforce-aligned-data", no_argument
, NULL
, OPTION_ENFORCE_ALIGNED_DATA
},
437 #define OPTION_LITTLE_ENDIAN_DATA (OPTION_MD_BASE + 11)
438 {"little-endian-data", no_argument
, NULL
, OPTION_LITTLE_ENDIAN_DATA
},
440 #define OPTION_NO_UNDECLARED_REGS (OPTION_MD_BASE + 12)
441 {"no-undeclared-regs", no_argument
, NULL
, OPTION_NO_UNDECLARED_REGS
},
442 #define OPTION_UNDECLARED_REGS (OPTION_MD_BASE + 13)
443 {"undeclared-regs", no_argument
, NULL
, OPTION_UNDECLARED_REGS
},
445 #define OPTION_RELAX (OPTION_MD_BASE + 14)
446 {"relax", no_argument
, NULL
, OPTION_RELAX
},
447 #define OPTION_NO_RELAX (OPTION_MD_BASE + 15)
448 {"no-relax", no_argument
, NULL
, OPTION_NO_RELAX
},
449 {NULL
, no_argument
, NULL
, 0}
452 size_t md_longopts_size
= sizeof (md_longopts
);
455 md_parse_option (c
, arg
)
459 /* We don't get a chance to initialize anything before we're called,
460 so handle that now. */
461 if (! default_init_p
)
462 init_default_arch ();
468 warn_after_architecture
= SPARC_OPCODE_ARCH_V6
;
473 if (strncmp (arg
, "v9", 2) != 0)
474 md_parse_option (OPTION_32
, NULL
);
476 md_parse_option (OPTION_64
, NULL
);
482 struct sparc_arch
*sa
;
483 enum sparc_opcode_arch_val opcode_arch
;
485 sa
= lookup_arch (arg
);
487 || ! sa
->user_option_p
)
489 if (c
== OPTION_XARCH
)
490 as_bad (_("invalid architecture -xarch=%s"), arg
);
492 as_bad (_("invalid architecture -A%s"), arg
);
496 opcode_arch
= sparc_opcode_lookup_arch (sa
->opcode_arch
);
497 if (opcode_arch
== SPARC_OPCODE_ARCH_BAD
)
498 as_fatal (_("Bad opcode table, broken assembler."));
500 max_architecture
= opcode_arch
;
501 architecture_requested
= 1;
506 /* Ignore -sparc, used by SunOS make default .s.o rule. */
509 case OPTION_ENFORCE_ALIGNED_DATA
:
510 enforce_aligned_data
= 1;
513 #ifdef SPARC_BIENDIAN
514 case OPTION_LITTLE_ENDIAN
:
515 target_big_endian
= 0;
516 if (default_arch_type
!= sparclet
)
517 as_fatal ("This target does not support -EL");
519 case OPTION_LITTLE_ENDIAN_DATA
:
520 target_little_endian_data
= 1;
521 target_big_endian
= 0;
522 if (default_arch_type
!= sparc86x
523 && default_arch_type
!= v9
)
524 as_fatal ("This target does not support --little-endian-data");
526 case OPTION_BIG_ENDIAN
:
527 target_big_endian
= 1;
541 const char **list
, **l
;
543 sparc_arch_size
= c
== OPTION_32
? 32 : 64;
544 list
= bfd_target_list ();
545 for (l
= list
; *l
!= NULL
; l
++)
547 if (sparc_arch_size
== 32)
549 if (strcmp (*l
, "elf32-sparc") == 0)
554 if (strcmp (*l
, "elf64-sparc") == 0)
559 as_fatal (_("No compiled in support for %d bit object file format"),
566 sparc_memory_model
= MM_TSO
;
570 sparc_memory_model
= MM_PSO
;
574 sparc_memory_model
= MM_RMO
;
582 /* Qy - do emit .comment
583 Qn - do not emit .comment. */
587 /* Use .stab instead of .stab.excl. */
591 /* quick -- Native assembler does fewer checks. */
595 if (strcmp (arg
, "PIC") != 0)
596 as_warn (_("Unrecognized option following -K"));
601 case OPTION_NO_UNDECLARED_REGS
:
602 no_undeclared_regs
= 1;
605 case OPTION_UNDECLARED_REGS
:
606 no_undeclared_regs
= 0;
614 case OPTION_NO_RELAX
:
626 md_show_usage (stream
)
629 const struct sparc_arch
*arch
;
632 /* We don't get a chance to initialize anything before we're called,
633 so handle that now. */
634 if (! default_init_p
)
635 init_default_arch ();
637 fprintf (stream
, _("SPARC options:\n"));
639 for (arch
= &sparc_arch_table
[0]; arch
->name
; arch
++)
641 if (!arch
->user_option_p
)
643 if (arch
!= &sparc_arch_table
[0])
644 fprintf (stream
, " | ");
645 if (column
+ strlen (arch
->name
) > 70)
648 fputc ('\n', stream
);
650 column
+= 5 + 2 + strlen (arch
->name
);
651 fprintf (stream
, "-A%s", arch
->name
);
653 for (arch
= &sparc_arch_table
[0]; arch
->name
; arch
++)
655 if (!arch
->user_option_p
)
657 fprintf (stream
, " | ");
658 if (column
+ strlen (arch
->name
) > 65)
661 fputc ('\n', stream
);
663 column
+= 5 + 7 + strlen (arch
->name
);
664 fprintf (stream
, "-xarch=%s", arch
->name
);
666 fprintf (stream
, _("\n\
667 specify variant of SPARC architecture\n\
668 -bump warn when assembler switches architectures\n\
670 --enforce-aligned-data force .long, etc., to be aligned correctly\n\
671 -relax relax jumps and branches (default)\n\
672 -no-relax avoid changing any jumps and branches\n"));
674 fprintf (stream
, _("\
675 -k generate PIC\n"));
678 fprintf (stream
, _("\
679 -32 create 32 bit object file\n\
680 -64 create 64 bit object file\n"));
681 fprintf (stream
, _("\
682 [default is %d]\n"), default_arch_size
);
683 fprintf (stream
, _("\
684 -TSO use Total Store Ordering\n\
685 -PSO use Partial Store Ordering\n\
686 -RMO use Relaxed Memory Ordering\n"));
687 fprintf (stream
, _("\
688 [default is %s]\n"), (default_arch_size
== 64) ? "RMO" : "TSO");
689 fprintf (stream
, _("\
690 -KPIC generate PIC\n\
691 -V print assembler version number\n\
692 -undeclared-regs ignore application global register usage without\n\
693 appropriate .register directive (default)\n\
694 -no-undeclared-regs force error on application global register usage\n\
695 without appropriate .register directive\n\
700 #ifdef SPARC_BIENDIAN
701 fprintf (stream
, _("\
702 -EL generate code for a little endian machine\n\
703 -EB generate code for a big endian machine\n\
704 --little-endian-data generate code for a machine having big endian\n\
705 instructions and little endian data.\n"));
709 /* Native operand size opcode translation. */
715 } native_op_table
[] =
717 {"ldn", "ld", "ldx"},
718 {"ldna", "lda", "ldxa"},
719 {"stn", "st", "stx"},
720 {"stna", "sta", "stxa"},
721 {"slln", "sll", "sllx"},
722 {"srln", "srl", "srlx"},
723 {"sran", "sra", "srax"},
724 {"casn", "cas", "casx"},
725 {"casna", "casa", "casxa"},
726 {"clrn", "clr", "clrx"},
730 /* sparc64 privileged registers. */
732 struct priv_reg_entry
738 struct priv_reg_entry priv_reg_table
[] =
757 {"", -1}, /* End marker. */
760 /* v9a specific asrs. */
762 struct priv_reg_entry v9a_asr_table
[] =
765 {"sys_tick_cmpr", 25},
773 {"clear_softint", 21},
774 {"", -1}, /* End marker. */
778 cmp_reg_entry (parg
, qarg
)
782 const struct priv_reg_entry
*p
= (const struct priv_reg_entry
*) parg
;
783 const struct priv_reg_entry
*q
= (const struct priv_reg_entry
*) qarg
;
785 return strcmp (q
->name
, p
->name
);
788 /* This function is called once, at assembler startup time. It should
789 set up all the tables, etc. that the MD part of the assembler will
795 register const char *retval
= NULL
;
797 register unsigned int i
= 0;
799 /* We don't get a chance to initialize anything before md_parse_option
800 is called, and it may not be called, so handle default initialization
801 now if not already done. */
802 if (! default_init_p
)
803 init_default_arch ();
805 sparc_cie_data_alignment
= sparc_arch_size
== 64 ? -8 : -4;
806 op_hash
= hash_new ();
808 while (i
< (unsigned int) sparc_num_opcodes
)
810 const char *name
= sparc_opcodes
[i
].name
;
811 retval
= hash_insert (op_hash
, name
, (PTR
) &sparc_opcodes
[i
]);
814 as_bad (_("Internal error: can't hash `%s': %s\n"),
815 sparc_opcodes
[i
].name
, retval
);
820 if (sparc_opcodes
[i
].match
& sparc_opcodes
[i
].lose
)
822 as_bad (_("Internal error: losing opcode: `%s' \"%s\"\n"),
823 sparc_opcodes
[i
].name
, sparc_opcodes
[i
].args
);
828 while (i
< (unsigned int) sparc_num_opcodes
829 && !strcmp (sparc_opcodes
[i
].name
, name
));
832 for (i
= 0; native_op_table
[i
].name
; i
++)
834 const struct sparc_opcode
*insn
;
835 char *name
= ((sparc_arch_size
== 32)
836 ? native_op_table
[i
].name32
837 : native_op_table
[i
].name64
);
838 insn
= (struct sparc_opcode
*) hash_find (op_hash
, name
);
841 as_bad (_("Internal error: can't find opcode `%s' for `%s'\n"),
842 name
, native_op_table
[i
].name
);
847 retval
= hash_insert (op_hash
, native_op_table
[i
].name
, (PTR
) insn
);
850 as_bad (_("Internal error: can't hash `%s': %s\n"),
851 sparc_opcodes
[i
].name
, retval
);
858 as_fatal (_("Broken assembler. No assembly attempted."));
860 qsort (priv_reg_table
, sizeof (priv_reg_table
) / sizeof (priv_reg_table
[0]),
861 sizeof (priv_reg_table
[0]), cmp_reg_entry
);
863 /* If -bump, record the architecture level at which we start issuing
864 warnings. The behaviour is different depending upon whether an
865 architecture was explicitly specified. If it wasn't, we issue warnings
866 for all upwards bumps. If it was, we don't start issuing warnings until
867 we need to bump beyond the requested architecture or when we bump between
868 conflicting architectures. */
871 && architecture_requested
)
873 /* `max_architecture' records the requested architecture.
874 Issue warnings if we go above it. */
875 warn_after_architecture
= max_architecture
;
877 /* Find the highest architecture level that doesn't conflict with
878 the requested one. */
879 for (max_architecture
= SPARC_OPCODE_ARCH_MAX
;
880 max_architecture
> warn_after_architecture
;
882 if (! SPARC_OPCODE_CONFLICT_P (max_architecture
,
883 warn_after_architecture
))
888 /* Called after all assembly has been done. */
893 unsigned long mach
= bfd_mach_sparc
;
895 if (sparc_arch_size
== 64)
896 switch (current_architecture
)
898 case SPARC_OPCODE_ARCH_V9A
: mach
= bfd_mach_sparc_v9a
; break;
899 case SPARC_OPCODE_ARCH_V9B
: mach
= bfd_mach_sparc_v9b
; break;
900 default: mach
= bfd_mach_sparc_v9
; break;
903 switch (current_architecture
)
905 case SPARC_OPCODE_ARCH_SPARCLET
: mach
= bfd_mach_sparc_sparclet
; break;
906 case SPARC_OPCODE_ARCH_V9
: mach
= bfd_mach_sparc_v8plus
; break;
907 case SPARC_OPCODE_ARCH_V9A
: mach
= bfd_mach_sparc_v8plusa
; break;
908 case SPARC_OPCODE_ARCH_V9B
: mach
= bfd_mach_sparc_v8plusb
; break;
909 /* The sparclite is treated like a normal sparc. Perhaps it shouldn't
910 be but for now it is (since that's the way it's always been
914 bfd_set_arch_mach (stdoutput
, bfd_arch_sparc
, mach
);
917 /* Return non-zero if VAL is in the range -(MAX+1) to MAX. */
920 in_signed_range (val
, max
)
921 bfd_signed_vma val
, max
;
925 /* Sign-extend the value from the architecture word size, so that
926 0xffffffff is always considered -1 on sparc32. */
927 if (sparc_arch_size
== 32)
929 bfd_signed_vma sign
= (bfd_signed_vma
) 1 << 31;
930 val
= ((val
& U0xffffffff
) ^ sign
) - sign
;
939 /* Return non-zero if VAL is in the range 0 to MAX. */
942 in_unsigned_range (val
, max
)
950 /* Return non-zero if VAL is in the range -(MAX/2+1) to MAX.
951 (e.g. -15 to +31). */
954 in_bitfield_range (val
, max
)
955 bfd_signed_vma val
, max
;
961 if (val
< ~(max
>> 1))
975 for (i
= 0; (mask
& 1) == 0; ++i
)
980 /* Implement big shift right. */
986 if (sizeof (bfd_vma
) <= 4 && amount
>= 32)
987 as_fatal (_("Support for 64-bit arithmetic not compiled in."));
988 return val
>> amount
;
991 /* For communication between sparc_ip and get_expression. */
992 static char *expr_end
;
994 /* Values for `special_case'.
995 Instructions that require wierd handling because they're longer than
997 #define SPECIAL_CASE_NONE 0
998 #define SPECIAL_CASE_SET 1
999 #define SPECIAL_CASE_SETSW 2
1000 #define SPECIAL_CASE_SETX 3
1001 /* FIXME: sparc-opc.c doesn't have necessary "S" trigger to enable this. */
1002 #define SPECIAL_CASE_FDIV 4
1004 /* Bit masks of various insns. */
1005 #define NOP_INSN 0x01000000
1006 #define OR_INSN 0x80100000
1007 #define XOR_INSN 0x80180000
1008 #define FMOVS_INSN 0x81A00020
1009 #define SETHI_INSN 0x01000000
1010 #define SLLX_INSN 0x81281000
1011 #define SRA_INSN 0x81380000
1013 /* The last instruction to be assembled. */
1014 static const struct sparc_opcode
*last_insn
;
1015 /* The assembled opcode of `last_insn'. */
1016 static unsigned long last_opcode
;
1018 /* Handle the set and setuw synthetic instructions. */
1021 synthetize_setuw (insn
)
1022 const struct sparc_opcode
*insn
;
1024 int need_hi22_p
= 0;
1025 int rd
= (the_insn
.opcode
& RD (~0)) >> 25;
1027 if (the_insn
.exp
.X_op
== O_constant
)
1029 if (SPARC_OPCODE_ARCH_V9_P (max_architecture
))
1031 if (sizeof (offsetT
) > 4
1032 && (the_insn
.exp
.X_add_number
< 0
1033 || the_insn
.exp
.X_add_number
> (offsetT
) U0xffffffff
))
1034 as_warn (_("set: number not in 0..4294967295 range"));
1038 if (sizeof (offsetT
) > 4
1039 && (the_insn
.exp
.X_add_number
< -(offsetT
) U0x80000000
1040 || the_insn
.exp
.X_add_number
> (offsetT
) U0xffffffff
))
1041 as_warn (_("set: number not in -2147483648..4294967295 range"));
1042 the_insn
.exp
.X_add_number
= (int) the_insn
.exp
.X_add_number
;
1046 /* See if operand is absolute and small; skip sethi if so. */
1047 if (the_insn
.exp
.X_op
!= O_constant
1048 || the_insn
.exp
.X_add_number
>= (1 << 12)
1049 || the_insn
.exp
.X_add_number
< -(1 << 12))
1051 the_insn
.opcode
= (SETHI_INSN
| RD (rd
)
1052 | ((the_insn
.exp
.X_add_number
>> 10)
1053 & (the_insn
.exp
.X_op
== O_constant
1055 the_insn
.reloc
= (the_insn
.exp
.X_op
!= O_constant
1056 ? BFD_RELOC_HI22
: BFD_RELOC_NONE
);
1057 output_insn (insn
, &the_insn
);
1061 /* See if operand has no low-order bits; skip OR if so. */
1062 if (the_insn
.exp
.X_op
!= O_constant
1063 || (need_hi22_p
&& (the_insn
.exp
.X_add_number
& 0x3FF) != 0)
1066 the_insn
.opcode
= (OR_INSN
| (need_hi22_p
? RS1 (rd
) : 0)
1068 | (the_insn
.exp
.X_add_number
1069 & (the_insn
.exp
.X_op
!= O_constant
1070 ? 0 : need_hi22_p
? 0x3ff : 0x1fff)));
1071 the_insn
.reloc
= (the_insn
.exp
.X_op
!= O_constant
1072 ? BFD_RELOC_LO10
: BFD_RELOC_NONE
);
1073 output_insn (insn
, &the_insn
);
1077 /* Handle the setsw synthetic instruction. */
1080 synthetize_setsw (insn
)
1081 const struct sparc_opcode
*insn
;
1085 rd
= (the_insn
.opcode
& RD (~0)) >> 25;
1087 if (the_insn
.exp
.X_op
!= O_constant
)
1089 synthetize_setuw (insn
);
1091 /* Need to sign extend it. */
1092 the_insn
.opcode
= (SRA_INSN
| RS1 (rd
) | RD (rd
));
1093 the_insn
.reloc
= BFD_RELOC_NONE
;
1094 output_insn (insn
, &the_insn
);
1098 if (sizeof (offsetT
) > 4
1099 && (the_insn
.exp
.X_add_number
< -(offsetT
) U0x80000000
1100 || the_insn
.exp
.X_add_number
> (offsetT
) U0xffffffff
))
1101 as_warn (_("setsw: number not in -2147483648..4294967295 range"));
1103 low32
= the_insn
.exp
.X_add_number
;
1107 synthetize_setuw (insn
);
1113 the_insn
.reloc
= BFD_RELOC_NONE
;
1114 /* See if operand is absolute and small; skip sethi if so. */
1115 if (low32
< -(1 << 12))
1117 the_insn
.opcode
= (SETHI_INSN
| RD (rd
)
1118 | (((~the_insn
.exp
.X_add_number
) >> 10) & 0x3fffff));
1119 output_insn (insn
, &the_insn
);
1120 low32
= 0x1c00 | (low32
& 0x3ff);
1121 opc
= RS1 (rd
) | XOR_INSN
;
1124 the_insn
.opcode
= (opc
| RD (rd
) | IMMED
1125 | (low32
& 0x1fff));
1126 output_insn (insn
, &the_insn
);
1129 /* Handle the setsw synthetic instruction. */
1132 synthetize_setx (insn
)
1133 const struct sparc_opcode
*insn
;
1135 int upper32
, lower32
;
1136 int tmpreg
= (the_insn
.opcode
& RS1 (~0)) >> 14;
1137 int dstreg
= (the_insn
.opcode
& RD (~0)) >> 25;
1139 int need_hh22_p
= 0, need_hm10_p
= 0, need_hi22_p
= 0, need_lo10_p
= 0;
1140 int need_xor10_p
= 0;
1142 #define SIGNEXT32(x) ((((x) & U0xffffffff) ^ U0x80000000) - U0x80000000)
1143 lower32
= SIGNEXT32 (the_insn
.exp
.X_add_number
);
1144 upper32
= SIGNEXT32 (BSR (the_insn
.exp
.X_add_number
, 32));
1147 upper_dstreg
= tmpreg
;
1148 /* The tmp reg should not be the dst reg. */
1149 if (tmpreg
== dstreg
)
1150 as_warn (_("setx: temporary register same as destination register"));
1152 /* ??? Obviously there are other optimizations we can do
1153 (e.g. sethi+shift for 0x1f0000000) and perhaps we shouldn't be
1154 doing some of these. Later. If you do change things, try to
1155 change all of this to be table driven as well. */
1156 /* What to output depends on the number if it's constant.
1157 Compute that first, then output what we've decided upon. */
1158 if (the_insn
.exp
.X_op
!= O_constant
)
1160 if (sparc_arch_size
== 32)
1162 /* When arch size is 32, we want setx to be equivalent
1163 to setuw for anything but constants. */
1164 the_insn
.exp
.X_add_number
&= 0xffffffff;
1165 synthetize_setuw (insn
);
1168 need_hh22_p
= need_hm10_p
= need_hi22_p
= need_lo10_p
= 1;
1174 /* Reset X_add_number, we've extracted it as upper32/lower32.
1175 Otherwise fixup_segment will complain about not being able to
1176 write an 8 byte number in a 4 byte field. */
1177 the_insn
.exp
.X_add_number
= 0;
1179 /* Only need hh22 if `or' insn can't handle constant. */
1180 if (upper32
< -(1 << 12) || upper32
>= (1 << 12))
1183 /* Does bottom part (after sethi) have bits? */
1184 if ((need_hh22_p
&& (upper32
& 0x3ff) != 0)
1185 /* No hh22, but does upper32 still have bits we can't set
1187 || (! need_hh22_p
&& upper32
!= 0 && upper32
!= -1))
1190 /* If the lower half is all zero, we build the upper half directly
1191 into the dst reg. */
1193 /* Need lower half if number is zero or 0xffffffff00000000. */
1194 || (! need_hh22_p
&& ! need_hm10_p
))
1196 /* No need for sethi if `or' insn can handle constant. */
1197 if (lower32
< -(1 << 12) || lower32
>= (1 << 12)
1198 /* Note that we can't use a negative constant in the `or'
1199 insn unless the upper 32 bits are all ones. */
1200 || (lower32
< 0 && upper32
!= -1)
1201 || (lower32
>= 0 && upper32
== -1))
1204 if (need_hi22_p
&& upper32
== -1)
1207 /* Does bottom part (after sethi) have bits? */
1208 else if ((need_hi22_p
&& (lower32
& 0x3ff) != 0)
1210 || (! need_hi22_p
&& (lower32
& 0x1fff) != 0)
1211 /* Need `or' if we didn't set anything else. */
1212 || (! need_hi22_p
&& ! need_hh22_p
&& ! need_hm10_p
))
1216 /* Output directly to dst reg if lower 32 bits are all zero. */
1217 upper_dstreg
= dstreg
;
1220 if (!upper_dstreg
&& dstreg
)
1221 as_warn (_("setx: illegal temporary register g0"));
1225 the_insn
.opcode
= (SETHI_INSN
| RD (upper_dstreg
)
1226 | ((upper32
>> 10) & 0x3fffff));
1227 the_insn
.reloc
= (the_insn
.exp
.X_op
!= O_constant
1228 ? BFD_RELOC_SPARC_HH22
: BFD_RELOC_NONE
);
1229 output_insn (insn
, &the_insn
);
1234 the_insn
.opcode
= (SETHI_INSN
| RD (dstreg
)
1235 | (((need_xor10_p
? ~lower32
: lower32
)
1236 >> 10) & 0x3fffff));
1237 the_insn
.reloc
= (the_insn
.exp
.X_op
!= O_constant
1238 ? BFD_RELOC_SPARC_LM22
: BFD_RELOC_NONE
);
1239 output_insn (insn
, &the_insn
);
1244 the_insn
.opcode
= (OR_INSN
1245 | (need_hh22_p
? RS1 (upper_dstreg
) : 0)
1248 | (upper32
& (need_hh22_p
? 0x3ff : 0x1fff)));
1249 the_insn
.reloc
= (the_insn
.exp
.X_op
!= O_constant
1250 ? BFD_RELOC_SPARC_HM10
: BFD_RELOC_NONE
);
1251 output_insn (insn
, &the_insn
);
1256 /* FIXME: One nice optimization to do here is to OR the low part
1257 with the highpart if hi22 isn't needed and the low part is
1259 the_insn
.opcode
= (OR_INSN
| (need_hi22_p
? RS1 (dstreg
) : 0)
1262 | (lower32
& (need_hi22_p
? 0x3ff : 0x1fff)));
1263 the_insn
.reloc
= (the_insn
.exp
.X_op
!= O_constant
1264 ? BFD_RELOC_LO10
: BFD_RELOC_NONE
);
1265 output_insn (insn
, &the_insn
);
1268 /* If we needed to build the upper part, shift it into place. */
1269 if (need_hh22_p
|| need_hm10_p
)
1271 the_insn
.opcode
= (SLLX_INSN
| RS1 (upper_dstreg
) | RD (upper_dstreg
)
1273 the_insn
.reloc
= BFD_RELOC_NONE
;
1274 output_insn (insn
, &the_insn
);
1277 /* To get -1 in upper32, we do sethi %hi(~x), r; xor r, -0x400 | x, r. */
1280 the_insn
.opcode
= (XOR_INSN
| RS1 (dstreg
) | RD (dstreg
) | IMMED
1281 | 0x1c00 | (lower32
& 0x3ff));
1282 the_insn
.reloc
= BFD_RELOC_NONE
;
1283 output_insn (insn
, &the_insn
);
1286 /* If we needed to build both upper and lower parts, OR them together. */
1287 else if ((need_hh22_p
|| need_hm10_p
) && (need_hi22_p
|| need_lo10_p
))
1289 the_insn
.opcode
= (OR_INSN
| RS1 (dstreg
) | RS2 (upper_dstreg
)
1291 the_insn
.reloc
= BFD_RELOC_NONE
;
1292 output_insn (insn
, &the_insn
);
1296 /* Main entry point to assemble one instruction. */
1302 const struct sparc_opcode
*insn
;
1306 special_case
= sparc_ip (str
, &insn
);
1310 /* We warn about attempts to put a floating point branch in a delay slot,
1311 unless the delay slot has been annulled. */
1312 if (last_insn
!= NULL
1313 && (insn
->flags
& F_FBR
) != 0
1314 && (last_insn
->flags
& F_DELAYED
) != 0
1315 /* ??? This test isn't completely accurate. We assume anything with
1316 F_{UNBR,CONDBR,FBR} set is annullable. */
1317 && ((last_insn
->flags
& (F_UNBR
| F_CONDBR
| F_FBR
)) == 0
1318 || (last_opcode
& ANNUL
) == 0))
1319 as_warn (_("FP branch in delay slot"));
1321 /* SPARC before v9 requires a nop instruction between a floating
1322 point instruction and a floating point branch. We insert one
1323 automatically, with a warning. */
1324 if (max_architecture
< SPARC_OPCODE_ARCH_V9
1325 && last_insn
!= NULL
1326 && (insn
->flags
& F_FBR
) != 0
1327 && (last_insn
->flags
& F_FLOAT
) != 0)
1329 struct sparc_it nop_insn
;
1331 nop_insn
.opcode
= NOP_INSN
;
1332 nop_insn
.reloc
= BFD_RELOC_NONE
;
1333 output_insn (insn
, &nop_insn
);
1334 as_warn (_("FP branch preceded by FP instruction; NOP inserted"));
1337 switch (special_case
)
1339 case SPECIAL_CASE_NONE
:
1341 output_insn (insn
, &the_insn
);
1344 case SPECIAL_CASE_SETSW
:
1345 synthetize_setsw (insn
);
1348 case SPECIAL_CASE_SET
:
1349 synthetize_setuw (insn
);
1352 case SPECIAL_CASE_SETX
:
1353 synthetize_setx (insn
);
1356 case SPECIAL_CASE_FDIV
:
1358 int rd
= (the_insn
.opcode
>> 25) & 0x1f;
1360 output_insn (insn
, &the_insn
);
1362 /* According to information leaked from Sun, the "fdiv" instructions
1363 on early SPARC machines would produce incorrect results sometimes.
1364 The workaround is to add an fmovs of the destination register to
1365 itself just after the instruction. This was true on machines
1366 with Weitek 1165 float chips, such as the Sun-4/260 and /280. */
1367 assert (the_insn
.reloc
== BFD_RELOC_NONE
);
1368 the_insn
.opcode
= FMOVS_INSN
| rd
| RD (rd
);
1369 output_insn (insn
, &the_insn
);
1374 as_fatal (_("failed special case insn sanity check"));
1378 /* Subroutine of md_assemble to do the actual parsing. */
1381 sparc_ip (str
, pinsn
)
1383 const struct sparc_opcode
**pinsn
;
1385 char *error_message
= "";
1389 const struct sparc_opcode
*insn
;
1391 unsigned long opcode
;
1392 unsigned int mask
= 0;
1396 int special_case
= SPECIAL_CASE_NONE
;
1403 while (ISLOWER (*s
) || ISDIGIT (*s
));
1420 as_bad (_("Unknown opcode: `%s'"), str
);
1422 return special_case
;
1424 insn
= (struct sparc_opcode
*) hash_find (op_hash
, str
);
1428 as_bad (_("Unknown opcode: `%s'"), str
);
1429 return special_case
;
1439 opcode
= insn
->match
;
1440 memset (&the_insn
, '\0', sizeof (the_insn
));
1441 the_insn
.reloc
= BFD_RELOC_NONE
;
1444 /* Build the opcode, checking as we go to make sure that the
1446 for (args
= insn
->args
;; ++args
)
1454 /* Parse a series of masks. */
1461 if (! parse_keyword_arg (sparc_encode_membar
, &s
,
1464 error_message
= _(": invalid membar mask name");
1470 if (*s
== '|' || *s
== '+')
1478 if (! parse_const_expr_arg (&s
, &kmask
))
1480 error_message
= _(": invalid membar mask expression");
1483 if (kmask
< 0 || kmask
> 127)
1485 error_message
= _(": invalid membar mask number");
1490 opcode
|= MEMBAR (kmask
);
1498 if (! parse_const_expr_arg (&s
, &smask
))
1500 error_message
= _(": invalid siam mode expression");
1503 if (smask
< 0 || smask
> 7)
1505 error_message
= _(": invalid siam mode number");
1516 /* Parse a prefetch function. */
1519 if (! parse_keyword_arg (sparc_encode_prefetch
, &s
, &fcn
))
1521 error_message
= _(": invalid prefetch function name");
1527 if (! parse_const_expr_arg (&s
, &fcn
))
1529 error_message
= _(": invalid prefetch function expression");
1532 if (fcn
< 0 || fcn
> 31)
1534 error_message
= _(": invalid prefetch function number");
1544 /* Parse a sparc64 privileged register. */
1547 struct priv_reg_entry
*p
= priv_reg_table
;
1548 unsigned int len
= 9999999; /* Init to make gcc happy. */
1551 while (p
->name
[0] > s
[0])
1553 while (p
->name
[0] == s
[0])
1555 len
= strlen (p
->name
);
1556 if (strncmp (p
->name
, s
, len
) == 0)
1560 if (p
->name
[0] != s
[0])
1562 error_message
= _(": unrecognizable privileged register");
1566 opcode
|= (p
->regnum
<< 14);
1568 opcode
|= (p
->regnum
<< 25);
1574 error_message
= _(": unrecognizable privileged register");
1580 /* Parse a v9a/v9b ancillary state register. */
1583 struct priv_reg_entry
*p
= v9a_asr_table
;
1584 unsigned int len
= 9999999; /* Init to make gcc happy. */
1587 while (p
->name
[0] > s
[0])
1589 while (p
->name
[0] == s
[0])
1591 len
= strlen (p
->name
);
1592 if (strncmp (p
->name
, s
, len
) == 0)
1596 if (p
->name
[0] != s
[0])
1598 error_message
= _(": unrecognizable v9a or v9b ancillary state register");
1601 if (*args
== '/' && (p
->regnum
== 20 || p
->regnum
== 21))
1603 error_message
= _(": rd on write only ancillary state register");
1607 && (insn
->architecture
1608 & SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_V9A
)))
1610 /* %sys_tick and %sys_tick_cmpr are v9bnotv9a */
1611 error_message
= _(": unrecognizable v9a ancillary state register");
1615 opcode
|= (p
->regnum
<< 14);
1617 opcode
|= (p
->regnum
<< 25);
1623 error_message
= _(": unrecognizable v9a or v9b ancillary state register");
1629 if (strncmp (s
, "%asr", 4) == 0)
1637 while (ISDIGIT (*s
))
1639 num
= num
* 10 + *s
- '0';
1643 if (current_architecture
>= SPARC_OPCODE_ARCH_V9
)
1645 if (num
< 16 || 31 < num
)
1647 error_message
= _(": asr number must be between 16 and 31");
1653 if (num
< 0 || 31 < num
)
1655 error_message
= _(": asr number must be between 0 and 31");
1660 opcode
|= (*args
== 'M' ? RS1 (num
) : RD (num
));
1665 error_message
= _(": expecting %asrN");
1672 the_insn
.reloc
= BFD_RELOC_SPARC_11
;
1676 the_insn
.reloc
= BFD_RELOC_SPARC_10
;
1680 /* V8 systems don't understand BFD_RELOC_SPARC_5. */
1681 if (SPARC_OPCODE_ARCH_V9_P (max_architecture
))
1682 the_insn
.reloc
= BFD_RELOC_SPARC_5
;
1684 the_insn
.reloc
= BFD_RELOC_SPARC13
;
1685 /* These fields are unsigned, but for upward compatibility,
1686 allow negative values as well. */
1690 /* V8 systems don't understand BFD_RELOC_SPARC_6. */
1691 if (SPARC_OPCODE_ARCH_V9_P (max_architecture
))
1692 the_insn
.reloc
= BFD_RELOC_SPARC_6
;
1694 the_insn
.reloc
= BFD_RELOC_SPARC13
;
1695 /* These fields are unsigned, but for upward compatibility,
1696 allow negative values as well. */
1700 the_insn
.reloc
= /* RELOC_WDISP2_14 */ BFD_RELOC_SPARC_WDISP16
;
1705 the_insn
.reloc
= BFD_RELOC_SPARC_WDISP19
;
1710 if (*s
== 'p' && s
[1] == 'n')
1718 if (*s
== 'p' && s
[1] == 't')
1730 if (strncmp (s
, "%icc", 4) == 0)
1742 if (strncmp (s
, "%xcc", 4) == 0)
1754 if (strncmp (s
, "%fcc0", 5) == 0)
1766 if (strncmp (s
, "%fcc1", 5) == 0)
1778 if (strncmp (s
, "%fcc2", 5) == 0)
1790 if (strncmp (s
, "%fcc3", 5) == 0)
1798 if (strncmp (s
, "%pc", 3) == 0)
1806 if (strncmp (s
, "%tick", 5) == 0)
1813 case '\0': /* End of args. */
1814 if (s
[0] == ',' && s
[1] == '%')
1816 static const struct tls_ops
{
1817 /* The name as it appears in assembler. */
1819 /* strlen (name), precomputed for speed */
1821 /* The reloc this pseudo-op translates to. */
1826 { "tgd_add", 7, BFD_RELOC_SPARC_TLS_GD_ADD
, 0 },
1827 { "tgd_call", 8, BFD_RELOC_SPARC_TLS_GD_CALL
, 1 },
1828 { "tldm_add", 8, BFD_RELOC_SPARC_TLS_LDM_ADD
, 0 },
1829 { "tldm_call", 9, BFD_RELOC_SPARC_TLS_LDM_CALL
, 1 },
1830 { "tldo_add", 8, BFD_RELOC_SPARC_TLS_LDO_ADD
, 0 },
1831 { "tie_ldx", 7, BFD_RELOC_SPARC_TLS_IE_LDX
, 0 },
1832 { "tie_ld", 6, BFD_RELOC_SPARC_TLS_IE_LD
, 0 },
1833 { "tie_add", 7, BFD_RELOC_SPARC_TLS_IE_ADD
, 0 }
1835 const struct tls_ops
*o
;
1839 for (o
= tls_ops
; o
->name
; o
++)
1840 if (strncmp (s
+ 2, o
->name
, o
->len
) == 0)
1842 if (o
->name
== NULL
)
1845 if (s
[o
->len
+ 2] != '(')
1847 as_bad (_("Illegal operands: %%%s requires arguments in ()"), o
->name
);
1848 return special_case
;
1851 if (! o
->call
&& the_insn
.reloc
!= BFD_RELOC_NONE
)
1853 as_bad (_("Illegal operands: %%%s cannot be used together with other relocs in the insn ()"),
1855 return special_case
;
1859 && (the_insn
.reloc
!= BFD_RELOC_32_PCREL_S2
1860 || the_insn
.exp
.X_add_number
!= 0
1861 || the_insn
.exp
.X_add_symbol
1862 != symbol_find_or_make ("__tls_get_addr")))
1864 as_bad (_("Illegal operands: %%%s can be only used with call __tls_get_addr"),
1866 return special_case
;
1869 the_insn
.reloc
= o
->reloc
;
1870 memset (&the_insn
.exp
, 0, sizeof (the_insn
.exp
));
1873 for (s1
= s
; *s1
&& *s1
!= ',' && *s1
!= ']'; s1
++)
1876 else if (*s1
== ')')
1885 as_bad (_("Illegal operands: %%%s requires arguments in ()"), o
->name
);
1886 return special_case
;
1890 (void) get_expression (s
);
1910 case '[': /* These must match exactly. */
1918 case '#': /* Must be at least one digit. */
1921 while (ISDIGIT (*s
))
1929 case 'C': /* Coprocessor state register. */
1930 if (strncmp (s
, "%csr", 4) == 0)
1937 case 'b': /* Next operand is a coprocessor register. */
1940 if (*s
++ == '%' && *s
++ == 'c' && ISDIGIT (*s
))
1945 mask
= 10 * (mask
- '0') + (*s
++ - '0');
1959 opcode
|= mask
<< 14;
1967 opcode
|= mask
<< 25;
1973 case 'r': /* next operand must be a register */
1983 case 'f': /* frame pointer */
1991 case 'g': /* global register */
2000 case 'i': /* in register */
2004 mask
= c
- '0' + 24;
2009 case 'l': /* local register */
2013 mask
= (c
- '0' + 16);
2018 case 'o': /* out register */
2022 mask
= (c
- '0' + 8);
2027 case 's': /* stack pointer */
2035 case 'r': /* any register */
2036 if (!ISDIGIT ((c
= *s
++)))
2053 if ((c
= 10 * (c
- '0') + (*s
++ - '0')) >= 32)
2069 if ((mask
& ~1) == 2 && sparc_arch_size
== 64
2070 && no_undeclared_regs
&& ! globals
[mask
])
2071 as_bad (_("detected global register use not covered by .register pseudo-op"));
2073 /* Got the register, now figure out where
2074 it goes in the opcode. */
2078 opcode
|= mask
<< 14;
2086 opcode
|= mask
<< 25;
2090 opcode
|= (mask
<< 25) | (mask
<< 14);
2094 opcode
|= (mask
<< 25) | (mask
<< 0);
2100 case 'e': /* next operand is a floating point register */
2115 && ((format
= *s
) == 'f')
2118 for (mask
= 0; ISDIGIT (*s
); ++s
)
2120 mask
= 10 * mask
+ (*s
- '0');
2121 } /* read the number */
2129 } /* register must be even numbered */
2137 } /* register must be multiple of 4 */
2141 if (SPARC_OPCODE_ARCH_V9_P (max_architecture
))
2142 error_message
= _(": There are only 64 f registers; [0-63]");
2144 error_message
= _(": There are only 32 f registers; [0-31]");
2147 else if (mask
>= 32)
2149 if (SPARC_OPCODE_ARCH_V9_P (max_architecture
))
2151 if (*args
== 'e' || *args
== 'f' || *args
== 'g')
2154 = _(": There are only 32 single precision f registers; [0-31]");
2158 mask
-= 31; /* wrap high bit */
2162 error_message
= _(": There are only 32 f registers; [0-31]");
2170 } /* if not an 'f' register. */
2177 opcode
|= RS1 (mask
);
2183 opcode
|= RS2 (mask
);
2189 opcode
|= RD (mask
);
2198 if (strncmp (s
, "%fsr", 4) == 0)
2205 case '0': /* 64 bit immediate (set, setsw, setx insn) */
2206 the_insn
.reloc
= BFD_RELOC_NONE
; /* reloc handled elsewhere */
2209 case 'l': /* 22 bit PC relative immediate */
2210 the_insn
.reloc
= BFD_RELOC_SPARC_WDISP22
;
2214 case 'L': /* 30 bit immediate */
2215 the_insn
.reloc
= BFD_RELOC_32_PCREL_S2
;
2220 case 'n': /* 22 bit immediate */
2221 the_insn
.reloc
= BFD_RELOC_SPARC22
;
2224 case 'i': /* 13 bit immediate */
2225 the_insn
.reloc
= BFD_RELOC_SPARC13
;
2235 char *op_arg
= NULL
;
2236 static expressionS op_exp
;
2237 bfd_reloc_code_real_type old_reloc
= the_insn
.reloc
;
2239 /* Check for %hi, etc. */
2242 static const struct ops
{
2243 /* The name as it appears in assembler. */
2245 /* strlen (name), precomputed for speed */
2247 /* The reloc this pseudo-op translates to. */
2249 /* Non-zero if for v9 only. */
2251 /* Non-zero if can be used in pc-relative contexts. */
2252 int pcrel_p
;/*FIXME:wip*/
2254 /* hix/lox must appear before hi/lo so %hix won't be
2255 mistaken for %hi. */
2256 { "hix", 3, BFD_RELOC_SPARC_HIX22
, 1, 0 },
2257 { "lox", 3, BFD_RELOC_SPARC_LOX10
, 1, 0 },
2258 { "hi", 2, BFD_RELOC_HI22
, 0, 1 },
2259 { "lo", 2, BFD_RELOC_LO10
, 0, 1 },
2260 { "hh", 2, BFD_RELOC_SPARC_HH22
, 1, 1 },
2261 { "hm", 2, BFD_RELOC_SPARC_HM10
, 1, 1 },
2262 { "lm", 2, BFD_RELOC_SPARC_LM22
, 1, 1 },
2263 { "h44", 3, BFD_RELOC_SPARC_H44
, 1, 0 },
2264 { "m44", 3, BFD_RELOC_SPARC_M44
, 1, 0 },
2265 { "l44", 3, BFD_RELOC_SPARC_L44
, 1, 0 },
2266 { "uhi", 3, BFD_RELOC_SPARC_HH22
, 1, 0 },
2267 { "ulo", 3, BFD_RELOC_SPARC_HM10
, 1, 0 },
2268 { "tgd_hi22", 8, BFD_RELOC_SPARC_TLS_GD_HI22
, 0, 0 },
2269 { "tgd_lo10", 8, BFD_RELOC_SPARC_TLS_GD_LO10
, 0, 0 },
2270 { "tldm_hi22", 9, BFD_RELOC_SPARC_TLS_LDM_HI22
, 0, 0 },
2271 { "tldm_lo10", 9, BFD_RELOC_SPARC_TLS_LDM_LO10
, 0, 0 },
2272 { "tldo_hix22", 10, BFD_RELOC_SPARC_TLS_LDO_HIX22
, 0,
2274 { "tldo_lox10", 10, BFD_RELOC_SPARC_TLS_LDO_LOX10
, 0,
2276 { "tie_hi22", 8, BFD_RELOC_SPARC_TLS_IE_HI22
, 0, 0 },
2277 { "tie_lo10", 8, BFD_RELOC_SPARC_TLS_IE_LO10
, 0, 0 },
2278 { "tle_hix22", 9, BFD_RELOC_SPARC_TLS_LE_HIX22
, 0, 0 },
2279 { "tle_lox10", 9, BFD_RELOC_SPARC_TLS_LE_LOX10
, 0, 0 },
2280 { NULL
, 0, 0, 0, 0 }
2282 const struct ops
*o
;
2284 for (o
= ops
; o
->name
; o
++)
2285 if (strncmp (s
+ 1, o
->name
, o
->len
) == 0)
2287 if (o
->name
== NULL
)
2290 if (s
[o
->len
+ 1] != '(')
2292 as_bad (_("Illegal operands: %%%s requires arguments in ()"), o
->name
);
2293 return special_case
;
2297 the_insn
.reloc
= o
->reloc
;
2302 /* Note that if the get_expression() fails, we will still
2303 have created U entries in the symbol table for the
2304 'symbols' in the input string. Try not to create U
2305 symbols for registers, etc. */
2307 /* This stuff checks to see if the expression ends in
2308 +%reg. If it does, it removes the register from
2309 the expression, and re-sets 's' to point to the
2316 for (s1
= s
; *s1
&& *s1
!= ',' && *s1
!= ']'; s1
++)
2319 else if (*s1
== ')')
2328 as_bad (_("Illegal operands: %%%s requires arguments in ()"), op_arg
);
2329 return special_case
;
2333 (void) get_expression (s
);
2336 if (*s
== ',' || *s
== ']' || !*s
)
2338 if (*s
!= '+' && *s
!= '-')
2340 as_bad (_("Illegal operands: Can't do arithmetics other than + and - involving %%%s()"), op_arg
);
2341 return special_case
;
2345 op_exp
= the_insn
.exp
;
2346 memset (&the_insn
.exp
, 0, sizeof (the_insn
.exp
));
2349 for (s1
= s
; *s1
&& *s1
!= ',' && *s1
!= ']'; s1
++)
2352 if (s1
!= s
&& ISDIGIT (s1
[-1]))
2354 if (s1
[-2] == '%' && s1
[-3] == '+')
2356 else if (strchr ("goli0123456789", s1
[-2]) && s1
[-3] == '%' && s1
[-4] == '+')
2363 if (op_arg
&& s1
== s
+ 1)
2364 the_insn
.exp
.X_op
= O_absent
;
2366 (void) get_expression (s
);
2378 (void) get_expression (s
);
2386 the_insn
.exp2
= the_insn
.exp
;
2387 the_insn
.exp
= op_exp
;
2388 if (the_insn
.exp2
.X_op
== O_absent
)
2389 the_insn
.exp2
.X_op
= O_illegal
;
2390 else if (the_insn
.exp
.X_op
== O_absent
)
2392 the_insn
.exp
= the_insn
.exp2
;
2393 the_insn
.exp2
.X_op
= O_illegal
;
2395 else if (the_insn
.exp
.X_op
== O_constant
)
2397 valueT val
= the_insn
.exp
.X_add_number
;
2398 switch (the_insn
.reloc
)
2403 case BFD_RELOC_SPARC_HH22
:
2404 val
= BSR (val
, 32);
2407 case BFD_RELOC_SPARC_LM22
:
2408 case BFD_RELOC_HI22
:
2409 val
= (val
>> 10) & 0x3fffff;
2412 case BFD_RELOC_SPARC_HM10
:
2413 val
= BSR (val
, 32);
2416 case BFD_RELOC_LO10
:
2420 case BFD_RELOC_SPARC_H44
:
2425 case BFD_RELOC_SPARC_M44
:
2430 case BFD_RELOC_SPARC_L44
:
2434 case BFD_RELOC_SPARC_HIX22
:
2436 val
= (val
>> 10) & 0x3fffff;
2439 case BFD_RELOC_SPARC_LOX10
:
2440 val
= (val
& 0x3ff) | 0x1c00;
2443 the_insn
.exp
= the_insn
.exp2
;
2444 the_insn
.exp
.X_add_number
+= val
;
2445 the_insn
.exp2
.X_op
= O_illegal
;
2446 the_insn
.reloc
= old_reloc
;
2448 else if (the_insn
.exp2
.X_op
!= O_constant
)
2450 as_bad (_("Illegal operands: Can't add non-constant expression to %%%s()"), op_arg
);
2451 return special_case
;
2455 if (old_reloc
!= BFD_RELOC_SPARC13
2456 || the_insn
.reloc
!= BFD_RELOC_LO10
2457 || sparc_arch_size
!= 64
2460 as_bad (_("Illegal operands: Can't do arithmetics involving %%%s() of a relocatable symbol"), op_arg
);
2461 return special_case
;
2463 the_insn
.reloc
= BFD_RELOC_SPARC_OLO10
;
2467 /* Check for constants that don't require emitting a reloc. */
2468 if (the_insn
.exp
.X_op
== O_constant
2469 && the_insn
.exp
.X_add_symbol
== 0
2470 && the_insn
.exp
.X_op_symbol
== 0)
2472 /* For pc-relative call instructions, we reject
2473 constants to get better code. */
2475 && the_insn
.reloc
== BFD_RELOC_32_PCREL_S2
2476 && in_signed_range (the_insn
.exp
.X_add_number
, 0x3fff))
2478 error_message
= _(": PC-relative operand can't be a constant");
2482 if (the_insn
.reloc
>= BFD_RELOC_SPARC_TLS_GD_HI22
2483 && the_insn
.reloc
<= BFD_RELOC_SPARC_TLS_TPOFF64
)
2485 error_message
= _(": TLS operand can't be a constant");
2489 /* Constants that won't fit are checked in md_apply_fix3
2490 and bfd_install_relocation.
2491 ??? It would be preferable to install the constants
2492 into the insn here and save having to create a fixS
2493 for each one. There already exists code to handle
2494 all the various cases (e.g. in md_apply_fix3 and
2495 bfd_install_relocation) so duplicating all that code
2496 here isn't right. */
2516 if (! parse_keyword_arg (sparc_encode_asi
, &s
, &asi
))
2518 error_message
= _(": invalid ASI name");
2524 if (! parse_const_expr_arg (&s
, &asi
))
2526 error_message
= _(": invalid ASI expression");
2529 if (asi
< 0 || asi
> 255)
2531 error_message
= _(": invalid ASI number");
2535 opcode
|= ASI (asi
);
2537 } /* Alternate space. */
2540 if (strncmp (s
, "%psr", 4) == 0)
2547 case 'q': /* Floating point queue. */
2548 if (strncmp (s
, "%fq", 3) == 0)
2555 case 'Q': /* Coprocessor queue. */
2556 if (strncmp (s
, "%cq", 3) == 0)
2564 if (strcmp (str
, "set") == 0
2565 || strcmp (str
, "setuw") == 0)
2567 special_case
= SPECIAL_CASE_SET
;
2570 else if (strcmp (str
, "setsw") == 0)
2572 special_case
= SPECIAL_CASE_SETSW
;
2575 else if (strcmp (str
, "setx") == 0)
2577 special_case
= SPECIAL_CASE_SETX
;
2580 else if (strncmp (str
, "fdiv", 4) == 0)
2582 special_case
= SPECIAL_CASE_FDIV
;
2588 if (strncmp (s
, "%asi", 4) != 0)
2594 if (strncmp (s
, "%fprs", 5) != 0)
2600 if (strncmp (s
, "%ccr", 4) != 0)
2606 if (strncmp (s
, "%tbr", 4) != 0)
2612 if (strncmp (s
, "%wim", 4) != 0)
2619 char *push
= input_line_pointer
;
2622 input_line_pointer
= s
;
2624 if (e
.X_op
== O_constant
)
2626 int n
= e
.X_add_number
;
2627 if (n
!= e
.X_add_number
|| (n
& ~0x1ff) != 0)
2628 as_bad (_("OPF immediate operand out of range (0-0x1ff)"));
2630 opcode
|= e
.X_add_number
<< 5;
2633 as_bad (_("non-immediate OPF operand, ignored"));
2634 s
= input_line_pointer
;
2635 input_line_pointer
= push
;
2640 if (strncmp (s
, "%y", 2) != 0)
2648 /* Parse a sparclet cpreg. */
2650 if (! parse_keyword_arg (sparc_encode_sparclet_cpreg
, &s
, &cpreg
))
2652 error_message
= _(": invalid cpreg name");
2655 opcode
|= (*args
== 'U' ? RS1 (cpreg
) : RD (cpreg
));
2660 as_fatal (_("failed sanity check."));
2661 } /* switch on arg code. */
2663 /* Break out of for() loop. */
2665 } /* For each arg that we expect. */
2670 /* Args don't match. */
2671 if (&insn
[1] - sparc_opcodes
< sparc_num_opcodes
2672 && (insn
->name
== insn
[1].name
2673 || !strcmp (insn
->name
, insn
[1].name
)))
2681 as_bad (_("Illegal operands%s"), error_message
);
2682 return special_case
;
2687 /* We have a match. Now see if the architecture is OK. */
2688 int needed_arch_mask
= insn
->architecture
;
2693 ~(SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_V9
) - 1);
2694 if (! needed_arch_mask
)
2696 SPARC_OPCODE_ARCH_MASK (SPARC_OPCODE_ARCH_V9
);
2699 if (needed_arch_mask
2700 & SPARC_OPCODE_SUPPORTED (current_architecture
))
2703 /* Can we bump up the architecture? */
2704 else if (needed_arch_mask
2705 & SPARC_OPCODE_SUPPORTED (max_architecture
))
2707 enum sparc_opcode_arch_val needed_architecture
=
2708 sparc_ffs (SPARC_OPCODE_SUPPORTED (max_architecture
)
2709 & needed_arch_mask
);
2711 assert (needed_architecture
<= SPARC_OPCODE_ARCH_MAX
);
2713 && needed_architecture
> warn_after_architecture
)
2715 as_warn (_("architecture bumped from \"%s\" to \"%s\" on \"%s\""),
2716 sparc_opcode_archs
[current_architecture
].name
,
2717 sparc_opcode_archs
[needed_architecture
].name
,
2719 warn_after_architecture
= needed_architecture
;
2721 current_architecture
= needed_architecture
;
2724 /* ??? This seems to be a bit fragile. What if the next entry in
2725 the opcode table is the one we want and it is supported?
2726 It is possible to arrange the table today so that this can't
2727 happen but what about tomorrow? */
2730 int arch
, printed_one_p
= 0;
2732 char required_archs
[SPARC_OPCODE_ARCH_MAX
* 16];
2734 /* Create a list of the architectures that support the insn. */
2735 needed_arch_mask
&= ~SPARC_OPCODE_SUPPORTED (max_architecture
);
2737 arch
= sparc_ffs (needed_arch_mask
);
2738 while ((1 << arch
) <= needed_arch_mask
)
2740 if ((1 << arch
) & needed_arch_mask
)
2744 strcpy (p
, sparc_opcode_archs
[arch
].name
);
2751 as_bad (_("Architecture mismatch on \"%s\"."), str
);
2752 as_tsktsk (_(" (Requires %s; requested architecture is %s.)"),
2754 sparc_opcode_archs
[max_architecture
].name
);
2755 return special_case
;
2757 } /* If no match. */
2760 } /* Forever looking for a match. */
2762 the_insn
.opcode
= opcode
;
2763 return special_case
;
2766 /* Parse an argument that can be expressed as a keyword.
2767 (eg: #StoreStore or %ccfr).
2768 The result is a boolean indicating success.
2769 If successful, INPUT_POINTER is updated. */
2772 parse_keyword_arg (lookup_fn
, input_pointerP
, valueP
)
2773 int (*lookup_fn
) PARAMS ((const char *));
2774 char **input_pointerP
;
2780 p
= *input_pointerP
;
2781 for (q
= p
+ (*p
== '#' || *p
== '%');
2782 ISALNUM (*q
) || *q
== '_';
2787 value
= (*lookup_fn
) (p
);
2792 *input_pointerP
= q
;
2796 /* Parse an argument that is a constant expression.
2797 The result is a boolean indicating success. */
2800 parse_const_expr_arg (input_pointerP
, valueP
)
2801 char **input_pointerP
;
2804 char *save
= input_line_pointer
;
2807 input_line_pointer
= *input_pointerP
;
2808 /* The next expression may be something other than a constant
2809 (say if we're not processing the right variant of the insn).
2810 Don't call expression unless we're sure it will succeed as it will
2811 signal an error (which we want to defer until later). */
2812 /* FIXME: It might be better to define md_operand and have it recognize
2813 things like %asi, etc. but continuing that route through to the end
2814 is a lot of work. */
2815 if (*input_line_pointer
== '%')
2817 input_line_pointer
= save
;
2821 *input_pointerP
= input_line_pointer
;
2822 input_line_pointer
= save
;
2823 if (exp
.X_op
!= O_constant
)
2825 *valueP
= exp
.X_add_number
;
2829 /* Subroutine of sparc_ip to parse an expression. */
2832 get_expression (str
)
2838 save_in
= input_line_pointer
;
2839 input_line_pointer
= str
;
2840 seg
= expression (&the_insn
.exp
);
2841 if (seg
!= absolute_section
2842 && seg
!= text_section
2843 && seg
!= data_section
2844 && seg
!= bss_section
2845 && seg
!= undefined_section
)
2847 the_insn
.error
= _("bad segment");
2848 expr_end
= input_line_pointer
;
2849 input_line_pointer
= save_in
;
2852 expr_end
= input_line_pointer
;
2853 input_line_pointer
= save_in
;
2857 /* Subroutine of md_assemble to output one insn. */
2860 output_insn (insn
, the_insn
)
2861 const struct sparc_opcode
*insn
;
2862 struct sparc_it
*the_insn
;
2864 char *toP
= frag_more (4);
2866 /* Put out the opcode. */
2867 if (INSN_BIG_ENDIAN
)
2868 number_to_chars_bigendian (toP
, (valueT
) the_insn
->opcode
, 4);
2870 number_to_chars_littleendian (toP
, (valueT
) the_insn
->opcode
, 4);
2872 /* Put out the symbol-dependent stuff. */
2873 if (the_insn
->reloc
!= BFD_RELOC_NONE
)
2875 fixS
*fixP
= fix_new_exp (frag_now
, /* Which frag. */
2876 (toP
- frag_now
->fr_literal
), /* Where. */
2881 /* Turn off overflow checking in fixup_segment. We'll do our
2882 own overflow checking in md_apply_fix3. This is necessary because
2883 the insn size is 4 and fixup_segment will signal an overflow for
2884 large 8 byte quantities. */
2885 fixP
->fx_no_overflow
= 1;
2886 if (the_insn
->reloc
== BFD_RELOC_SPARC_OLO10
)
2887 fixP
->tc_fix_data
= the_insn
->exp2
.X_add_number
;
2891 last_opcode
= the_insn
->opcode
;
2894 dwarf2_emit_insn (4);
2898 /* This is identical to the md_atof in m68k.c. I think this is right,
2901 Turn a string in input_line_pointer into a floating point constant
2902 of type TYPE, and store the appropriate bytes in *LITP. The number
2903 of LITTLENUMS emitted is stored in *SIZEP. An error message is
2904 returned, or NULL on OK. */
2906 /* Equal to MAX_PRECISION in atof-ieee.c. */
2907 #define MAX_LITTLENUMS 6
2910 md_atof (type
, litP
, sizeP
)
2916 LITTLENUM_TYPE words
[MAX_LITTLENUMS
];
2947 return _("Bad call to MD_ATOF()");
2950 t
= atof_ieee (input_line_pointer
, type
, words
);
2952 input_line_pointer
= t
;
2953 *sizeP
= prec
* sizeof (LITTLENUM_TYPE
);
2955 if (target_big_endian
)
2957 for (i
= 0; i
< prec
; i
++)
2959 md_number_to_chars (litP
, (valueT
) words
[i
],
2960 sizeof (LITTLENUM_TYPE
));
2961 litP
+= sizeof (LITTLENUM_TYPE
);
2966 for (i
= prec
- 1; i
>= 0; i
--)
2968 md_number_to_chars (litP
, (valueT
) words
[i
],
2969 sizeof (LITTLENUM_TYPE
));
2970 litP
+= sizeof (LITTLENUM_TYPE
);
2977 /* Write a value out to the object file, using the appropriate
2981 md_number_to_chars (buf
, val
, n
)
2986 if (target_big_endian
)
2987 number_to_chars_bigendian (buf
, val
, n
);
2988 else if (target_little_endian_data
2989 && ((n
== 4 || n
== 2) && ~now_seg
->flags
& SEC_ALLOC
))
2990 /* Output debug words, which are not in allocated sections, as big
2992 number_to_chars_bigendian (buf
, val
, n
);
2993 else if (target_little_endian_data
|| ! target_big_endian
)
2994 number_to_chars_littleendian (buf
, val
, n
);
2997 /* Apply a fixS to the frags, now that we know the value it ought to
3001 md_apply_fix3 (fixP
, valP
, segment
)
3004 segT segment ATTRIBUTE_UNUSED
;
3006 char *buf
= fixP
->fx_where
+ fixP
->fx_frag
->fr_literal
;
3007 offsetT val
= * (offsetT
*) valP
;
3010 assert (fixP
->fx_r_type
< BFD_RELOC_UNUSED
);
3012 fixP
->fx_addnumber
= val
; /* Remember value for emit_reloc. */
3015 /* SPARC ELF relocations don't use an addend in the data field. */
3016 if (fixP
->fx_addsy
!= NULL
)
3018 switch (fixP
->fx_r_type
)
3020 case BFD_RELOC_SPARC_TLS_GD_HI22
:
3021 case BFD_RELOC_SPARC_TLS_GD_LO10
:
3022 case BFD_RELOC_SPARC_TLS_GD_ADD
:
3023 case BFD_RELOC_SPARC_TLS_GD_CALL
:
3024 case BFD_RELOC_SPARC_TLS_LDM_HI22
:
3025 case BFD_RELOC_SPARC_TLS_LDM_LO10
:
3026 case BFD_RELOC_SPARC_TLS_LDM_ADD
:
3027 case BFD_RELOC_SPARC_TLS_LDM_CALL
:
3028 case BFD_RELOC_SPARC_TLS_LDO_HIX22
:
3029 case BFD_RELOC_SPARC_TLS_LDO_LOX10
:
3030 case BFD_RELOC_SPARC_TLS_LDO_ADD
:
3031 case BFD_RELOC_SPARC_TLS_IE_HI22
:
3032 case BFD_RELOC_SPARC_TLS_IE_LO10
:
3033 case BFD_RELOC_SPARC_TLS_IE_LD
:
3034 case BFD_RELOC_SPARC_TLS_IE_LDX
:
3035 case BFD_RELOC_SPARC_TLS_IE_ADD
:
3036 case BFD_RELOC_SPARC_TLS_LE_HIX22
:
3037 case BFD_RELOC_SPARC_TLS_LE_LOX10
:
3038 case BFD_RELOC_SPARC_TLS_DTPMOD32
:
3039 case BFD_RELOC_SPARC_TLS_DTPMOD64
:
3040 case BFD_RELOC_SPARC_TLS_DTPOFF32
:
3041 case BFD_RELOC_SPARC_TLS_DTPOFF64
:
3042 case BFD_RELOC_SPARC_TLS_TPOFF32
:
3043 case BFD_RELOC_SPARC_TLS_TPOFF64
:
3044 S_SET_THREAD_LOCAL (fixP
->fx_addsy
);
3054 /* This is a hack. There should be a better way to
3055 handle this. Probably in terms of howto fields, once
3056 we can look at these fixups in terms of howtos. */
3057 if (fixP
->fx_r_type
== BFD_RELOC_32_PCREL_S2
&& fixP
->fx_addsy
)
3058 val
+= fixP
->fx_where
+ fixP
->fx_frag
->fr_address
;
3061 /* FIXME: More ridiculous gas reloc hacking. If we are going to
3062 generate a reloc, then we just want to let the reloc addend set
3063 the value. We do not want to also stuff the addend into the
3064 object file. Including the addend in the object file works when
3065 doing a static link, because the linker will ignore the object
3066 file contents. However, the dynamic linker does not ignore the
3067 object file contents. */
3068 if (fixP
->fx_addsy
!= NULL
3069 && fixP
->fx_r_type
!= BFD_RELOC_32_PCREL_S2
)
3072 /* When generating PIC code, we do not want an addend for a reloc
3073 against a local symbol. We adjust fx_addnumber to cancel out the
3074 value already included in val, and to also cancel out the
3075 adjustment which bfd_install_relocation will create. */
3077 && fixP
->fx_r_type
!= BFD_RELOC_32_PCREL_S2
3078 && fixP
->fx_addsy
!= NULL
3079 && ! S_IS_COMMON (fixP
->fx_addsy
)
3080 && symbol_section_p (fixP
->fx_addsy
))
3081 fixP
->fx_addnumber
-= 2 * S_GET_VALUE (fixP
->fx_addsy
);
3083 /* When generating PIC code, we need to fiddle to get
3084 bfd_install_relocation to do the right thing for a PC relative
3085 reloc against a local symbol which we are going to keep. */
3087 && fixP
->fx_r_type
== BFD_RELOC_32_PCREL_S2
3088 && fixP
->fx_addsy
!= NULL
3089 && (S_IS_EXTERNAL (fixP
->fx_addsy
)
3090 || S_IS_WEAK (fixP
->fx_addsy
))
3091 && S_IS_DEFINED (fixP
->fx_addsy
)
3092 && ! S_IS_COMMON (fixP
->fx_addsy
))
3095 fixP
->fx_addnumber
-= 2 * S_GET_VALUE (fixP
->fx_addsy
);
3099 /* If this is a data relocation, just output VAL. */
3101 if (fixP
->fx_r_type
== BFD_RELOC_16
3102 || fixP
->fx_r_type
== BFD_RELOC_SPARC_UA16
)
3104 md_number_to_chars (buf
, val
, 2);
3106 else if (fixP
->fx_r_type
== BFD_RELOC_32
3107 || fixP
->fx_r_type
== BFD_RELOC_SPARC_UA32
3108 || fixP
->fx_r_type
== BFD_RELOC_SPARC_REV32
)
3110 md_number_to_chars (buf
, val
, 4);
3112 else if (fixP
->fx_r_type
== BFD_RELOC_64
3113 || fixP
->fx_r_type
== BFD_RELOC_SPARC_UA64
)
3115 md_number_to_chars (buf
, val
, 8);
3117 else if (fixP
->fx_r_type
== BFD_RELOC_VTABLE_INHERIT
3118 || fixP
->fx_r_type
== BFD_RELOC_VTABLE_ENTRY
)
3125 /* It's a relocation against an instruction. */
3127 if (INSN_BIG_ENDIAN
)
3128 insn
= bfd_getb32 ((unsigned char *) buf
);
3130 insn
= bfd_getl32 ((unsigned char *) buf
);
3132 switch (fixP
->fx_r_type
)
3134 case BFD_RELOC_32_PCREL_S2
:
3136 /* FIXME: This increment-by-one deserves a comment of why it's
3138 if (! sparc_pic_code
3139 || fixP
->fx_addsy
== NULL
3140 || symbol_section_p (fixP
->fx_addsy
))
3143 insn
|= val
& 0x3fffffff;
3145 /* See if we have a delay slot. */
3146 if (sparc_relax
&& fixP
->fx_where
+ 8 <= fixP
->fx_frag
->fr_fix
)
3150 #define XCC (2 << 20)
3151 #define COND(x) (((x)&0xf)<<25)
3152 #define CONDA COND(0x8)
3153 #define INSN_BPA (F2(0,1) | CONDA | BPRED | XCC)
3154 #define INSN_BA (F2(0,2) | CONDA)
3155 #define INSN_OR F3(2, 0x2, 0)
3156 #define INSN_NOP F2(0,4)
3160 /* If the instruction is a call with either:
3162 arithmetic instruction with rd == %o7
3163 where rs1 != %o7 and rs2 if it is register != %o7
3164 then we can optimize if the call destination is near
3165 by changing the call into a branch always. */
3166 if (INSN_BIG_ENDIAN
)
3167 delay
= bfd_getb32 ((unsigned char *) buf
+ 4);
3169 delay
= bfd_getl32 ((unsigned char *) buf
+ 4);
3170 if ((insn
& OP (~0)) != OP (1) || (delay
& OP (~0)) != OP (2))
3172 if ((delay
& OP3 (~0)) != OP3 (0x3d) /* Restore. */
3173 && ((delay
& OP3 (0x28)) != 0 /* Arithmetic. */
3174 || ((delay
& RD (~0)) != RD (O7
))))
3176 if ((delay
& RS1 (~0)) == RS1 (O7
)
3177 || ((delay
& F3I (~0)) == 0
3178 && (delay
& RS2 (~0)) == RS2 (O7
)))
3180 /* Ensure the branch will fit into simm22. */
3181 if ((val
& 0x3fe00000)
3182 && (val
& 0x3fe00000) != 0x3fe00000)
3184 /* Check if the arch is v9 and branch will fit
3186 if (((val
& 0x3c0000) == 0
3187 || (val
& 0x3c0000) == 0x3c0000)
3188 && (sparc_arch_size
== 64
3189 || current_architecture
>= SPARC_OPCODE_ARCH_V9
))
3191 insn
= INSN_BPA
| (val
& 0x7ffff);
3194 insn
= INSN_BA
| (val
& 0x3fffff);
3195 if (fixP
->fx_where
>= 4
3196 && ((delay
& (0xffffffff ^ RS1 (~0)))
3197 == (INSN_OR
| RD (O7
) | RS2 (G0
))))
3202 if (INSN_BIG_ENDIAN
)
3203 setter
= bfd_getb32 ((unsigned char *) buf
- 4);
3205 setter
= bfd_getl32 ((unsigned char *) buf
- 4);
3206 if ((setter
& (0xffffffff ^ RD (~0)))
3207 != (INSN_OR
| RS1 (O7
) | RS2 (G0
)))
3214 If call foo was replaced with ba, replace
3215 or %rN, %g0, %o7 with nop. */
3216 reg
= (delay
& RS1 (~0)) >> 14;
3217 if (reg
!= ((setter
& RD (~0)) >> 25)
3218 || reg
== G0
|| reg
== O7
)
3221 if (INSN_BIG_ENDIAN
)
3222 bfd_putb32 (INSN_NOP
, (unsigned char *) buf
+ 4);
3224 bfd_putl32 (INSN_NOP
, (unsigned char *) buf
+ 4);
3229 case BFD_RELOC_SPARC_11
:
3230 if (! in_signed_range (val
, 0x7ff))
3231 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
3232 _("relocation overflow"));
3233 insn
|= val
& 0x7ff;
3236 case BFD_RELOC_SPARC_10
:
3237 if (! in_signed_range (val
, 0x3ff))
3238 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
3239 _("relocation overflow"));
3240 insn
|= val
& 0x3ff;
3243 case BFD_RELOC_SPARC_7
:
3244 if (! in_bitfield_range (val
, 0x7f))
3245 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
3246 _("relocation overflow"));
3250 case BFD_RELOC_SPARC_6
:
3251 if (! in_bitfield_range (val
, 0x3f))
3252 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
3253 _("relocation overflow"));
3257 case BFD_RELOC_SPARC_5
:
3258 if (! in_bitfield_range (val
, 0x1f))
3259 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
3260 _("relocation overflow"));
3264 case BFD_RELOC_SPARC_WDISP16
:
3265 /* FIXME: simplify. */
3266 if (((val
> 0) && (val
& ~0x3fffc))
3267 || ((val
< 0) && (~(val
- 1) & ~0x3fffc)))
3268 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
3269 _("relocation overflow"));
3270 /* FIXME: The +1 deserves a comment. */
3271 val
= (val
>> 2) + 1;
3272 insn
|= ((val
& 0xc000) << 6) | (val
& 0x3fff);
3275 case BFD_RELOC_SPARC_WDISP19
:
3276 /* FIXME: simplify. */
3277 if (((val
> 0) && (val
& ~0x1ffffc))
3278 || ((val
< 0) && (~(val
- 1) & ~0x1ffffc)))
3279 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
3280 _("relocation overflow"));
3281 /* FIXME: The +1 deserves a comment. */
3282 val
= (val
>> 2) + 1;
3283 insn
|= val
& 0x7ffff;
3286 case BFD_RELOC_SPARC_HH22
:
3287 val
= BSR (val
, 32);
3290 case BFD_RELOC_SPARC_LM22
:
3291 case BFD_RELOC_HI22
:
3292 if (!fixP
->fx_addsy
)
3293 insn
|= (val
>> 10) & 0x3fffff;
3295 /* FIXME: Need comment explaining why we do this. */
3299 case BFD_RELOC_SPARC22
:
3300 if (val
& ~0x003fffff)
3301 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
3302 _("relocation overflow"));
3303 insn
|= (val
& 0x3fffff);
3306 case BFD_RELOC_SPARC_HM10
:
3307 val
= BSR (val
, 32);
3310 case BFD_RELOC_LO10
:
3311 if (!fixP
->fx_addsy
)
3312 insn
|= val
& 0x3ff;
3314 /* FIXME: Need comment explaining why we do this. */
3318 case BFD_RELOC_SPARC_OLO10
:
3320 val
+= fixP
->tc_fix_data
;
3323 case BFD_RELOC_SPARC13
:
3324 if (! in_signed_range (val
, 0x1fff))
3325 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
3326 _("relocation overflow"));
3327 insn
|= val
& 0x1fff;
3330 case BFD_RELOC_SPARC_WDISP22
:
3331 val
= (val
>> 2) + 1;
3333 case BFD_RELOC_SPARC_BASE22
:
3334 insn
|= val
& 0x3fffff;
3337 case BFD_RELOC_SPARC_H44
:
3338 if (!fixP
->fx_addsy
)
3342 insn
|= tval
& 0x3fffff;
3346 case BFD_RELOC_SPARC_M44
:
3347 if (!fixP
->fx_addsy
)
3348 insn
|= (val
>> 12) & 0x3ff;
3351 case BFD_RELOC_SPARC_L44
:
3352 if (!fixP
->fx_addsy
)
3353 insn
|= val
& 0xfff;
3356 case BFD_RELOC_SPARC_HIX22
:
3357 if (!fixP
->fx_addsy
)
3359 val
^= ~(offsetT
) 0;
3360 insn
|= (val
>> 10) & 0x3fffff;
3364 case BFD_RELOC_SPARC_LOX10
:
3365 if (!fixP
->fx_addsy
)
3366 insn
|= 0x1c00 | (val
& 0x3ff);
3369 case BFD_RELOC_NONE
:
3371 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
3372 _("bad or unhandled relocation type: 0x%02x"),
3377 if (INSN_BIG_ENDIAN
)
3378 bfd_putb32 (insn
, (unsigned char *) buf
);
3380 bfd_putl32 (insn
, (unsigned char *) buf
);
3383 /* Are we finished with this relocation now? */
3384 if (fixP
->fx_addsy
== 0 && !fixP
->fx_pcrel
)
3388 /* Translate internal representation of relocation info to BFD target
3392 tc_gen_reloc (section
, fixp
)
3393 asection
*section ATTRIBUTE_UNUSED
;
3396 static arelent
*relocs
[3];
3398 bfd_reloc_code_real_type code
;
3400 relocs
[0] = reloc
= (arelent
*) xmalloc (sizeof (arelent
));
3403 reloc
->sym_ptr_ptr
= (asymbol
**) xmalloc (sizeof (asymbol
*));
3404 *reloc
->sym_ptr_ptr
= symbol_get_bfdsym (fixp
->fx_addsy
);
3405 reloc
->address
= fixp
->fx_frag
->fr_address
+ fixp
->fx_where
;
3407 switch (fixp
->fx_r_type
)
3411 case BFD_RELOC_HI22
:
3412 case BFD_RELOC_LO10
:
3413 case BFD_RELOC_32_PCREL_S2
:
3414 case BFD_RELOC_SPARC13
:
3415 case BFD_RELOC_SPARC22
:
3416 case BFD_RELOC_SPARC_BASE13
:
3417 case BFD_RELOC_SPARC_WDISP16
:
3418 case BFD_RELOC_SPARC_WDISP19
:
3419 case BFD_RELOC_SPARC_WDISP22
:
3421 case BFD_RELOC_SPARC_5
:
3422 case BFD_RELOC_SPARC_6
:
3423 case BFD_RELOC_SPARC_7
:
3424 case BFD_RELOC_SPARC_10
:
3425 case BFD_RELOC_SPARC_11
:
3426 case BFD_RELOC_SPARC_HH22
:
3427 case BFD_RELOC_SPARC_HM10
:
3428 case BFD_RELOC_SPARC_LM22
:
3429 case BFD_RELOC_SPARC_PC_HH22
:
3430 case BFD_RELOC_SPARC_PC_HM10
:
3431 case BFD_RELOC_SPARC_PC_LM22
:
3432 case BFD_RELOC_SPARC_H44
:
3433 case BFD_RELOC_SPARC_M44
:
3434 case BFD_RELOC_SPARC_L44
:
3435 case BFD_RELOC_SPARC_HIX22
:
3436 case BFD_RELOC_SPARC_LOX10
:
3437 case BFD_RELOC_SPARC_REV32
:
3438 case BFD_RELOC_SPARC_OLO10
:
3439 case BFD_RELOC_SPARC_UA16
:
3440 case BFD_RELOC_SPARC_UA32
:
3441 case BFD_RELOC_SPARC_UA64
:
3442 case BFD_RELOC_8_PCREL
:
3443 case BFD_RELOC_16_PCREL
:
3444 case BFD_RELOC_32_PCREL
:
3445 case BFD_RELOC_64_PCREL
:
3446 case BFD_RELOC_SPARC_PLT32
:
3447 case BFD_RELOC_SPARC_PLT64
:
3448 case BFD_RELOC_VTABLE_ENTRY
:
3449 case BFD_RELOC_VTABLE_INHERIT
:
3450 case BFD_RELOC_SPARC_TLS_GD_HI22
:
3451 case BFD_RELOC_SPARC_TLS_GD_LO10
:
3452 case BFD_RELOC_SPARC_TLS_GD_ADD
:
3453 case BFD_RELOC_SPARC_TLS_GD_CALL
:
3454 case BFD_RELOC_SPARC_TLS_LDM_HI22
:
3455 case BFD_RELOC_SPARC_TLS_LDM_LO10
:
3456 case BFD_RELOC_SPARC_TLS_LDM_ADD
:
3457 case BFD_RELOC_SPARC_TLS_LDM_CALL
:
3458 case BFD_RELOC_SPARC_TLS_LDO_HIX22
:
3459 case BFD_RELOC_SPARC_TLS_LDO_LOX10
:
3460 case BFD_RELOC_SPARC_TLS_LDO_ADD
:
3461 case BFD_RELOC_SPARC_TLS_IE_HI22
:
3462 case BFD_RELOC_SPARC_TLS_IE_LO10
:
3463 case BFD_RELOC_SPARC_TLS_IE_LD
:
3464 case BFD_RELOC_SPARC_TLS_IE_LDX
:
3465 case BFD_RELOC_SPARC_TLS_IE_ADD
:
3466 case BFD_RELOC_SPARC_TLS_LE_HIX22
:
3467 case BFD_RELOC_SPARC_TLS_LE_LOX10
:
3468 case BFD_RELOC_SPARC_TLS_DTPOFF32
:
3469 case BFD_RELOC_SPARC_TLS_DTPOFF64
:
3470 code
= fixp
->fx_r_type
;
3477 #if defined (OBJ_ELF) || defined (OBJ_AOUT)
3478 /* If we are generating PIC code, we need to generate a different
3482 #define GOT_NAME "_GLOBAL_OFFSET_TABLE_"
3484 #define GOT_NAME "__GLOBAL_OFFSET_TABLE_"
3487 /* This code must be parallel to the OBJ_ELF tc_fix_adjustable. */
3493 case BFD_RELOC_32_PCREL_S2
:
3494 if (generic_force_reloc (fixp
))
3495 code
= BFD_RELOC_SPARC_WPLT30
;
3497 case BFD_RELOC_HI22
:
3498 if (fixp
->fx_addsy
!= NULL
3499 && strcmp (S_GET_NAME (fixp
->fx_addsy
), GOT_NAME
) == 0)
3500 code
= BFD_RELOC_SPARC_PC22
;
3502 code
= BFD_RELOC_SPARC_GOT22
;
3504 case BFD_RELOC_LO10
:
3505 if (fixp
->fx_addsy
!= NULL
3506 && strcmp (S_GET_NAME (fixp
->fx_addsy
), GOT_NAME
) == 0)
3507 code
= BFD_RELOC_SPARC_PC10
;
3509 code
= BFD_RELOC_SPARC_GOT10
;
3511 case BFD_RELOC_SPARC13
:
3512 code
= BFD_RELOC_SPARC_GOT13
;
3518 #endif /* defined (OBJ_ELF) || defined (OBJ_AOUT) */
3520 if (code
== BFD_RELOC_SPARC_OLO10
)
3521 reloc
->howto
= bfd_reloc_type_lookup (stdoutput
, BFD_RELOC_LO10
);
3523 reloc
->howto
= bfd_reloc_type_lookup (stdoutput
, code
);
3524 if (reloc
->howto
== 0)
3526 as_bad_where (fixp
->fx_file
, fixp
->fx_line
,
3527 _("internal error: can't export reloc type %d (`%s')"),
3528 fixp
->fx_r_type
, bfd_get_reloc_code_name (code
));
3534 /* @@ Why fx_addnumber sometimes and fx_offset other times? */
3537 if (reloc
->howto
->pc_relative
== 0
3538 || code
== BFD_RELOC_SPARC_PC10
3539 || code
== BFD_RELOC_SPARC_PC22
)
3540 reloc
->addend
= fixp
->fx_addnumber
;
3541 else if (sparc_pic_code
3542 && fixp
->fx_r_type
== BFD_RELOC_32_PCREL_S2
3543 && fixp
->fx_addsy
!= NULL
3544 && (S_IS_EXTERNAL (fixp
->fx_addsy
)
3545 || S_IS_WEAK (fixp
->fx_addsy
))
3546 && S_IS_DEFINED (fixp
->fx_addsy
)
3547 && ! S_IS_COMMON (fixp
->fx_addsy
))
3548 reloc
->addend
= fixp
->fx_addnumber
;
3550 reloc
->addend
= fixp
->fx_offset
- reloc
->address
;
3552 #else /* elf or coff */
3554 if (code
!= BFD_RELOC_32_PCREL_S2
3555 && code
!= BFD_RELOC_SPARC_WDISP22
3556 && code
!= BFD_RELOC_SPARC_WDISP16
3557 && code
!= BFD_RELOC_SPARC_WDISP19
3558 && code
!= BFD_RELOC_SPARC_WPLT30
3559 && code
!= BFD_RELOC_SPARC_TLS_GD_CALL
3560 && code
!= BFD_RELOC_SPARC_TLS_LDM_CALL
)
3561 reloc
->addend
= fixp
->fx_addnumber
;
3562 else if (symbol_section_p (fixp
->fx_addsy
))
3563 reloc
->addend
= (section
->vma
3564 + fixp
->fx_addnumber
3565 + md_pcrel_from (fixp
));
3567 reloc
->addend
= fixp
->fx_offset
;
3570 /* We expand R_SPARC_OLO10 to R_SPARC_LO10 and R_SPARC_13
3571 on the same location. */
3572 if (code
== BFD_RELOC_SPARC_OLO10
)
3574 relocs
[1] = reloc
= (arelent
*) xmalloc (sizeof (arelent
));
3577 reloc
->sym_ptr_ptr
= (asymbol
**) xmalloc (sizeof (asymbol
*));
3579 = symbol_get_bfdsym (section_symbol (absolute_section
));
3580 reloc
->address
= fixp
->fx_frag
->fr_address
+ fixp
->fx_where
;
3581 reloc
->howto
= bfd_reloc_type_lookup (stdoutput
, BFD_RELOC_SPARC13
);
3582 reloc
->addend
= fixp
->tc_fix_data
;
3588 /* We have no need to default values of symbols. */
3591 md_undefined_symbol (name
)
3592 char *name ATTRIBUTE_UNUSED
;
3597 /* Round up a section size to the appropriate boundary. */
3600 md_section_align (segment
, size
)
3601 segT segment ATTRIBUTE_UNUSED
;
3605 /* This is not right for ELF; a.out wants it, and COFF will force
3606 the alignment anyways. */
3607 valueT align
= ((valueT
) 1
3608 << (valueT
) bfd_get_section_alignment (stdoutput
, segment
));
3611 /* Turn alignment value into a mask. */
3613 newsize
= (size
+ align
) & ~align
;
3620 /* Exactly what point is a PC-relative offset relative TO?
3621 On the sparc, they're relative to the address of the offset, plus
3622 its size. This gets us to the following instruction.
3623 (??? Is this right? FIXME-SOON) */
3625 md_pcrel_from (fixP
)
3630 ret
= fixP
->fx_where
+ fixP
->fx_frag
->fr_address
;
3631 if (! sparc_pic_code
3632 || fixP
->fx_addsy
== NULL
3633 || symbol_section_p (fixP
->fx_addsy
))
3634 ret
+= fixP
->fx_size
;
3638 /* Return log2 (VALUE), or -1 if VALUE is not an exact positive power
3650 for (shift
= 0; (value
& 1) == 0; value
>>= 1)
3653 return (value
== 1) ? shift
: -1;
3656 /* Sort of like s_lcomm. */
3659 static int max_alignment
= 15;
3664 int ignore ATTRIBUTE_UNUSED
;
3674 name
= input_line_pointer
;
3675 c
= get_symbol_end ();
3676 p
= input_line_pointer
;
3680 if (*input_line_pointer
!= ',')
3682 as_bad (_("Expected comma after name"));
3683 ignore_rest_of_line ();
3687 ++input_line_pointer
;
3689 if ((size
= get_absolute_expression ()) < 0)
3691 as_bad (_("BSS length (%d.) <0! Ignored."), size
);
3692 ignore_rest_of_line ();
3697 symbolP
= symbol_find_or_make (name
);
3700 if (strncmp (input_line_pointer
, ",\"bss\"", 6) != 0
3701 && strncmp (input_line_pointer
, ",\".bss\"", 7) != 0)
3703 as_bad (_("bad .reserve segment -- expected BSS segment"));
3707 if (input_line_pointer
[2] == '.')
3708 input_line_pointer
+= 7;
3710 input_line_pointer
+= 6;
3713 if (*input_line_pointer
== ',')
3715 ++input_line_pointer
;
3718 if (*input_line_pointer
== '\n')
3720 as_bad (_("missing alignment"));
3721 ignore_rest_of_line ();
3725 align
= (int) get_absolute_expression ();
3728 if (align
> max_alignment
)
3730 align
= max_alignment
;
3731 as_warn (_("alignment too large; assuming %d"), align
);
3737 as_bad (_("negative alignment"));
3738 ignore_rest_of_line ();
3744 temp
= mylog2 (align
);
3747 as_bad (_("alignment not a power of 2"));
3748 ignore_rest_of_line ();
3755 record_alignment (bss_section
, align
);
3760 if (!S_IS_DEFINED (symbolP
)
3762 && S_GET_OTHER (symbolP
) == 0
3763 && S_GET_DESC (symbolP
) == 0
3770 segT current_seg
= now_seg
;
3771 subsegT current_subseg
= now_subseg
;
3773 /* Switch to bss. */
3774 subseg_set (bss_section
, 1);
3778 frag_align (align
, 0, 0);
3780 /* Detach from old frag. */
3781 if (S_GET_SEGMENT (symbolP
) == bss_section
)
3782 symbol_get_frag (symbolP
)->fr_symbol
= NULL
;
3784 symbol_set_frag (symbolP
, frag_now
);
3785 pfrag
= frag_var (rs_org
, 1, 1, (relax_substateT
) 0, symbolP
,
3786 (offsetT
) size
, (char *) 0);
3789 S_SET_SEGMENT (symbolP
, bss_section
);
3791 subseg_set (current_seg
, current_subseg
);
3794 S_SET_SIZE (symbolP
, size
);
3800 as_warn ("Ignoring attempt to re-define symbol %s",
3801 S_GET_NAME (symbolP
));
3802 } /* if not redefining. */
3804 demand_empty_rest_of_line ();
3809 int ignore ATTRIBUTE_UNUSED
;
3817 name
= input_line_pointer
;
3818 c
= get_symbol_end ();
3819 /* Just after name is now '\0'. */
3820 p
= input_line_pointer
;
3823 if (*input_line_pointer
!= ',')
3825 as_bad (_("Expected comma after symbol-name"));
3826 ignore_rest_of_line ();
3831 input_line_pointer
++;
3833 if ((temp
= get_absolute_expression ()) < 0)
3835 as_bad (_(".COMMon length (%lu) out of range ignored"),
3836 (unsigned long) temp
);
3837 ignore_rest_of_line ();
3842 symbolP
= symbol_find_or_make (name
);
3844 if (S_IS_DEFINED (symbolP
) && ! S_IS_COMMON (symbolP
))
3846 as_bad (_("Ignoring attempt to re-define symbol"));
3847 ignore_rest_of_line ();
3850 if (S_GET_VALUE (symbolP
) != 0)
3852 if (S_GET_VALUE (symbolP
) != (valueT
) size
)
3854 as_warn (_("Length of .comm \"%s\" is already %ld. Not changed to %ld."),
3855 S_GET_NAME (symbolP
), (long) S_GET_VALUE (symbolP
), (long) size
);
3861 S_SET_VALUE (symbolP
, (valueT
) size
);
3862 S_SET_EXTERNAL (symbolP
);
3865 know (symbol_get_frag (symbolP
) == &zero_address_frag
);
3866 if (*input_line_pointer
!= ',')
3868 as_bad (_("Expected comma after common length"));
3869 ignore_rest_of_line ();
3872 input_line_pointer
++;
3874 if (*input_line_pointer
!= '"')
3876 temp
= get_absolute_expression ();
3879 if (temp
> max_alignment
)
3881 temp
= max_alignment
;
3882 as_warn (_("alignment too large; assuming %ld"), (long) temp
);
3888 as_bad (_("negative alignment"));
3889 ignore_rest_of_line ();
3894 if (symbol_get_obj (symbolP
)->local
)
3902 old_subsec
= now_subseg
;
3907 align
= mylog2 (temp
);
3911 as_bad (_("alignment not a power of 2"));
3912 ignore_rest_of_line ();
3916 record_alignment (bss_section
, align
);
3917 subseg_set (bss_section
, 0);
3919 frag_align (align
, 0, 0);
3920 if (S_GET_SEGMENT (symbolP
) == bss_section
)
3921 symbol_get_frag (symbolP
)->fr_symbol
= 0;
3922 symbol_set_frag (symbolP
, frag_now
);
3923 p
= frag_var (rs_org
, 1, 1, (relax_substateT
) 0, symbolP
,
3924 (offsetT
) size
, (char *) 0);
3926 S_SET_SEGMENT (symbolP
, bss_section
);
3927 S_CLEAR_EXTERNAL (symbolP
);
3928 S_SET_SIZE (symbolP
, size
);
3929 subseg_set (old_sec
, old_subsec
);
3932 #endif /* OBJ_ELF */
3935 S_SET_VALUE (symbolP
, (valueT
) size
);
3937 S_SET_ALIGN (symbolP
, temp
);
3938 S_SET_SIZE (symbolP
, size
);
3940 S_SET_EXTERNAL (symbolP
);
3941 S_SET_SEGMENT (symbolP
, bfd_com_section_ptr
);
3946 input_line_pointer
++;
3947 /* @@ Some use the dot, some don't. Can we get some consistency?? */
3948 if (*input_line_pointer
== '.')
3949 input_line_pointer
++;
3950 /* @@ Some say data, some say bss. */
3951 if (strncmp (input_line_pointer
, "bss\"", 4)
3952 && strncmp (input_line_pointer
, "data\"", 5))
3954 while (*--input_line_pointer
!= '"')
3956 input_line_pointer
--;
3957 goto bad_common_segment
;
3959 while (*input_line_pointer
++ != '"')
3961 goto allocate_common
;
3964 #ifdef BFD_ASSEMBLER
3965 symbol_get_bfdsym (symbolP
)->flags
|= BSF_OBJECT
;
3968 demand_empty_rest_of_line ();
3973 p
= input_line_pointer
;
3974 while (*p
&& *p
!= '\n')
3978 as_bad (_("bad .common segment %s"), input_line_pointer
+ 1);
3980 input_line_pointer
= p
;
3981 ignore_rest_of_line ();
3986 /* Handle the .empty pseudo-op. This suppresses the warnings about
3987 invalid delay slot usage. */
3991 int ignore ATTRIBUTE_UNUSED
;
3993 /* The easy way to implement is to just forget about the last
4000 int ignore ATTRIBUTE_UNUSED
;
4003 if (strncmp (input_line_pointer
, "\"text\"", 6) == 0)
4005 input_line_pointer
+= 6;
4009 if (strncmp (input_line_pointer
, "\"data\"", 6) == 0)
4011 input_line_pointer
+= 6;
4015 if (strncmp (input_line_pointer
, "\"data1\"", 7) == 0)
4017 input_line_pointer
+= 7;
4021 if (strncmp (input_line_pointer
, "\"bss\"", 5) == 0)
4023 input_line_pointer
+= 5;
4024 /* We only support 2 segments -- text and data -- for now, so
4025 things in the "bss segment" will have to go into data for now.
4026 You can still allocate SEG_BSS stuff with .lcomm or .reserve. */
4027 subseg_set (data_section
, 255); /* FIXME-SOMEDAY. */
4030 as_bad (_("Unknown segment type"));
4031 demand_empty_rest_of_line ();
4037 subseg_set (data_section
, 1);
4038 demand_empty_rest_of_line ();
4043 int ignore ATTRIBUTE_UNUSED
;
4045 while (!is_end_of_line
[(unsigned char) *input_line_pointer
])
4047 ++input_line_pointer
;
4049 ++input_line_pointer
;
4052 /* This static variable is set by s_uacons to tell sparc_cons_align
4053 that the expression does not need to be aligned. */
4055 static int sparc_no_align_cons
= 0;
4057 /* This static variable is set by sparc_cons to emit requested types
4058 of relocations in cons_fix_new_sparc. */
4060 static const char *sparc_cons_special_reloc
;
4062 /* This handles the unaligned space allocation pseudo-ops, such as
4063 .uaword. .uaword is just like .word, but the value does not need
4070 /* Tell sparc_cons_align not to align this value. */
4071 sparc_no_align_cons
= 1;
4073 sparc_no_align_cons
= 0;
4076 /* This handles the native word allocation pseudo-op .nword.
4077 For sparc_arch_size 32 it is equivalent to .word, for
4078 sparc_arch_size 64 it is equivalent to .xword. */
4082 int bytes ATTRIBUTE_UNUSED
;
4084 cons (sparc_arch_size
== 32 ? 4 : 8);
4088 /* Handle the SPARC ELF .register pseudo-op. This sets the binding of a
4092 .register %g[2367],{#scratch|symbolname|#ignore}
4097 int ignore ATTRIBUTE_UNUSED
;
4102 const char *regname
;
4104 if (input_line_pointer
[0] != '%'
4105 || input_line_pointer
[1] != 'g'
4106 || ((input_line_pointer
[2] & ~1) != '2'
4107 && (input_line_pointer
[2] & ~1) != '6')
4108 || input_line_pointer
[3] != ',')
4109 as_bad (_("register syntax is .register %%g[2367],{#scratch|symbolname|#ignore}"));
4110 reg
= input_line_pointer
[2] - '0';
4111 input_line_pointer
+= 4;
4113 if (*input_line_pointer
== '#')
4115 ++input_line_pointer
;
4116 regname
= input_line_pointer
;
4117 c
= get_symbol_end ();
4118 if (strcmp (regname
, "scratch") && strcmp (regname
, "ignore"))
4119 as_bad (_("register syntax is .register %%g[2367],{#scratch|symbolname|#ignore}"));
4120 if (regname
[0] == 'i')
4127 regname
= input_line_pointer
;
4128 c
= get_symbol_end ();
4130 if (sparc_arch_size
== 64)
4134 if ((regname
&& globals
[reg
] != (symbolS
*) 1
4135 && strcmp (S_GET_NAME (globals
[reg
]), regname
))
4136 || ((regname
!= NULL
) ^ (globals
[reg
] != (symbolS
*) 1)))
4137 as_bad (_("redefinition of global register"));
4141 if (regname
== NULL
)
4142 globals
[reg
] = (symbolS
*) 1;
4147 if (symbol_find (regname
))
4148 as_bad (_("Register symbol %s already defined."),
4151 globals
[reg
] = symbol_make (regname
);
4152 flags
= symbol_get_bfdsym (globals
[reg
])->flags
;
4154 flags
= flags
& ~(BSF_GLOBAL
|BSF_LOCAL
|BSF_WEAK
);
4155 if (! (flags
& (BSF_GLOBAL
|BSF_LOCAL
|BSF_WEAK
)))
4156 flags
|= BSF_GLOBAL
;
4157 symbol_get_bfdsym (globals
[reg
])->flags
= flags
;
4158 S_SET_VALUE (globals
[reg
], (valueT
) reg
);
4159 S_SET_ALIGN (globals
[reg
], reg
);
4160 S_SET_SIZE (globals
[reg
], 0);
4161 /* Although we actually want undefined_section here,
4162 we have to use absolute_section, because otherwise
4163 generic as code will make it a COM section.
4164 We fix this up in sparc_adjust_symtab. */
4165 S_SET_SEGMENT (globals
[reg
], absolute_section
);
4166 S_SET_OTHER (globals
[reg
], 0);
4167 elf_symbol (symbol_get_bfdsym (globals
[reg
]))
4168 ->internal_elf_sym
.st_info
=
4169 ELF_ST_INFO(STB_GLOBAL
, STT_REGISTER
);
4170 elf_symbol (symbol_get_bfdsym (globals
[reg
]))
4171 ->internal_elf_sym
.st_shndx
= SHN_UNDEF
;
4176 *input_line_pointer
= c
;
4178 demand_empty_rest_of_line ();
4181 /* Adjust the symbol table. We set undefined sections for STT_REGISTER
4182 symbols which need it. */
4185 sparc_adjust_symtab ()
4189 for (sym
= symbol_rootP
; sym
!= NULL
; sym
= symbol_next (sym
))
4191 if (ELF_ST_TYPE (elf_symbol (symbol_get_bfdsym (sym
))
4192 ->internal_elf_sym
.st_info
) != STT_REGISTER
)
4195 if (ELF_ST_TYPE (elf_symbol (symbol_get_bfdsym (sym
))
4196 ->internal_elf_sym
.st_shndx
!= SHN_UNDEF
))
4199 S_SET_SEGMENT (sym
, undefined_section
);
4204 /* If the --enforce-aligned-data option is used, we require .word,
4205 et. al., to be aligned correctly. We do it by setting up an
4206 rs_align_code frag, and checking in HANDLE_ALIGN to make sure that
4207 no unexpected alignment was introduced.
4209 The SunOS and Solaris native assemblers enforce aligned data by
4210 default. We don't want to do that, because gcc can deliberately
4211 generate misaligned data if the packed attribute is used. Instead,
4212 we permit misaligned data by default, and permit the user to set an
4213 option to check for it. */
4216 sparc_cons_align (nbytes
)
4222 /* Only do this if we are enforcing aligned data. */
4223 if (! enforce_aligned_data
)
4226 /* Don't align if this is an unaligned pseudo-op. */
4227 if (sparc_no_align_cons
)
4230 nalign
= mylog2 (nbytes
);
4234 assert (nalign
> 0);
4236 if (now_seg
== absolute_section
)
4238 if ((abs_section_offset
& ((1 << nalign
) - 1)) != 0)
4239 as_bad (_("misaligned data"));
4243 p
= frag_var (rs_align_test
, 1, 1, (relax_substateT
) 0,
4244 (symbolS
*) NULL
, (offsetT
) nalign
, (char *) NULL
);
4246 record_alignment (now_seg
, nalign
);
4249 /* This is called from HANDLE_ALIGN in tc-sparc.h. */
4252 sparc_handle_align (fragp
)
4258 count
= fragp
->fr_next
->fr_address
- fragp
->fr_address
- fragp
->fr_fix
;
4260 switch (fragp
->fr_type
)
4264 as_bad_where (fragp
->fr_file
, fragp
->fr_line
, _("misaligned data"));
4268 p
= fragp
->fr_literal
+ fragp
->fr_fix
;
4279 if (SPARC_OPCODE_ARCH_V9_P (max_architecture
) && count
> 8)
4281 unsigned wval
= (0x30680000 | count
>> 2); /* ba,a,pt %xcc, 1f */
4282 if (INSN_BIG_ENDIAN
)
4283 number_to_chars_bigendian (p
, wval
, 4);
4285 number_to_chars_littleendian (p
, wval
, 4);
4291 if (INSN_BIG_ENDIAN
)
4292 number_to_chars_bigendian (p
, 0x01000000, 4);
4294 number_to_chars_littleendian (p
, 0x01000000, 4);
4296 fragp
->fr_fix
+= fix
;
4306 /* Some special processing for a Sparc ELF file. */
4309 sparc_elf_final_processing ()
4311 /* Set the Sparc ELF flag bits. FIXME: There should probably be some
4312 sort of BFD interface for this. */
4313 if (sparc_arch_size
== 64)
4315 switch (sparc_memory_model
)
4318 elf_elfheader (stdoutput
)->e_flags
|= EF_SPARCV9_RMO
;
4321 elf_elfheader (stdoutput
)->e_flags
|= EF_SPARCV9_PSO
;
4327 else if (current_architecture
>= SPARC_OPCODE_ARCH_V9
)
4328 elf_elfheader (stdoutput
)->e_flags
|= EF_SPARC_32PLUS
;
4329 if (current_architecture
== SPARC_OPCODE_ARCH_V9A
)
4330 elf_elfheader (stdoutput
)->e_flags
|= EF_SPARC_SUN_US1
;
4331 else if (current_architecture
== SPARC_OPCODE_ARCH_V9B
)
4332 elf_elfheader (stdoutput
)->e_flags
|= EF_SPARC_SUN_US1
|EF_SPARC_SUN_US3
;
4336 sparc_cons (exp
, size
)
4343 sparc_cons_special_reloc
= NULL
;
4344 save
= input_line_pointer
;
4345 if (input_line_pointer
[0] == '%'
4346 && input_line_pointer
[1] == 'r'
4347 && input_line_pointer
[2] == '_')
4349 if (strncmp (input_line_pointer
+ 3, "disp", 4) == 0)
4351 input_line_pointer
+= 7;
4352 sparc_cons_special_reloc
= "disp";
4354 else if (strncmp (input_line_pointer
+ 3, "plt", 3) == 0)
4356 if (size
!= 4 && size
!= 8)
4357 as_bad (_("Illegal operands: %%r_plt in %d-byte data field"), size
);
4360 input_line_pointer
+= 6;
4361 sparc_cons_special_reloc
= "plt";
4364 else if (strncmp (input_line_pointer
+ 3, "tls_dtpoff", 10) == 0)
4366 if (size
!= 4 && size
!= 8)
4367 as_bad (_("Illegal operands: %%r_tls_dtpoff in %d-byte data field"), size
);
4370 input_line_pointer
+= 13;
4371 sparc_cons_special_reloc
= "tls_dtpoff";
4374 if (sparc_cons_special_reloc
)
4381 if (*input_line_pointer
!= '8')
4383 input_line_pointer
--;
4386 if (input_line_pointer
[0] != '1' || input_line_pointer
[1] != '6')
4390 if (input_line_pointer
[0] != '3' || input_line_pointer
[1] != '2')
4394 if (input_line_pointer
[0] != '6' || input_line_pointer
[1] != '4')
4404 as_bad (_("Illegal operands: Only %%r_%s%d allowed in %d-byte data fields"),
4405 sparc_cons_special_reloc
, size
* 8, size
);
4409 input_line_pointer
+= 2;
4410 if (*input_line_pointer
!= '(')
4412 as_bad (_("Illegal operands: %%r_%s%d requires arguments in ()"),
4413 sparc_cons_special_reloc
, size
* 8);
4420 input_line_pointer
= save
;
4421 sparc_cons_special_reloc
= NULL
;
4426 char *end
= ++input_line_pointer
;
4429 while (! is_end_of_line
[(c
= *end
)])
4443 as_bad (_("Illegal operands: %%r_%s%d requires arguments in ()"),
4444 sparc_cons_special_reloc
, size
* 8);
4450 if (input_line_pointer
!= end
)
4452 as_bad (_("Illegal operands: %%r_%s%d requires arguments in ()"),
4453 sparc_cons_special_reloc
, size
* 8);
4457 input_line_pointer
++;
4459 c
= *input_line_pointer
;
4460 if (! is_end_of_line
[c
] && c
!= ',')
4461 as_bad (_("Illegal operands: garbage after %%r_%s%d()"),
4462 sparc_cons_special_reloc
, size
* 8);
4468 if (sparc_cons_special_reloc
== NULL
)
4474 /* This is called by emit_expr via TC_CONS_FIX_NEW when creating a
4475 reloc for a cons. We could use the definition there, except that
4476 we want to handle little endian relocs specially. */
4479 cons_fix_new_sparc (frag
, where
, nbytes
, exp
)
4482 unsigned int nbytes
;
4485 bfd_reloc_code_real_type r
;
4487 r
= (nbytes
== 1 ? BFD_RELOC_8
:
4488 (nbytes
== 2 ? BFD_RELOC_16
:
4489 (nbytes
== 4 ? BFD_RELOC_32
: BFD_RELOC_64
)));
4491 if (target_little_endian_data
4493 && now_seg
->flags
& SEC_ALLOC
)
4494 r
= BFD_RELOC_SPARC_REV32
;
4496 if (sparc_cons_special_reloc
)
4498 if (*sparc_cons_special_reloc
== 'd')
4501 case 1: r
= BFD_RELOC_8_PCREL
; break;
4502 case 2: r
= BFD_RELOC_16_PCREL
; break;
4503 case 4: r
= BFD_RELOC_32_PCREL
; break;
4504 case 8: r
= BFD_RELOC_64_PCREL
; break;
4507 else if (*sparc_cons_special_reloc
== 'p')
4510 case 4: r
= BFD_RELOC_SPARC_PLT32
; break;
4511 case 8: r
= BFD_RELOC_SPARC_PLT64
; break;
4516 case 4: r
= BFD_RELOC_SPARC_TLS_DTPOFF32
; break;
4517 case 8: r
= BFD_RELOC_SPARC_TLS_DTPOFF64
; break;
4520 else if (sparc_no_align_cons
)
4524 case 2: r
= BFD_RELOC_SPARC_UA16
; break;
4525 case 4: r
= BFD_RELOC_SPARC_UA32
; break;
4526 case 8: r
= BFD_RELOC_SPARC_UA64
; break;
4531 fix_new_exp (frag
, where
, (int) nbytes
, exp
, 0, r
);
4532 sparc_cons_special_reloc
= NULL
;
4536 sparc_cfi_frame_initial_instructions ()
4538 cfi_add_CFA_def_cfa (14, sparc_arch_size
== 64 ? 0x7ff : 0);
4542 sparc_regname_to_dw2regnum (const char *regname
)
4550 p
= strchr (q
, regname
[0]);
4553 if (regname
[1] < '0' || regname
[1] > '8' || regname
[2])
4555 return (p
- q
) * 8 + regname
[1] - '0';
4557 if (regname
[0] == 's' && regname
[1] == 'p' && !regname
[2])
4559 if (regname
[0] == 'f' && regname
[1] == 'p' && !regname
[2])
4561 if (regname
[0] == 'f' || regname
[0] == 'r')
4563 unsigned int regnum
;
4565 regnum
= strtoul (regname
+ 1, &q
, 10);
4568 if (regnum
>= ((regname
[0] == 'f'
4569 && SPARC_OPCODE_ARCH_V9_P (max_architecture
))
4572 if (regname
[0] == 'f')
4575 if (regnum
>= 64 && (regnum
& 1))
4584 sparc_cfi_emit_pcrel_expr (expressionS
*exp
, unsigned int nbytes
)
4586 sparc_cons_special_reloc
= "disp";
4587 sparc_no_align_cons
= 1;
4588 emit_expr (exp
, nbytes
);
4589 sparc_no_align_cons
= 0;
4590 sparc_cons_special_reloc
= NULL
;