1 /* Disassembler interface for targets using CGEN. -*- C -*-
2 CGEN: Cpu tools GENerator
4 THIS FILE IS MACHINE GENERATED WITH CGEN.
5 - the resultant file is machine generated, cgen-dis.in isn't
7 Copyright 1996, 1997, 1998, 1999, 2000, 2001 Free Software Foundation, Inc.
9 This file is part of the GNU Binutils and GDB, the GNU debugger.
11 This program is free software; you can redistribute it and/or modify
12 it under the terms of the GNU General Public License as published by
13 the Free Software Foundation; either version 2, or (at your option)
16 This program is distributed in the hope that it will be useful,
17 but WITHOUT ANY WARRANTY; without even the implied warranty of
18 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 GNU General Public License for more details.
21 You should have received a copy of the GNU General Public License
22 along with this program; if not, write to the Free Software Foundation, Inc.,
23 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. */
25 /* ??? Eventually more and more of this stuff can go to cpu-independent files.
34 #include "iq2000-desc.h"
35 #include "iq2000-opc.h"
38 /* Default text to print if an instruction isn't recognized. */
39 #define UNKNOWN_INSN_MSG _("*unknown*")
41 static void print_normal
42 PARAMS ((CGEN_CPU_DESC
, PTR
, long, unsigned int, bfd_vma
, int));
43 static void print_address
44 PARAMS ((CGEN_CPU_DESC
, PTR
, bfd_vma
, unsigned int, bfd_vma
, int));
45 static void print_keyword
46 PARAMS ((CGEN_CPU_DESC
, PTR
, CGEN_KEYWORD
*, long, unsigned int));
47 static void print_insn_normal
48 PARAMS ((CGEN_CPU_DESC
, PTR
, const CGEN_INSN
*, CGEN_FIELDS
*,
51 PARAMS ((CGEN_CPU_DESC
, bfd_vma
, disassemble_info
*, char *, unsigned));
52 static int default_print_insn
53 PARAMS ((CGEN_CPU_DESC
, bfd_vma
, disassemble_info
*));
55 PARAMS ((CGEN_CPU_DESC
, bfd_vma
, disassemble_info
*, char *, int,
56 CGEN_EXTRACT_INFO
*, unsigned long *));
58 /* -- disassembler routines inserted here */
61 void iq2000_cgen_print_operand
62 PARAMS ((CGEN_CPU_DESC
, int, PTR
, CGEN_FIELDS
*,
63 void const *, bfd_vma
, int));
65 /* Main entry point for printing operands.
66 XINFO is a `void *' and not a `disassemble_info *' to not put a requirement
67 of dis-asm.h on cgen.h.
69 This function is basically just a big switch statement. Earlier versions
70 used tables to look up the function to use, but
71 - if the table contains both assembler and disassembler functions then
72 the disassembler contains much of the assembler and vice-versa,
73 - there's a lot of inlining possibilities as things grow,
74 - using a switch statement avoids the function call overhead.
76 This function could be moved into `print_insn_normal', but keeping it
77 separate makes clear the interface between `print_insn_normal' and each of
81 iq2000_cgen_print_operand (cd
, opindex
, xinfo
, fields
, attrs
, pc
, length
)
86 void const *attrs ATTRIBUTE_UNUSED
;
90 disassemble_info
*info
= (disassemble_info
*) xinfo
;
94 case IQ2000_OPERAND_BASE
:
95 print_keyword (cd
, info
, & iq2000_cgen_opval_gr_names
, fields
->f_rs
, 0);
97 case IQ2000_OPERAND_BASEOFF
:
98 print_address (cd
, info
, fields
->f_imm
, 0, pc
, length
);
100 case IQ2000_OPERAND_BITNUM
:
101 print_normal (cd
, info
, fields
->f_rt
, 0, pc
, length
);
103 case IQ2000_OPERAND_BYTECOUNT
:
104 print_normal (cd
, info
, fields
->f_bytecount
, 0, pc
, length
);
106 case IQ2000_OPERAND_CAM_Y
:
107 print_normal (cd
, info
, fields
->f_cam_y
, 0, pc
, length
);
109 case IQ2000_OPERAND_CAM_Z
:
110 print_normal (cd
, info
, fields
->f_cam_z
, 0, pc
, length
);
112 case IQ2000_OPERAND_CM_3FUNC
:
113 print_normal (cd
, info
, fields
->f_cm_3func
, 0, pc
, length
);
115 case IQ2000_OPERAND_CM_3Z
:
116 print_normal (cd
, info
, fields
->f_cm_3z
, 0, pc
, length
);
118 case IQ2000_OPERAND_CM_4FUNC
:
119 print_normal (cd
, info
, fields
->f_cm_4func
, 0, pc
, length
);
121 case IQ2000_OPERAND_CM_4Z
:
122 print_normal (cd
, info
, fields
->f_cm_4z
, 0, pc
, length
);
124 case IQ2000_OPERAND_COUNT
:
125 print_normal (cd
, info
, fields
->f_count
, 0, pc
, length
);
127 case IQ2000_OPERAND_EXECODE
:
128 print_normal (cd
, info
, fields
->f_excode
, 0, pc
, length
);
130 case IQ2000_OPERAND_HI16
:
131 print_normal (cd
, info
, fields
->f_imm
, 0, pc
, length
);
133 case IQ2000_OPERAND_IMM
:
134 print_normal (cd
, info
, fields
->f_imm
, 0, pc
, length
);
136 case IQ2000_OPERAND_INDEX
:
137 print_normal (cd
, info
, fields
->f_index
, 0, pc
, length
);
139 case IQ2000_OPERAND_JMPTARG
:
140 print_address (cd
, info
, fields
->f_jtarg
, 0|(1<<CGEN_OPERAND_ABS_ADDR
), pc
, length
);
142 case IQ2000_OPERAND_JMPTARGQ10
:
143 print_address (cd
, info
, fields
->f_jtargq10
, 0|(1<<CGEN_OPERAND_ABS_ADDR
), pc
, length
);
145 case IQ2000_OPERAND_LO16
:
146 print_normal (cd
, info
, fields
->f_imm
, 0, pc
, length
);
148 case IQ2000_OPERAND_MASK
:
149 print_normal (cd
, info
, fields
->f_mask
, 0, pc
, length
);
151 case IQ2000_OPERAND_MASKL
:
152 print_normal (cd
, info
, fields
->f_maskl
, 0, pc
, length
);
154 case IQ2000_OPERAND_MASKQ10
:
155 print_normal (cd
, info
, fields
->f_maskq10
, 0, pc
, length
);
157 case IQ2000_OPERAND_MASKR
:
158 print_normal (cd
, info
, fields
->f_rs
, 0, pc
, length
);
160 case IQ2000_OPERAND_MLO16
:
161 print_normal (cd
, info
, fields
->f_imm
, 0, pc
, length
);
163 case IQ2000_OPERAND_OFFSET
:
164 print_address (cd
, info
, fields
->f_offset
, 0|(1<<CGEN_OPERAND_PCREL_ADDR
), pc
, length
);
166 case IQ2000_OPERAND_RD
:
167 print_keyword (cd
, info
, & iq2000_cgen_opval_gr_names
, fields
->f_rd
, 0);
169 case IQ2000_OPERAND_RD_RS
:
170 print_keyword (cd
, info
, & iq2000_cgen_opval_gr_names
, fields
->f_rd_rs
, 0|(1<<CGEN_OPERAND_VIRTUAL
));
172 case IQ2000_OPERAND_RD_RT
:
173 print_keyword (cd
, info
, & iq2000_cgen_opval_gr_names
, fields
->f_rd_rt
, 0|(1<<CGEN_OPERAND_VIRTUAL
));
175 case IQ2000_OPERAND_RS
:
176 print_keyword (cd
, info
, & iq2000_cgen_opval_gr_names
, fields
->f_rs
, 0);
178 case IQ2000_OPERAND_RT
:
179 print_keyword (cd
, info
, & iq2000_cgen_opval_gr_names
, fields
->f_rt
, 0);
181 case IQ2000_OPERAND_RT_RS
:
182 print_keyword (cd
, info
, & iq2000_cgen_opval_gr_names
, fields
->f_rt_rs
, 0|(1<<CGEN_OPERAND_VIRTUAL
));
184 case IQ2000_OPERAND_SHAMT
:
185 print_normal (cd
, info
, fields
->f_shamt
, 0, pc
, length
);
189 /* xgettext:c-format */
190 fprintf (stderr
, _("Unrecognized field %d while printing insn.\n"),
196 cgen_print_fn
* const iq2000_cgen_print_handlers
[] =
203 iq2000_cgen_init_dis (cd
)
206 iq2000_cgen_init_opcode_table (cd
);
207 iq2000_cgen_init_ibld_table (cd
);
208 cd
->print_handlers
= & iq2000_cgen_print_handlers
[0];
209 cd
->print_operand
= iq2000_cgen_print_operand
;
213 /* Default print handler. */
216 print_normal (cd
, dis_info
, value
, attrs
, pc
, length
)
217 CGEN_CPU_DESC cd ATTRIBUTE_UNUSED
;
221 bfd_vma pc ATTRIBUTE_UNUSED
;
222 int length ATTRIBUTE_UNUSED
;
224 disassemble_info
*info
= (disassemble_info
*) dis_info
;
226 #ifdef CGEN_PRINT_NORMAL
227 CGEN_PRINT_NORMAL (cd
, info
, value
, attrs
, pc
, length
);
230 /* Print the operand as directed by the attributes. */
231 if (CGEN_BOOL_ATTR (attrs
, CGEN_OPERAND_SEM_ONLY
))
232 ; /* nothing to do */
233 else if (CGEN_BOOL_ATTR (attrs
, CGEN_OPERAND_SIGNED
))
234 (*info
->fprintf_func
) (info
->stream
, "%ld", value
);
236 (*info
->fprintf_func
) (info
->stream
, "0x%lx", value
);
239 /* Default address handler. */
242 print_address (cd
, dis_info
, value
, attrs
, pc
, length
)
243 CGEN_CPU_DESC cd ATTRIBUTE_UNUSED
;
247 bfd_vma pc ATTRIBUTE_UNUSED
;
248 int length ATTRIBUTE_UNUSED
;
250 disassemble_info
*info
= (disassemble_info
*) dis_info
;
252 #ifdef CGEN_PRINT_ADDRESS
253 CGEN_PRINT_ADDRESS (cd
, info
, value
, attrs
, pc
, length
);
256 /* Print the operand as directed by the attributes. */
257 if (CGEN_BOOL_ATTR (attrs
, CGEN_OPERAND_SEM_ONLY
))
258 ; /* nothing to do */
259 else if (CGEN_BOOL_ATTR (attrs
, CGEN_OPERAND_PCREL_ADDR
))
260 (*info
->print_address_func
) (value
, info
);
261 else if (CGEN_BOOL_ATTR (attrs
, CGEN_OPERAND_ABS_ADDR
))
262 (*info
->print_address_func
) (value
, info
);
263 else if (CGEN_BOOL_ATTR (attrs
, CGEN_OPERAND_SIGNED
))
264 (*info
->fprintf_func
) (info
->stream
, "%ld", (long) value
);
266 (*info
->fprintf_func
) (info
->stream
, "0x%lx", (long) value
);
269 /* Keyword print handler. */
272 print_keyword (cd
, dis_info
, keyword_table
, value
, attrs
)
273 CGEN_CPU_DESC cd ATTRIBUTE_UNUSED
;
275 CGEN_KEYWORD
*keyword_table
;
277 unsigned int attrs ATTRIBUTE_UNUSED
;
279 disassemble_info
*info
= (disassemble_info
*) dis_info
;
280 const CGEN_KEYWORD_ENTRY
*ke
;
282 ke
= cgen_keyword_lookup_value (keyword_table
, value
);
284 (*info
->fprintf_func
) (info
->stream
, "%s", ke
->name
);
286 (*info
->fprintf_func
) (info
->stream
, "???");
289 /* Default insn printer.
291 DIS_INFO is defined as `PTR' so the disassembler needn't know anything
292 about disassemble_info. */
295 print_insn_normal (cd
, dis_info
, insn
, fields
, pc
, length
)
298 const CGEN_INSN
*insn
;
303 const CGEN_SYNTAX
*syntax
= CGEN_INSN_SYNTAX (insn
);
304 disassemble_info
*info
= (disassemble_info
*) dis_info
;
305 const CGEN_SYNTAX_CHAR_TYPE
*syn
;
307 CGEN_INIT_PRINT (cd
);
309 for (syn
= CGEN_SYNTAX_STRING (syntax
); *syn
; ++syn
)
311 if (CGEN_SYNTAX_MNEMONIC_P (*syn
))
313 (*info
->fprintf_func
) (info
->stream
, "%s", CGEN_INSN_MNEMONIC (insn
));
316 if (CGEN_SYNTAX_CHAR_P (*syn
))
318 (*info
->fprintf_func
) (info
->stream
, "%c", CGEN_SYNTAX_CHAR (*syn
));
322 /* We have an operand. */
323 iq2000_cgen_print_operand (cd
, CGEN_SYNTAX_FIELD (*syn
), info
,
324 fields
, CGEN_INSN_ATTRS (insn
), pc
, length
);
328 /* Subroutine of print_insn. Reads an insn into the given buffers and updates
330 Returns 0 if all is well, non-zero otherwise. */
333 read_insn (cd
, pc
, info
, buf
, buflen
, ex_info
, insn_value
)
334 CGEN_CPU_DESC cd ATTRIBUTE_UNUSED
;
336 disassemble_info
*info
;
339 CGEN_EXTRACT_INFO
*ex_info
;
340 unsigned long *insn_value
;
342 int status
= (*info
->read_memory_func
) (pc
, buf
, buflen
, info
);
345 (*info
->memory_error_func
) (status
, pc
, info
);
349 ex_info
->dis_info
= info
;
350 ex_info
->valid
= (1 << buflen
) - 1;
351 ex_info
->insn_bytes
= buf
;
353 *insn_value
= bfd_get_bits (buf
, buflen
* 8, info
->endian
== BFD_ENDIAN_BIG
);
357 /* Utility to print an insn.
358 BUF is the base part of the insn, target byte order, BUFLEN bytes long.
359 The result is the size of the insn in bytes or zero for an unknown insn
360 or -1 if an error occurs fetching data (memory_error_func will have
364 print_insn (cd
, pc
, info
, buf
, buflen
)
367 disassemble_info
*info
;
371 CGEN_INSN_INT insn_value
;
372 const CGEN_INSN_LIST
*insn_list
;
373 CGEN_EXTRACT_INFO ex_info
;
376 /* Extract base part of instruction, just in case CGEN_DIS_* uses it. */
377 basesize
= cd
->base_insn_bitsize
< buflen
* 8 ?
378 cd
->base_insn_bitsize
: buflen
* 8;
379 insn_value
= cgen_get_insn_value (cd
, buf
, basesize
);
382 /* Fill in ex_info fields like read_insn would. Don't actually call
383 read_insn, since the incoming buffer is already read (and possibly
384 modified a la m32r). */
385 ex_info
.valid
= (1 << buflen
) - 1;
386 ex_info
.dis_info
= info
;
387 ex_info
.insn_bytes
= buf
;
389 /* The instructions are stored in hash lists.
390 Pick the first one and keep trying until we find the right one. */
392 insn_list
= CGEN_DIS_LOOKUP_INSN (cd
, buf
, insn_value
);
393 while (insn_list
!= NULL
)
395 const CGEN_INSN
*insn
= insn_list
->insn
;
398 unsigned long insn_value_cropped
;
400 #ifdef CGEN_VALIDATE_INSN_SUPPORTED
401 /* Not needed as insn shouldn't be in hash lists if not supported. */
402 /* Supported by this cpu? */
403 if (! iq2000_cgen_insn_supported (cd
, insn
))
405 insn_list
= CGEN_DIS_NEXT_INSN (insn_list
);
410 /* Basic bit mask must be correct. */
411 /* ??? May wish to allow target to defer this check until the extract
414 /* Base size may exceed this instruction's size. Extract the
415 relevant part from the buffer. */
416 if ((unsigned) (CGEN_INSN_BITSIZE (insn
) / 8) < buflen
&&
417 (unsigned) (CGEN_INSN_BITSIZE (insn
) / 8) <= sizeof (unsigned long))
418 insn_value_cropped
= bfd_get_bits (buf
, CGEN_INSN_BITSIZE (insn
),
419 info
->endian
== BFD_ENDIAN_BIG
);
421 insn_value_cropped
= insn_value
;
423 if ((insn_value_cropped
& CGEN_INSN_BASE_MASK (insn
))
424 == CGEN_INSN_BASE_VALUE (insn
))
426 /* Printing is handled in two passes. The first pass parses the
427 machine insn and extracts the fields. The second pass prints
430 /* Make sure the entire insn is loaded into insn_value, if it
432 if (((unsigned) CGEN_INSN_BITSIZE (insn
) > cd
->base_insn_bitsize
) &&
433 (unsigned) (CGEN_INSN_BITSIZE (insn
) / 8) <= sizeof (unsigned long))
435 unsigned long full_insn_value
;
436 int rc
= read_insn (cd
, pc
, info
, buf
,
437 CGEN_INSN_BITSIZE (insn
) / 8,
438 & ex_info
, & full_insn_value
);
441 length
= CGEN_EXTRACT_FN (cd
, insn
)
442 (cd
, insn
, &ex_info
, full_insn_value
, &fields
, pc
);
445 length
= CGEN_EXTRACT_FN (cd
, insn
)
446 (cd
, insn
, &ex_info
, insn_value_cropped
, &fields
, pc
);
448 /* length < 0 -> error */
453 CGEN_PRINT_FN (cd
, insn
) (cd
, info
, insn
, &fields
, pc
, length
);
454 /* length is in bits, result is in bytes */
459 insn_list
= CGEN_DIS_NEXT_INSN (insn_list
);
465 /* Default value for CGEN_PRINT_INSN.
466 The result is the size of the insn in bytes or zero for an unknown insn
467 or -1 if an error occured fetching bytes. */
469 #ifndef CGEN_PRINT_INSN
470 #define CGEN_PRINT_INSN default_print_insn
474 default_print_insn (cd
, pc
, info
)
477 disassemble_info
*info
;
479 char buf
[CGEN_MAX_INSN_SIZE
];
483 /* Attempt to read the base part of the insn. */
484 buflen
= cd
->base_insn_bitsize
/ 8;
485 status
= (*info
->read_memory_func
) (pc
, buf
, buflen
, info
);
487 /* Try again with the minimum part, if min < base. */
488 if (status
!= 0 && (cd
->min_insn_bitsize
< cd
->base_insn_bitsize
))
490 buflen
= cd
->min_insn_bitsize
/ 8;
491 status
= (*info
->read_memory_func
) (pc
, buf
, buflen
, info
);
496 (*info
->memory_error_func
) (status
, pc
, info
);
500 return print_insn (cd
, pc
, info
, buf
, buflen
);
504 Print one instruction from PC on INFO->STREAM.
505 Return the size of the instruction (in bytes). */
507 typedef struct cpu_desc_list
{
508 struct cpu_desc_list
*next
;
516 print_insn_iq2000 (pc
, info
)
518 disassemble_info
*info
;
520 static cpu_desc_list
*cd_list
= 0;
521 cpu_desc_list
*cl
= 0;
522 static CGEN_CPU_DESC cd
= 0;
524 static int prev_mach
;
525 static int prev_endian
;
528 int endian
= (info
->endian
== BFD_ENDIAN_BIG
530 : CGEN_ENDIAN_LITTLE
);
531 enum bfd_architecture arch
;
533 /* ??? gdb will set mach but leave the architecture as "unknown" */
534 #ifndef CGEN_BFD_ARCH
535 #define CGEN_BFD_ARCH bfd_arch_iq2000
538 if (arch
== bfd_arch_unknown
)
539 arch
= CGEN_BFD_ARCH
;
541 /* There's no standard way to compute the machine or isa number
542 so we leave it to the target. */
543 #ifdef CGEN_COMPUTE_MACH
544 mach
= CGEN_COMPUTE_MACH (info
);
549 #ifdef CGEN_COMPUTE_ISA
550 isa
= CGEN_COMPUTE_ISA (info
);
552 isa
= info
->insn_sets
;
555 /* If we've switched cpu's, try to find a handle we've used before */
559 || endian
!= prev_endian
))
562 for (cl
= cd_list
; cl
; cl
= cl
->next
)
564 if (cl
->isa
== isa
&&
566 cl
->endian
== endian
)
574 /* If we haven't initialized yet, initialize the opcode table. */
577 const bfd_arch_info_type
*arch_type
= bfd_lookup_arch (arch
, mach
);
578 const char *mach_name
;
582 mach_name
= arch_type
->printable_name
;
586 prev_endian
= endian
;
587 cd
= iq2000_cgen_cpu_open (CGEN_CPU_OPEN_ISAS
, prev_isa
,
588 CGEN_CPU_OPEN_BFDMACH
, mach_name
,
589 CGEN_CPU_OPEN_ENDIAN
, prev_endian
,
594 /* save this away for future reference */
595 cl
= xmalloc (sizeof (struct cpu_desc_list
));
603 iq2000_cgen_init_dis (cd
);
606 /* We try to have as much common code as possible.
607 But at this point some targets need to take over. */
608 /* ??? Some targets may need a hook elsewhere. Try to avoid this,
609 but if not possible try to move this hook elsewhere rather than
611 length
= CGEN_PRINT_INSN (cd
, pc
, info
);
617 (*info
->fprintf_func
) (info
->stream
, UNKNOWN_INSN_MSG
);
618 return cd
->default_insn_bitsize
/ 8;