1 /* tc-xtensa.c -- Assemble Xtensa instructions.
2 Copyright 2003, 2004, 2005, 2006, 2007, 2008, 2009
3 Free Software Foundation, Inc.
5 This file is part of GAS, the GNU Assembler.
7 GAS is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 3, or (at your option)
12 GAS is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
17 You should have received a copy of the GNU General Public License
18 along with GAS; see the file COPYING. If not, write to
19 the Free Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
20 MA 02110-1301, USA. */
25 #include "safe-ctype.h"
26 #include "tc-xtensa.h"
28 #include "xtensa-relax.h"
29 #include "dwarf2dbg.h"
30 #include "xtensa-istack.h"
31 #include "struc-symbol.h"
32 #include "xtensa-config.h"
34 /* Provide default values for new configuration settings. */
40 #define uint32 unsigned int
43 #define int32 signed int
48 Naming conventions (used somewhat inconsistently):
49 The xtensa_ functions are exported
50 The xg_ functions are internal
52 We also have a couple of different extensibility mechanisms.
53 1) The idiom replacement:
54 This is used when a line is first parsed to
55 replace an instruction pattern with another instruction
56 It is currently limited to replacements of instructions
57 with constant operands.
58 2) The xtensa-relax.c mechanism that has stronger instruction
59 replacement patterns. When an instruction's immediate field
60 does not fit the next instruction sequence is attempted.
61 In addition, "narrow" opcodes are supported this way. */
64 /* Define characters with special meanings to GAS. */
65 const char comment_chars
[] = "#";
66 const char line_comment_chars
[] = "#";
67 const char line_separator_chars
[] = ";";
68 const char EXP_CHARS
[] = "eE";
69 const char FLT_CHARS
[] = "rRsSfFdDxXpP";
72 /* Flags to indicate whether the hardware supports the density and
73 absolute literals options. */
75 bfd_boolean density_supported
= XCHAL_HAVE_DENSITY
;
76 bfd_boolean absolute_literals_supported
= XSHAL_USE_ABSOLUTE_LITERALS
;
78 /* Maximum width we would pad an unreachable frag to get alignment. */
79 #define UNREACHABLE_MAX_WIDTH 8
81 static vliw_insn cur_vinsn
;
83 unsigned xtensa_num_pipe_stages
;
84 unsigned xtensa_fetch_width
= XCHAL_INST_FETCH_WIDTH
;
86 static enum debug_info_type xt_saved_debug_type
= DEBUG_NONE
;
88 /* Some functions are only valid in the front end. This variable
89 allows us to assert that we haven't crossed over into the
91 static bfd_boolean past_xtensa_end
= FALSE
;
93 /* Flags for properties of the last instruction in a segment. */
94 #define FLAG_IS_A0_WRITER 0x1
95 #define FLAG_IS_BAD_LOOPEND 0x2
98 /* We define a special segment names ".literal" to place literals
99 into. The .fini and .init sections are special because they
100 contain code that is moved together by the linker. We give them
101 their own special .fini.literal and .init.literal sections. */
103 #define LITERAL_SECTION_NAME xtensa_section_rename (".literal")
104 #define LIT4_SECTION_NAME xtensa_section_rename (".lit4")
105 #define INIT_SECTION_NAME xtensa_section_rename (".init")
106 #define FINI_SECTION_NAME xtensa_section_rename (".fini")
109 /* This type is used for the directive_stack to keep track of the
110 state of the literal collection pools. If lit_prefix is set, it is
111 used to determine the literal section names; otherwise, the literal
112 sections are determined based on the current text section. The
113 lit_seg and lit4_seg fields cache these literal sections, with the
114 current_text_seg field used a tag to indicate whether the cached
117 typedef struct lit_state_struct
120 segT current_text_seg
;
125 static lit_state default_lit_sections
;
128 /* We keep a list of literal segments. The seg_list type is the node
129 for this list. The literal_head pointer is the head of the list,
130 with the literal_head_h dummy node at the start. */
132 typedef struct seg_list_struct
134 struct seg_list_struct
*next
;
138 static seg_list literal_head_h
;
139 static seg_list
*literal_head
= &literal_head_h
;
142 /* Lists of symbols. We keep a list of symbols that label the current
143 instruction, so that we can adjust the symbols when inserting alignment
144 for various instructions. We also keep a list of all the symbols on
145 literals, so that we can fix up those symbols when the literals are
146 later moved into the text sections. */
148 typedef struct sym_list_struct
150 struct sym_list_struct
*next
;
154 static sym_list
*insn_labels
= NULL
;
155 static sym_list
*free_insn_labels
= NULL
;
156 static sym_list
*saved_insn_labels
= NULL
;
158 static sym_list
*literal_syms
;
161 /* Flags to determine whether to prefer const16 or l32r
162 if both options are available. */
163 int prefer_const16
= 0;
166 /* Global flag to indicate when we are emitting literals. */
167 int generating_literals
= 0;
169 /* The following PROPERTY table definitions are copied from
170 <elf/xtensa.h> and must be kept in sync with the code there. */
172 /* Flags in the property tables to specify whether blocks of memory
173 are literals, instructions, data, or unreachable. For
174 instructions, blocks that begin loop targets and branch targets are
175 designated. Blocks that do not allow density, instruction
176 reordering or transformation are also specified. Finally, for
177 branch targets, branch target alignment priority is included.
178 Alignment of the next block is specified in the current block
179 and the size of the current block does not include any fill required
180 to align to the next block. */
182 #define XTENSA_PROP_LITERAL 0x00000001
183 #define XTENSA_PROP_INSN 0x00000002
184 #define XTENSA_PROP_DATA 0x00000004
185 #define XTENSA_PROP_UNREACHABLE 0x00000008
186 /* Instruction only properties at beginning of code. */
187 #define XTENSA_PROP_INSN_LOOP_TARGET 0x00000010
188 #define XTENSA_PROP_INSN_BRANCH_TARGET 0x00000020
189 /* Instruction only properties about code. */
190 #define XTENSA_PROP_INSN_NO_DENSITY 0x00000040
191 #define XTENSA_PROP_INSN_NO_REORDER 0x00000080
192 /* Historically, NO_TRANSFORM was a property of instructions,
193 but it should apply to literals under certain circumstances. */
194 #define XTENSA_PROP_NO_TRANSFORM 0x00000100
196 /* Branch target alignment information. This transmits information
197 to the linker optimization about the priority of aligning a
198 particular block for branch target alignment: None, low priority,
199 high priority, or required. These only need to be checked in
200 instruction blocks marked as XTENSA_PROP_INSN_BRANCH_TARGET.
203 switch (GET_XTENSA_PROP_BT_ALIGN (flags))
204 case XTENSA_PROP_BT_ALIGN_NONE:
205 case XTENSA_PROP_BT_ALIGN_LOW:
206 case XTENSA_PROP_BT_ALIGN_HIGH:
207 case XTENSA_PROP_BT_ALIGN_REQUIRE:
209 #define XTENSA_PROP_BT_ALIGN_MASK 0x00000600
211 /* No branch target alignment. */
212 #define XTENSA_PROP_BT_ALIGN_NONE 0x0
213 /* Low priority branch target alignment. */
214 #define XTENSA_PROP_BT_ALIGN_LOW 0x1
215 /* High priority branch target alignment. */
216 #define XTENSA_PROP_BT_ALIGN_HIGH 0x2
217 /* Required branch target alignment. */
218 #define XTENSA_PROP_BT_ALIGN_REQUIRE 0x3
220 #define GET_XTENSA_PROP_BT_ALIGN(flag) \
221 (((unsigned) ((flag) & (XTENSA_PROP_BT_ALIGN_MASK))) >> 9)
222 #define SET_XTENSA_PROP_BT_ALIGN(flag, align) \
223 (((flag) & (~XTENSA_PROP_BT_ALIGN_MASK)) | \
224 (((align) << 9) & XTENSA_PROP_BT_ALIGN_MASK))
227 /* Alignment is specified in the block BEFORE the one that needs
228 alignment. Up to 5 bits. Use GET_XTENSA_PROP_ALIGNMENT(flags) to
229 get the required alignment specified as a power of 2. Use
230 SET_XTENSA_PROP_ALIGNMENT(flags, pow2) to set the required
231 alignment. Be careful of side effects since the SET will evaluate
232 flags twice. Also, note that the SIZE of a block in the property
233 table does not include the alignment size, so the alignment fill
234 must be calculated to determine if two blocks are contiguous.
235 TEXT_ALIGN is not currently implemented but is a placeholder for a
236 possible future implementation. */
238 #define XTENSA_PROP_ALIGN 0x00000800
240 #define XTENSA_PROP_ALIGNMENT_MASK 0x0001f000
242 #define GET_XTENSA_PROP_ALIGNMENT(flag) \
243 (((unsigned) ((flag) & (XTENSA_PROP_ALIGNMENT_MASK))) >> 12)
244 #define SET_XTENSA_PROP_ALIGNMENT(flag, align) \
245 (((flag) & (~XTENSA_PROP_ALIGNMENT_MASK)) | \
246 (((align) << 12) & XTENSA_PROP_ALIGNMENT_MASK))
248 #define XTENSA_PROP_INSN_ABSLIT 0x00020000
251 /* Structure for saving instruction and alignment per-fragment data
252 that will be written to the object file. This structure is
253 equivalent to the actual data that will be written out to the file
254 but is easier to use. We provide a conversion to file flags
255 in frag_flags_to_number. */
257 typedef struct frag_flags_struct frag_flags
;
259 struct frag_flags_struct
261 /* is_literal should only be used after xtensa_move_literals.
262 If you need to check if you are generating a literal fragment,
263 then use the generating_literals global. */
265 unsigned is_literal
: 1;
266 unsigned is_insn
: 1;
267 unsigned is_data
: 1;
268 unsigned is_unreachable
: 1;
270 /* is_specific_opcode implies no_transform. */
271 unsigned is_no_transform
: 1;
275 unsigned is_loop_target
: 1;
276 unsigned is_branch_target
: 1; /* Branch targets have a priority. */
277 unsigned bt_align_priority
: 2;
279 unsigned is_no_density
: 1;
280 /* no_longcalls flag does not need to be placed in the object file. */
282 unsigned is_no_reorder
: 1;
284 /* Uses absolute literal addressing for l32r. */
285 unsigned is_abslit
: 1;
287 unsigned is_align
: 1;
288 unsigned alignment
: 5;
292 /* Structure for saving information about a block of property data
293 for frags that have the same flags. */
294 struct xtensa_block_info_struct
300 struct xtensa_block_info_struct
*next
;
304 /* Structure for saving the current state before emitting literals. */
305 typedef struct emit_state_struct
310 int generating_literals
;
314 /* Opcode placement information */
316 typedef unsigned long long bitfield
;
317 #define bit_is_set(bit, bf) ((bf) & (0x01ll << (bit)))
318 #define set_bit(bit, bf) ((bf) |= (0x01ll << (bit)))
319 #define clear_bit(bit, bf) ((bf) &= ~(0x01ll << (bit)))
321 #define MAX_FORMATS 32
323 typedef struct op_placement_info_struct
326 /* A number describing how restrictive the issue is for this
327 opcode. For example, an opcode that fits lots of different
328 formats has a high freedom, as does an opcode that fits
329 only one format but many slots in that format. The most
330 restrictive is the opcode that fits only one slot in one
333 xtensa_format narrowest
;
337 /* formats is a bitfield with the Nth bit set
338 if the opcode fits in the Nth xtensa_format. */
341 /* slots[N]'s Mth bit is set if the op fits in the
342 Mth slot of the Nth xtensa_format. */
343 bitfield slots
[MAX_FORMATS
];
345 /* A count of the number of slots in a given format
346 an op can fit (i.e., the bitcount of the slot field above). */
347 char slots_in_format
[MAX_FORMATS
];
349 } op_placement_info
, *op_placement_info_table
;
351 op_placement_info_table op_placement_table
;
354 /* Extra expression types. */
356 #define O_pltrel O_md1 /* like O_symbol but use a PLT reloc */
357 #define O_hi16 O_md2 /* use high 16 bits of symbolic value */
358 #define O_lo16 O_md3 /* use low 16 bits of symbolic value */
359 #define O_pcrel O_md4 /* value is a PC-relative offset */
360 #define O_tlsfunc O_md5 /* TLS_FUNC/TLSDESC_FN relocation */
361 #define O_tlsarg O_md6 /* TLS_ARG/TLSDESC_ARG relocation */
362 #define O_tlscall O_md7 /* TLS_CALL relocation */
363 #define O_tpoff O_md8 /* TPOFF relocation */
364 #define O_dtpoff O_md9 /* DTPOFF relocation */
366 struct suffix_reloc_map
370 bfd_reloc_code_real_type reloc
;
371 unsigned char operator;
374 #define SUFFIX_MAP(str, reloc, op) { str, sizeof (str) - 1, reloc, op }
376 static struct suffix_reloc_map suffix_relocs
[] =
378 SUFFIX_MAP ("l", BFD_RELOC_LO16
, O_lo16
),
379 SUFFIX_MAP ("h", BFD_RELOC_HI16
, O_hi16
),
380 SUFFIX_MAP ("plt", BFD_RELOC_XTENSA_PLT
, O_pltrel
),
381 SUFFIX_MAP ("pcrel", BFD_RELOC_32_PCREL
, O_pcrel
),
382 SUFFIX_MAP ("tlsfunc", BFD_RELOC_XTENSA_TLS_FUNC
, O_tlsfunc
),
383 SUFFIX_MAP ("tlsarg", BFD_RELOC_XTENSA_TLS_ARG
, O_tlsarg
),
384 SUFFIX_MAP ("tlscall", BFD_RELOC_XTENSA_TLS_CALL
, O_tlscall
),
385 SUFFIX_MAP ("tpoff", BFD_RELOC_XTENSA_TLS_TPOFF
, O_tpoff
),
386 SUFFIX_MAP ("dtpoff", BFD_RELOC_XTENSA_TLS_DTPOFF
, O_dtpoff
),
387 { (char *) 0, 0, BFD_RELOC_UNUSED
, 0 }
401 directive_literal_prefix
,
403 directive_absolute_literals
,
404 directive_last_directive
410 bfd_boolean can_be_negated
;
413 const directive_infoS directive_info
[] =
416 { "literal", FALSE
},
418 { "transform", TRUE
},
419 { "freeregs", FALSE
},
420 { "longcalls", TRUE
},
421 { "literal_prefix", FALSE
},
422 { "schedule", TRUE
},
423 { "absolute-literals", TRUE
}
426 bfd_boolean directive_state
[] =
430 #if !XCHAL_HAVE_DENSITY
435 TRUE
, /* transform */
436 FALSE
, /* freeregs */
437 FALSE
, /* longcalls */
438 FALSE
, /* literal_prefix */
439 FALSE
, /* schedule */
440 #if XSHAL_USE_ABSOLUTE_LITERALS
441 TRUE
/* absolute_literals */
443 FALSE
/* absolute_literals */
448 /* Directive functions. */
450 static void xtensa_begin_directive (int);
451 static void xtensa_end_directive (int);
452 static void xtensa_literal_prefix (void);
453 static void xtensa_literal_position (int);
454 static void xtensa_literal_pseudo (int);
455 static void xtensa_frequency_pseudo (int);
456 static void xtensa_elf_cons (int);
457 static void xtensa_leb128 (int);
459 /* Parsing and Idiom Translation. */
461 static bfd_reloc_code_real_type
xtensa_elf_suffix (char **, expressionS
*);
463 /* Various Other Internal Functions. */
465 extern bfd_boolean
xg_is_single_relaxable_insn (TInsn
*, TInsn
*, bfd_boolean
);
466 static bfd_boolean
xg_build_to_insn (TInsn
*, TInsn
*, BuildInstr
*);
467 static void xtensa_mark_literal_pool_location (void);
468 static addressT
get_expanded_loop_offset (xtensa_opcode
);
469 static fragS
*get_literal_pool_location (segT
);
470 static void set_literal_pool_location (segT
, fragS
*);
471 static void xtensa_set_frag_assembly_state (fragS
*);
472 static void finish_vinsn (vliw_insn
*);
473 static bfd_boolean
emit_single_op (TInsn
*);
474 static int total_frag_text_expansion (fragS
*);
476 /* Alignment Functions. */
478 static int get_text_align_power (unsigned);
479 static int get_text_align_max_fill_size (int, bfd_boolean
, bfd_boolean
);
480 static int branch_align_power (segT
);
482 /* Helpers for xtensa_relax_frag(). */
484 static long relax_frag_add_nop (fragS
*);
486 /* Accessors for additional per-subsegment information. */
488 static unsigned get_last_insn_flags (segT
, subsegT
);
489 static void set_last_insn_flags (segT
, subsegT
, unsigned, bfd_boolean
);
490 static float get_subseg_total_freq (segT
, subsegT
);
491 static float get_subseg_target_freq (segT
, subsegT
);
492 static void set_subseg_freq (segT
, subsegT
, float, float);
494 /* Segment list functions. */
496 static void xtensa_move_literals (void);
497 static void xtensa_reorder_segments (void);
498 static void xtensa_switch_to_literal_fragment (emit_state
*);
499 static void xtensa_switch_to_non_abs_literal_fragment (emit_state
*);
500 static void xtensa_switch_section_emit_state (emit_state
*, segT
, subsegT
);
501 static void xtensa_restore_emit_state (emit_state
*);
502 static segT
cache_literal_section (bfd_boolean
);
504 /* Import from elf32-xtensa.c in BFD library. */
506 extern asection
*xtensa_make_property_section (asection
*, const char *);
508 /* op_placement_info functions. */
510 static void init_op_placement_info_table (void);
511 extern bfd_boolean
opcode_fits_format_slot (xtensa_opcode
, xtensa_format
, int);
512 static int xg_get_single_size (xtensa_opcode
);
513 static xtensa_format
xg_get_single_format (xtensa_opcode
);
514 static int xg_get_single_slot (xtensa_opcode
);
516 /* TInsn and IStack functions. */
518 static bfd_boolean
tinsn_has_symbolic_operands (const TInsn
*);
519 static bfd_boolean
tinsn_has_invalid_symbolic_operands (const TInsn
*);
520 static bfd_boolean
tinsn_has_complex_operands (const TInsn
*);
521 static bfd_boolean
tinsn_to_insnbuf (TInsn
*, xtensa_insnbuf
);
522 static bfd_boolean
tinsn_check_arguments (const TInsn
*);
523 static void tinsn_from_chars (TInsn
*, char *, int);
524 static void tinsn_immed_from_frag (TInsn
*, fragS
*, int);
525 static int get_num_stack_text_bytes (IStack
*);
526 static int get_num_stack_literal_bytes (IStack
*);
528 /* vliw_insn functions. */
530 static void xg_init_vinsn (vliw_insn
*);
531 static void xg_copy_vinsn (vliw_insn
*, vliw_insn
*);
532 static void xg_clear_vinsn (vliw_insn
*);
533 static bfd_boolean
vinsn_has_specific_opcodes (vliw_insn
*);
534 static void xg_free_vinsn (vliw_insn
*);
535 static bfd_boolean vinsn_to_insnbuf
536 (vliw_insn
*, char *, fragS
*, bfd_boolean
);
537 static void vinsn_from_chars (vliw_insn
*, char *);
539 /* Expression Utilities. */
541 bfd_boolean
expr_is_const (const expressionS
*);
542 offsetT
get_expr_const (const expressionS
*);
543 void set_expr_const (expressionS
*, offsetT
);
544 bfd_boolean
expr_is_register (const expressionS
*);
545 offsetT
get_expr_register (const expressionS
*);
546 void set_expr_symbol_offset (expressionS
*, symbolS
*, offsetT
);
547 bfd_boolean
expr_is_equal (expressionS
*, expressionS
*);
548 static void copy_expr (expressionS
*, const expressionS
*);
550 /* Section renaming. */
552 static void build_section_rename (const char *);
555 /* ISA imported from bfd. */
556 extern xtensa_isa xtensa_default_isa
;
558 extern int target_big_endian
;
560 static xtensa_opcode xtensa_addi_opcode
;
561 static xtensa_opcode xtensa_addmi_opcode
;
562 static xtensa_opcode xtensa_call0_opcode
;
563 static xtensa_opcode xtensa_call4_opcode
;
564 static xtensa_opcode xtensa_call8_opcode
;
565 static xtensa_opcode xtensa_call12_opcode
;
566 static xtensa_opcode xtensa_callx0_opcode
;
567 static xtensa_opcode xtensa_callx4_opcode
;
568 static xtensa_opcode xtensa_callx8_opcode
;
569 static xtensa_opcode xtensa_callx12_opcode
;
570 static xtensa_opcode xtensa_const16_opcode
;
571 static xtensa_opcode xtensa_entry_opcode
;
572 static xtensa_opcode xtensa_extui_opcode
;
573 static xtensa_opcode xtensa_movi_opcode
;
574 static xtensa_opcode xtensa_movi_n_opcode
;
575 static xtensa_opcode xtensa_isync_opcode
;
576 static xtensa_opcode xtensa_j_opcode
;
577 static xtensa_opcode xtensa_jx_opcode
;
578 static xtensa_opcode xtensa_l32r_opcode
;
579 static xtensa_opcode xtensa_loop_opcode
;
580 static xtensa_opcode xtensa_loopnez_opcode
;
581 static xtensa_opcode xtensa_loopgtz_opcode
;
582 static xtensa_opcode xtensa_nop_opcode
;
583 static xtensa_opcode xtensa_nop_n_opcode
;
584 static xtensa_opcode xtensa_or_opcode
;
585 static xtensa_opcode xtensa_ret_opcode
;
586 static xtensa_opcode xtensa_ret_n_opcode
;
587 static xtensa_opcode xtensa_retw_opcode
;
588 static xtensa_opcode xtensa_retw_n_opcode
;
589 static xtensa_opcode xtensa_rsr_lcount_opcode
;
590 static xtensa_opcode xtensa_waiti_opcode
;
591 static int config_max_slots
= 0;
594 /* Command-line Options. */
596 bfd_boolean use_literal_section
= TRUE
;
597 enum flix_level produce_flix
= FLIX_ALL
;
598 static bfd_boolean align_targets
= TRUE
;
599 static bfd_boolean warn_unaligned_branch_targets
= FALSE
;
600 static bfd_boolean has_a0_b_retw
= FALSE
;
601 static bfd_boolean workaround_a0_b_retw
= FALSE
;
602 static bfd_boolean workaround_b_j_loop_end
= FALSE
;
603 static bfd_boolean workaround_short_loop
= FALSE
;
604 static bfd_boolean maybe_has_short_loop
= FALSE
;
605 static bfd_boolean workaround_close_loop_end
= FALSE
;
606 static bfd_boolean maybe_has_close_loop_end
= FALSE
;
607 static bfd_boolean enforce_three_byte_loop_align
= FALSE
;
609 /* When workaround_short_loops is TRUE, all loops with early exits must
610 have at least 3 instructions. workaround_all_short_loops is a modifier
611 to the workaround_short_loop flag. In addition to the
612 workaround_short_loop actions, all straightline loopgtz and loopnez
613 must have at least 3 instructions. */
615 static bfd_boolean workaround_all_short_loops
= FALSE
;
619 xtensa_setup_hw_workarounds (int earliest
, int latest
)
621 if (earliest
> latest
)
622 as_fatal (_("illegal range of target hardware versions"));
624 /* Enable all workarounds for pre-T1050.0 hardware. */
625 if (earliest
< 105000 || latest
< 105000)
627 workaround_a0_b_retw
|= TRUE
;
628 workaround_b_j_loop_end
|= TRUE
;
629 workaround_short_loop
|= TRUE
;
630 workaround_close_loop_end
|= TRUE
;
631 workaround_all_short_loops
|= TRUE
;
632 enforce_three_byte_loop_align
= TRUE
;
639 option_density
= OPTION_MD_BASE
,
643 option_no_generate_flix
,
650 option_no_link_relax
,
658 option_text_section_literals
,
659 option_no_text_section_literals
,
661 option_absolute_literals
,
662 option_no_absolute_literals
,
664 option_align_targets
,
665 option_no_align_targets
,
667 option_warn_unaligned_targets
,
672 option_workaround_a0_b_retw
,
673 option_no_workaround_a0_b_retw
,
675 option_workaround_b_j_loop_end
,
676 option_no_workaround_b_j_loop_end
,
678 option_workaround_short_loop
,
679 option_no_workaround_short_loop
,
681 option_workaround_all_short_loops
,
682 option_no_workaround_all_short_loops
,
684 option_workaround_close_loop_end
,
685 option_no_workaround_close_loop_end
,
687 option_no_workarounds
,
689 option_rename_section_name
,
692 option_prefer_const16
,
694 option_target_hardware
697 const char *md_shortopts
= "";
699 struct option md_longopts
[] =
701 { "density", no_argument
, NULL
, option_density
},
702 { "no-density", no_argument
, NULL
, option_no_density
},
704 { "flix", no_argument
, NULL
, option_flix
},
705 { "no-generate-flix", no_argument
, NULL
, option_no_generate_flix
},
706 { "no-allow-flix", no_argument
, NULL
, option_no_flix
},
708 /* Both "relax" and "generics" are deprecated and treated as equivalent
709 to the "transform" option. */
710 { "relax", no_argument
, NULL
, option_relax
},
711 { "no-relax", no_argument
, NULL
, option_no_relax
},
712 { "generics", no_argument
, NULL
, option_generics
},
713 { "no-generics", no_argument
, NULL
, option_no_generics
},
715 { "transform", no_argument
, NULL
, option_transform
},
716 { "no-transform", no_argument
, NULL
, option_no_transform
},
717 { "text-section-literals", no_argument
, NULL
, option_text_section_literals
},
718 { "no-text-section-literals", no_argument
, NULL
,
719 option_no_text_section_literals
},
720 { "absolute-literals", no_argument
, NULL
, option_absolute_literals
},
721 { "no-absolute-literals", no_argument
, NULL
, option_no_absolute_literals
},
722 /* This option was changed from -align-target to -target-align
723 because it conflicted with the "-al" option. */
724 { "target-align", no_argument
, NULL
, option_align_targets
},
725 { "no-target-align", no_argument
, NULL
, option_no_align_targets
},
726 { "warn-unaligned-targets", no_argument
, NULL
,
727 option_warn_unaligned_targets
},
728 { "longcalls", no_argument
, NULL
, option_longcalls
},
729 { "no-longcalls", no_argument
, NULL
, option_no_longcalls
},
731 { "no-workaround-a0-b-retw", no_argument
, NULL
,
732 option_no_workaround_a0_b_retw
},
733 { "workaround-a0-b-retw", no_argument
, NULL
, option_workaround_a0_b_retw
},
735 { "no-workaround-b-j-loop-end", no_argument
, NULL
,
736 option_no_workaround_b_j_loop_end
},
737 { "workaround-b-j-loop-end", no_argument
, NULL
,
738 option_workaround_b_j_loop_end
},
740 { "no-workaround-short-loops", no_argument
, NULL
,
741 option_no_workaround_short_loop
},
742 { "workaround-short-loops", no_argument
, NULL
,
743 option_workaround_short_loop
},
745 { "no-workaround-all-short-loops", no_argument
, NULL
,
746 option_no_workaround_all_short_loops
},
747 { "workaround-all-short-loop", no_argument
, NULL
,
748 option_workaround_all_short_loops
},
750 { "prefer-l32r", no_argument
, NULL
, option_prefer_l32r
},
751 { "prefer-const16", no_argument
, NULL
, option_prefer_const16
},
753 { "no-workarounds", no_argument
, NULL
, option_no_workarounds
},
755 { "no-workaround-close-loop-end", no_argument
, NULL
,
756 option_no_workaround_close_loop_end
},
757 { "workaround-close-loop-end", no_argument
, NULL
,
758 option_workaround_close_loop_end
},
760 { "rename-section", required_argument
, NULL
, option_rename_section_name
},
762 { "link-relax", no_argument
, NULL
, option_link_relax
},
763 { "no-link-relax", no_argument
, NULL
, option_no_link_relax
},
765 { "target-hardware", required_argument
, NULL
, option_target_hardware
},
767 { NULL
, no_argument
, NULL
, 0 }
770 size_t md_longopts_size
= sizeof md_longopts
;
774 md_parse_option (int c
, char *arg
)
779 as_warn (_("--density option is ignored"));
781 case option_no_density
:
782 as_warn (_("--no-density option is ignored"));
784 case option_link_relax
:
787 case option_no_link_relax
:
791 produce_flix
= FLIX_ALL
;
793 case option_no_generate_flix
:
794 produce_flix
= FLIX_NO_GENERATE
;
797 produce_flix
= FLIX_NONE
;
799 case option_generics
:
800 as_warn (_("--generics is deprecated; use --transform instead"));
801 return md_parse_option (option_transform
, arg
);
802 case option_no_generics
:
803 as_warn (_("--no-generics is deprecated; use --no-transform instead"));
804 return md_parse_option (option_no_transform
, arg
);
806 as_warn (_("--relax is deprecated; use --transform instead"));
807 return md_parse_option (option_transform
, arg
);
808 case option_no_relax
:
809 as_warn (_("--no-relax is deprecated; use --no-transform instead"));
810 return md_parse_option (option_no_transform
, arg
);
811 case option_longcalls
:
812 directive_state
[directive_longcalls
] = TRUE
;
814 case option_no_longcalls
:
815 directive_state
[directive_longcalls
] = FALSE
;
817 case option_text_section_literals
:
818 use_literal_section
= FALSE
;
820 case option_no_text_section_literals
:
821 use_literal_section
= TRUE
;
823 case option_absolute_literals
:
824 if (!absolute_literals_supported
)
826 as_fatal (_("--absolute-literals option not supported in this Xtensa configuration"));
829 directive_state
[directive_absolute_literals
] = TRUE
;
831 case option_no_absolute_literals
:
832 directive_state
[directive_absolute_literals
] = FALSE
;
835 case option_workaround_a0_b_retw
:
836 workaround_a0_b_retw
= TRUE
;
838 case option_no_workaround_a0_b_retw
:
839 workaround_a0_b_retw
= FALSE
;
841 case option_workaround_b_j_loop_end
:
842 workaround_b_j_loop_end
= TRUE
;
844 case option_no_workaround_b_j_loop_end
:
845 workaround_b_j_loop_end
= FALSE
;
848 case option_workaround_short_loop
:
849 workaround_short_loop
= TRUE
;
851 case option_no_workaround_short_loop
:
852 workaround_short_loop
= FALSE
;
855 case option_workaround_all_short_loops
:
856 workaround_all_short_loops
= TRUE
;
858 case option_no_workaround_all_short_loops
:
859 workaround_all_short_loops
= FALSE
;
862 case option_workaround_close_loop_end
:
863 workaround_close_loop_end
= TRUE
;
865 case option_no_workaround_close_loop_end
:
866 workaround_close_loop_end
= FALSE
;
869 case option_no_workarounds
:
870 workaround_a0_b_retw
= FALSE
;
871 workaround_b_j_loop_end
= FALSE
;
872 workaround_short_loop
= FALSE
;
873 workaround_all_short_loops
= FALSE
;
874 workaround_close_loop_end
= FALSE
;
877 case option_align_targets
:
878 align_targets
= TRUE
;
880 case option_no_align_targets
:
881 align_targets
= FALSE
;
884 case option_warn_unaligned_targets
:
885 warn_unaligned_branch_targets
= TRUE
;
888 case option_rename_section_name
:
889 build_section_rename (arg
);
893 /* -Qy, -Qn: SVR4 arguments controlling whether a .comment section
894 should be emitted or not. FIXME: Not implemented. */
897 case option_prefer_l32r
:
899 as_fatal (_("prefer-l32r conflicts with prefer-const16"));
903 case option_prefer_const16
:
905 as_fatal (_("prefer-const16 conflicts with prefer-l32r"));
909 case option_target_hardware
:
911 int earliest
, latest
= 0;
912 if (*arg
== 0 || *arg
== '-')
913 as_fatal (_("invalid target hardware version"));
915 earliest
= strtol (arg
, &arg
, 0);
919 else if (*arg
== '-')
922 as_fatal (_("invalid target hardware version"));
923 latest
= strtol (arg
, &arg
, 0);
926 as_fatal (_("invalid target hardware version"));
928 xtensa_setup_hw_workarounds (earliest
, latest
);
932 case option_transform
:
933 /* This option has no affect other than to use the defaults,
934 which are already set. */
937 case option_no_transform
:
938 /* This option turns off all transformations of any kind.
939 However, because we want to preserve the state of other
940 directives, we only change its own field. Thus, before
941 you perform any transformation, always check if transform
942 is available. If you use the functions we provide for this
943 purpose, you will be ok. */
944 directive_state
[directive_transform
] = FALSE
;
954 md_show_usage (FILE *stream
)
958 --[no-]text-section-literals\n\
959 [Do not] put literals in the text section\n\
960 --[no-]absolute-literals\n\
961 [Do not] default to use non-PC-relative literals\n\
962 --[no-]target-align [Do not] try to align branch targets\n\
963 --[no-]longcalls [Do not] emit 32-bit call sequences\n\
964 --[no-]transform [Do not] transform instructions\n\
965 --flix both allow hand-written and generate flix bundles\n\
966 --no-generate-flix allow hand-written but do not generate\n\
968 --no-allow-flix neither allow hand-written nor generate\n\
970 --rename-section old=new Rename section 'old' to 'new'\n", stream
);
974 /* Functions related to the list of current label symbols. */
977 xtensa_add_insn_label (symbolS
*sym
)
981 if (!free_insn_labels
)
982 l
= (sym_list
*) xmalloc (sizeof (sym_list
));
985 l
= free_insn_labels
;
986 free_insn_labels
= l
->next
;
990 l
->next
= insn_labels
;
996 xtensa_clear_insn_labels (void)
1000 for (pl
= &free_insn_labels
; *pl
!= NULL
; pl
= &(*pl
)->next
)
1008 xtensa_move_labels (fragS
*new_frag
, valueT new_offset
)
1012 for (lit
= insn_labels
; lit
; lit
= lit
->next
)
1014 symbolS
*lit_sym
= lit
->sym
;
1015 S_SET_VALUE (lit_sym
, new_offset
);
1016 symbol_set_frag (lit_sym
, new_frag
);
1021 /* Directive data and functions. */
1023 typedef struct state_stackS_struct
1025 directiveE directive
;
1026 bfd_boolean negated
;
1027 bfd_boolean old_state
;
1031 struct state_stackS_struct
*prev
;
1034 state_stackS
*directive_state_stack
;
1036 const pseudo_typeS md_pseudo_table
[] =
1038 { "align", s_align_bytes
, 0 }, /* Defaulting is invalid (0). */
1039 { "literal_position", xtensa_literal_position
, 0 },
1040 { "frame", s_ignore
, 0 }, /* Formerly used for STABS debugging. */
1041 { "long", xtensa_elf_cons
, 4 },
1042 { "word", xtensa_elf_cons
, 4 },
1043 { "4byte", xtensa_elf_cons
, 4 },
1044 { "short", xtensa_elf_cons
, 2 },
1045 { "2byte", xtensa_elf_cons
, 2 },
1046 { "sleb128", xtensa_leb128
, 1},
1047 { "uleb128", xtensa_leb128
, 0},
1048 { "begin", xtensa_begin_directive
, 0 },
1049 { "end", xtensa_end_directive
, 0 },
1050 { "literal", xtensa_literal_pseudo
, 0 },
1051 { "frequency", xtensa_frequency_pseudo
, 0 },
1057 use_transform (void)
1059 /* After md_end, you should be checking frag by frag, rather
1060 than state directives. */
1061 gas_assert (!past_xtensa_end
);
1062 return directive_state
[directive_transform
];
1067 do_align_targets (void)
1069 /* Do not use this function after md_end; just look at align_targets
1070 instead. There is no target-align directive, so alignment is either
1071 enabled for all frags or not done at all. */
1072 gas_assert (!past_xtensa_end
);
1073 return align_targets
&& use_transform ();
1078 directive_push (directiveE directive
, bfd_boolean negated
, const void *datum
)
1082 state_stackS
*stack
= (state_stackS
*) xmalloc (sizeof (state_stackS
));
1084 as_where (&file
, &line
);
1086 stack
->directive
= directive
;
1087 stack
->negated
= negated
;
1088 stack
->old_state
= directive_state
[directive
];
1091 stack
->datum
= datum
;
1092 stack
->prev
= directive_state_stack
;
1093 directive_state_stack
= stack
;
1095 directive_state
[directive
] = !negated
;
1100 directive_pop (directiveE
*directive
,
1101 bfd_boolean
*negated
,
1106 state_stackS
*top
= directive_state_stack
;
1108 if (!directive_state_stack
)
1110 as_bad (_("unmatched end directive"));
1111 *directive
= directive_none
;
1115 directive_state
[directive_state_stack
->directive
] = top
->old_state
;
1116 *directive
= top
->directive
;
1117 *negated
= top
->negated
;
1120 *datum
= top
->datum
;
1121 directive_state_stack
= top
->prev
;
1127 directive_balance (void)
1129 while (directive_state_stack
)
1131 directiveE directive
;
1132 bfd_boolean negated
;
1137 directive_pop (&directive
, &negated
, &file
, &line
, &datum
);
1138 as_warn_where ((char *) file
, line
,
1139 _(".begin directive with no matching .end directive"));
1145 inside_directive (directiveE dir
)
1147 state_stackS
*top
= directive_state_stack
;
1149 while (top
&& top
->directive
!= dir
)
1152 return (top
!= NULL
);
1157 get_directive (directiveE
*directive
, bfd_boolean
*negated
)
1161 char *directive_string
;
1163 if (strncmp (input_line_pointer
, "no-", 3) != 0)
1168 input_line_pointer
+= 3;
1171 len
= strspn (input_line_pointer
,
1172 "abcdefghijklmnopqrstuvwxyz_-/0123456789.");
1174 /* This code is a hack to make .begin [no-][generics|relax] exactly
1175 equivalent to .begin [no-]transform. We should remove it when
1176 we stop accepting those options. */
1178 if (strncmp (input_line_pointer
, "generics", strlen ("generics")) == 0)
1180 as_warn (_("[no-]generics is deprecated; use [no-]transform instead"));
1181 directive_string
= "transform";
1183 else if (strncmp (input_line_pointer
, "relax", strlen ("relax")) == 0)
1185 as_warn (_("[no-]relax is deprecated; use [no-]transform instead"));
1186 directive_string
= "transform";
1189 directive_string
= input_line_pointer
;
1191 for (i
= 0; i
< sizeof (directive_info
) / sizeof (*directive_info
); ++i
)
1193 if (strncmp (directive_string
, directive_info
[i
].name
, len
) == 0)
1195 input_line_pointer
+= len
;
1196 *directive
= (directiveE
) i
;
1197 if (*negated
&& !directive_info
[i
].can_be_negated
)
1198 as_bad (_("directive %s cannot be negated"),
1199 directive_info
[i
].name
);
1204 as_bad (_("unknown directive"));
1205 *directive
= (directiveE
) XTENSA_UNDEFINED
;
1210 xtensa_begin_directive (int ignore ATTRIBUTE_UNUSED
)
1212 directiveE directive
;
1213 bfd_boolean negated
;
1217 get_directive (&directive
, &negated
);
1218 if (directive
== (directiveE
) XTENSA_UNDEFINED
)
1220 discard_rest_of_line ();
1224 if (cur_vinsn
.inside_bundle
)
1225 as_bad (_("directives are not valid inside bundles"));
1229 case directive_literal
:
1230 if (!inside_directive (directive_literal
))
1232 /* Previous labels go with whatever follows this directive, not with
1233 the literal, so save them now. */
1234 saved_insn_labels
= insn_labels
;
1237 as_warn (_(".begin literal is deprecated; use .literal instead"));
1238 state
= (emit_state
*) xmalloc (sizeof (emit_state
));
1239 xtensa_switch_to_literal_fragment (state
);
1240 directive_push (directive_literal
, negated
, state
);
1243 case directive_literal_prefix
:
1244 /* Have to flush pending output because a movi relaxed to an l32r
1245 might produce a literal. */
1246 md_flush_pending_output ();
1247 /* Check to see if the current fragment is a literal
1248 fragment. If it is, then this operation is not allowed. */
1249 if (generating_literals
)
1251 as_bad (_("cannot set literal_prefix inside literal fragment"));
1255 /* Allocate the literal state for this section and push
1256 onto the directive stack. */
1257 ls
= xmalloc (sizeof (lit_state
));
1260 *ls
= default_lit_sections
;
1261 directive_push (directive_literal_prefix
, negated
, ls
);
1263 /* Process the new prefix. */
1264 xtensa_literal_prefix ();
1267 case directive_freeregs
:
1268 /* This information is currently unused, but we'll accept the statement
1269 and just discard the rest of the line. This won't check the syntax,
1270 but it will accept every correct freeregs directive. */
1271 input_line_pointer
+= strcspn (input_line_pointer
, "\n");
1272 directive_push (directive_freeregs
, negated
, 0);
1275 case directive_schedule
:
1276 md_flush_pending_output ();
1277 frag_var (rs_fill
, 0, 0, frag_now
->fr_subtype
,
1278 frag_now
->fr_symbol
, frag_now
->fr_offset
, NULL
);
1279 directive_push (directive_schedule
, negated
, 0);
1280 xtensa_set_frag_assembly_state (frag_now
);
1283 case directive_density
:
1284 as_warn (_(".begin [no-]density is ignored"));
1287 case directive_absolute_literals
:
1288 md_flush_pending_output ();
1289 if (!absolute_literals_supported
&& !negated
)
1291 as_warn (_("Xtensa absolute literals option not supported; ignored"));
1294 xtensa_set_frag_assembly_state (frag_now
);
1295 directive_push (directive
, negated
, 0);
1299 md_flush_pending_output ();
1300 xtensa_set_frag_assembly_state (frag_now
);
1301 directive_push (directive
, negated
, 0);
1305 demand_empty_rest_of_line ();
1310 xtensa_end_directive (int ignore ATTRIBUTE_UNUSED
)
1312 directiveE begin_directive
, end_directive
;
1313 bfd_boolean begin_negated
, end_negated
;
1317 emit_state
**state_ptr
;
1320 if (cur_vinsn
.inside_bundle
)
1321 as_bad (_("directives are not valid inside bundles"));
1323 get_directive (&end_directive
, &end_negated
);
1325 md_flush_pending_output ();
1327 switch (end_directive
)
1329 case (directiveE
) XTENSA_UNDEFINED
:
1330 discard_rest_of_line ();
1333 case directive_density
:
1334 as_warn (_(".end [no-]density is ignored"));
1335 demand_empty_rest_of_line ();
1338 case directive_absolute_literals
:
1339 if (!absolute_literals_supported
&& !end_negated
)
1341 as_warn (_("Xtensa absolute literals option not supported; ignored"));
1342 demand_empty_rest_of_line ();
1351 state_ptr
= &state
; /* use state_ptr to avoid type-punning warning */
1352 directive_pop (&begin_directive
, &begin_negated
, &file
, &line
,
1353 (const void **) state_ptr
);
1355 if (begin_directive
!= directive_none
)
1357 if (begin_directive
!= end_directive
|| begin_negated
!= end_negated
)
1359 as_bad (_("does not match begin %s%s at %s:%d"),
1360 begin_negated
? "no-" : "",
1361 directive_info
[begin_directive
].name
, file
, line
);
1365 switch (end_directive
)
1367 case directive_literal
:
1368 frag_var (rs_fill
, 0, 0, 0, NULL
, 0, NULL
);
1369 xtensa_restore_emit_state (state
);
1370 xtensa_set_frag_assembly_state (frag_now
);
1372 if (!inside_directive (directive_literal
))
1374 /* Restore the list of current labels. */
1375 xtensa_clear_insn_labels ();
1376 insn_labels
= saved_insn_labels
;
1380 case directive_literal_prefix
:
1381 /* Restore the default collection sections from saved state. */
1382 s
= (lit_state
*) state
;
1384 default_lit_sections
= *s
;
1386 /* Free the state storage. */
1387 free (s
->lit_prefix
);
1391 case directive_schedule
:
1392 case directive_freeregs
:
1396 xtensa_set_frag_assembly_state (frag_now
);
1402 demand_empty_rest_of_line ();
1406 /* Place an aligned literal fragment at the current location. */
1409 xtensa_literal_position (int ignore ATTRIBUTE_UNUSED
)
1411 md_flush_pending_output ();
1413 if (inside_directive (directive_literal
))
1414 as_warn (_(".literal_position inside literal directive; ignoring"));
1415 xtensa_mark_literal_pool_location ();
1417 demand_empty_rest_of_line ();
1418 xtensa_clear_insn_labels ();
1422 /* Support .literal label, expr, ... */
1425 xtensa_literal_pseudo (int ignored ATTRIBUTE_UNUSED
)
1428 char *p
, *base_name
;
1432 if (inside_directive (directive_literal
))
1434 as_bad (_(".literal not allowed inside .begin literal region"));
1435 ignore_rest_of_line ();
1439 md_flush_pending_output ();
1441 /* Previous labels go with whatever follows this directive, not with
1442 the literal, so save them now. */
1443 saved_insn_labels
= insn_labels
;
1446 /* If we are using text-section literals, then this is the right value... */
1449 base_name
= input_line_pointer
;
1451 xtensa_switch_to_literal_fragment (&state
);
1453 /* ...but if we aren't using text-section-literals, then we
1454 need to put them in the section we just switched to. */
1455 if (use_literal_section
|| directive_state
[directive_absolute_literals
])
1458 /* All literals are aligned to four-byte boundaries. */
1459 frag_align (2, 0, 0);
1460 record_alignment (now_seg
, 2);
1462 c
= get_symbol_end ();
1463 /* Just after name is now '\0'. */
1464 p
= input_line_pointer
;
1468 if (*input_line_pointer
!= ',' && *input_line_pointer
!= ':')
1470 as_bad (_("expected comma or colon after symbol name; "
1471 "rest of line ignored"));
1472 ignore_rest_of_line ();
1473 xtensa_restore_emit_state (&state
);
1481 input_line_pointer
++; /* skip ',' or ':' */
1483 xtensa_elf_cons (4);
1485 xtensa_restore_emit_state (&state
);
1487 /* Restore the list of current labels. */
1488 xtensa_clear_insn_labels ();
1489 insn_labels
= saved_insn_labels
;
1494 xtensa_literal_prefix (void)
1499 /* Parse the new prefix from the input_line_pointer. */
1501 len
= strspn (input_line_pointer
,
1502 "ABCDEFGHIJKLMNOPQRSTUVWXYZ"
1503 "abcdefghijklmnopqrstuvwxyz_/0123456789.$");
1505 /* Get a null-terminated copy of the name. */
1506 name
= xmalloc (len
+ 1);
1508 strncpy (name
, input_line_pointer
, len
);
1511 /* Skip the name in the input line. */
1512 input_line_pointer
+= len
;
1514 default_lit_sections
.lit_prefix
= name
;
1516 /* Clear cached literal sections, since the prefix has changed. */
1517 default_lit_sections
.lit_seg
= NULL
;
1518 default_lit_sections
.lit4_seg
= NULL
;
1522 /* Support ".frequency branch_target_frequency fall_through_frequency". */
1525 xtensa_frequency_pseudo (int ignored ATTRIBUTE_UNUSED
)
1527 float fall_through_f
, target_f
;
1529 fall_through_f
= (float) strtod (input_line_pointer
, &input_line_pointer
);
1530 if (fall_through_f
< 0)
1532 as_bad (_("fall through frequency must be greater than 0"));
1533 ignore_rest_of_line ();
1537 target_f
= (float) strtod (input_line_pointer
, &input_line_pointer
);
1540 as_bad (_("branch target frequency must be greater than 0"));
1541 ignore_rest_of_line ();
1545 set_subseg_freq (now_seg
, now_subseg
, target_f
+ fall_through_f
, target_f
);
1547 demand_empty_rest_of_line ();
1551 /* Like normal .long/.short/.word, except support @plt, etc.
1552 Clobbers input_line_pointer, checks end-of-line. */
1555 xtensa_elf_cons (int nbytes
)
1558 bfd_reloc_code_real_type reloc
;
1560 md_flush_pending_output ();
1562 if (cur_vinsn
.inside_bundle
)
1563 as_bad (_("directives are not valid inside bundles"));
1565 if (is_it_end_of_statement ())
1567 demand_empty_rest_of_line ();
1574 if (exp
.X_op
== O_symbol
1575 && *input_line_pointer
== '@'
1576 && ((reloc
= xtensa_elf_suffix (&input_line_pointer
, &exp
))
1579 reloc_howto_type
*reloc_howto
=
1580 bfd_reloc_type_lookup (stdoutput
, reloc
);
1582 if (reloc
== BFD_RELOC_UNUSED
|| !reloc_howto
)
1583 as_bad (_("unsupported relocation"));
1584 else if ((reloc
>= BFD_RELOC_XTENSA_SLOT0_OP
1585 && reloc
<= BFD_RELOC_XTENSA_SLOT14_OP
)
1586 || (reloc
>= BFD_RELOC_XTENSA_SLOT0_ALT
1587 && reloc
<= BFD_RELOC_XTENSA_SLOT14_ALT
))
1588 as_bad (_("opcode-specific %s relocation used outside "
1589 "an instruction"), reloc_howto
->name
);
1590 else if (nbytes
!= (int) bfd_get_reloc_size (reloc_howto
))
1591 as_bad (_("%s relocations do not fit in %d bytes"),
1592 reloc_howto
->name
, nbytes
);
1593 else if (reloc
== BFD_RELOC_XTENSA_TLS_FUNC
1594 || reloc
== BFD_RELOC_XTENSA_TLS_ARG
1595 || reloc
== BFD_RELOC_XTENSA_TLS_CALL
)
1596 as_bad (_("invalid use of %s relocation"), reloc_howto
->name
);
1599 char *p
= frag_more ((int) nbytes
);
1600 xtensa_set_frag_assembly_state (frag_now
);
1601 fix_new_exp (frag_now
, p
- frag_now
->fr_literal
,
1602 nbytes
, &exp
, reloc_howto
->pc_relative
, reloc
);
1607 xtensa_set_frag_assembly_state (frag_now
);
1608 emit_expr (&exp
, (unsigned int) nbytes
);
1611 while (*input_line_pointer
++ == ',');
1613 input_line_pointer
--; /* Put terminator back into stream. */
1614 demand_empty_rest_of_line ();
1617 static bfd_boolean is_leb128_expr
;
1620 xtensa_leb128 (int sign
)
1622 is_leb128_expr
= TRUE
;
1624 is_leb128_expr
= FALSE
;
1628 /* Parsing and Idiom Translation. */
1630 /* Parse @plt, etc. and return the desired relocation. */
1631 static bfd_reloc_code_real_type
1632 xtensa_elf_suffix (char **str_p
, expressionS
*exp_p
)
1639 struct suffix_reloc_map
*ptr
;
1642 return BFD_RELOC_NONE
;
1644 for (ch
= *str
, str2
= ident
;
1645 (str2
< ident
+ sizeof (ident
) - 1
1646 && (ISALNUM (ch
) || ch
== '@'));
1649 *str2
++ = (ISLOWER (ch
)) ? ch
: TOLOWER (ch
);
1656 for (ptr
= &suffix_relocs
[0]; ptr
->length
> 0; ptr
++)
1657 if (ch
== ptr
->suffix
[0]
1658 && len
== ptr
->length
1659 && memcmp (ident
, ptr
->suffix
, ptr
->length
) == 0)
1661 /* Now check for "identifier@suffix+constant". */
1662 if (*str
== '-' || *str
== '+')
1664 char *orig_line
= input_line_pointer
;
1665 expressionS new_exp
;
1667 input_line_pointer
= str
;
1668 expression (&new_exp
);
1669 if (new_exp
.X_op
== O_constant
)
1671 exp_p
->X_add_number
+= new_exp
.X_add_number
;
1672 str
= input_line_pointer
;
1675 if (&input_line_pointer
!= str_p
)
1676 input_line_pointer
= orig_line
;
1683 return BFD_RELOC_UNUSED
;
1687 /* Find the matching operator type. */
1688 static unsigned char
1689 map_suffix_reloc_to_operator (bfd_reloc_code_real_type reloc
)
1691 struct suffix_reloc_map
*sfx
;
1692 unsigned char operator = (unsigned char) -1;
1694 for (sfx
= &suffix_relocs
[0]; sfx
->suffix
; sfx
++)
1696 if (sfx
->reloc
== reloc
)
1698 operator = sfx
->operator;
1702 gas_assert (operator != (unsigned char) -1);
1707 /* Find the matching reloc type. */
1708 static bfd_reloc_code_real_type
1709 map_operator_to_reloc (unsigned char operator, bfd_boolean is_literal
)
1711 struct suffix_reloc_map
*sfx
;
1712 bfd_reloc_code_real_type reloc
= BFD_RELOC_UNUSED
;
1714 for (sfx
= &suffix_relocs
[0]; sfx
->suffix
; sfx
++)
1716 if (sfx
->operator == operator)
1725 if (reloc
== BFD_RELOC_XTENSA_TLS_FUNC
)
1726 return BFD_RELOC_XTENSA_TLSDESC_FN
;
1727 else if (reloc
== BFD_RELOC_XTENSA_TLS_ARG
)
1728 return BFD_RELOC_XTENSA_TLSDESC_ARG
;
1731 if (reloc
== BFD_RELOC_UNUSED
)
1732 return BFD_RELOC_32
;
1739 expression_end (const char *name
)
1762 #define ERROR_REG_NUM ((unsigned) -1)
1765 tc_get_register (const char *prefix
)
1768 const char *next_expr
;
1769 const char *old_line_pointer
;
1772 old_line_pointer
= input_line_pointer
;
1774 if (*input_line_pointer
== '$')
1775 ++input_line_pointer
;
1777 /* Accept "sp" as a synonym for "a1". */
1778 if (input_line_pointer
[0] == 's' && input_line_pointer
[1] == 'p'
1779 && expression_end (input_line_pointer
+ 2))
1781 input_line_pointer
+= 2;
1782 return 1; /* AR[1] */
1785 while (*input_line_pointer
++ == *prefix
++)
1787 --input_line_pointer
;
1792 as_bad (_("bad register name: %s"), old_line_pointer
);
1793 return ERROR_REG_NUM
;
1796 if (!ISDIGIT ((unsigned char) *input_line_pointer
))
1798 as_bad (_("bad register number: %s"), input_line_pointer
);
1799 return ERROR_REG_NUM
;
1804 while (ISDIGIT ((int) *input_line_pointer
))
1805 reg
= reg
* 10 + *input_line_pointer
++ - '0';
1807 if (!(next_expr
= expression_end (input_line_pointer
)))
1809 as_bad (_("bad register name: %s"), old_line_pointer
);
1810 return ERROR_REG_NUM
;
1813 input_line_pointer
= (char *) next_expr
;
1820 expression_maybe_register (xtensa_opcode opc
, int opnd
, expressionS
*tok
)
1822 xtensa_isa isa
= xtensa_default_isa
;
1824 /* Check if this is an immediate operand. */
1825 if (xtensa_operand_is_register (isa
, opc
, opnd
) == 0)
1827 bfd_reloc_code_real_type reloc
;
1828 segT t
= expression (tok
);
1829 if (t
== absolute_section
1830 && xtensa_operand_is_PCrelative (isa
, opc
, opnd
) == 1)
1832 gas_assert (tok
->X_op
== O_constant
);
1833 tok
->X_op
= O_symbol
;
1834 tok
->X_add_symbol
= &abs_symbol
;
1837 if ((tok
->X_op
== O_constant
|| tok
->X_op
== O_symbol
)
1838 && ((reloc
= xtensa_elf_suffix (&input_line_pointer
, tok
))
1843 case BFD_RELOC_LO16
:
1844 if (tok
->X_op
== O_constant
)
1846 tok
->X_add_number
&= 0xffff;
1850 case BFD_RELOC_HI16
:
1851 if (tok
->X_op
== O_constant
)
1853 tok
->X_add_number
= ((unsigned) tok
->X_add_number
) >> 16;
1857 case BFD_RELOC_UNUSED
:
1858 as_bad (_("unsupported relocation"));
1860 case BFD_RELOC_32_PCREL
:
1861 as_bad (_("pcrel relocation not allowed in an instruction"));
1866 tok
->X_op
= map_suffix_reloc_to_operator (reloc
);
1871 xtensa_regfile opnd_rf
= xtensa_operand_regfile (isa
, opc
, opnd
);
1872 unsigned reg
= tc_get_register (xtensa_regfile_shortname (isa
, opnd_rf
));
1874 if (reg
!= ERROR_REG_NUM
) /* Already errored */
1877 if (xtensa_operand_encode (isa
, opc
, opnd
, &buf
))
1878 as_bad (_("register number out of range"));
1881 tok
->X_op
= O_register
;
1882 tok
->X_add_symbol
= 0;
1883 tok
->X_add_number
= reg
;
1888 /* Split up the arguments for an opcode or pseudo-op. */
1891 tokenize_arguments (char **args
, char *str
)
1893 char *old_input_line_pointer
;
1894 bfd_boolean saw_comma
= FALSE
;
1895 bfd_boolean saw_arg
= FALSE
;
1896 bfd_boolean saw_colon
= FALSE
;
1898 char *arg_end
, *arg
;
1901 /* Save and restore input_line_pointer around this function. */
1902 old_input_line_pointer
= input_line_pointer
;
1903 input_line_pointer
= str
;
1905 while (*input_line_pointer
)
1908 switch (*input_line_pointer
)
1915 input_line_pointer
++;
1916 if (saw_comma
|| saw_colon
|| !saw_arg
)
1922 input_line_pointer
++;
1923 if (saw_comma
|| saw_colon
|| !saw_arg
)
1929 if (!saw_comma
&& !saw_colon
&& saw_arg
)
1932 arg_end
= input_line_pointer
+ 1;
1933 while (!expression_end (arg_end
))
1936 arg_len
= arg_end
- input_line_pointer
;
1937 arg
= (char *) xmalloc ((saw_colon
? 1 : 0) + arg_len
+ 1);
1938 args
[num_args
] = arg
;
1942 strncpy (arg
, input_line_pointer
, arg_len
);
1943 arg
[arg_len
] = '\0';
1945 input_line_pointer
= arg_end
;
1955 if (saw_comma
|| saw_colon
)
1957 input_line_pointer
= old_input_line_pointer
;
1962 as_bad (_("extra comma"));
1964 as_bad (_("extra colon"));
1966 as_bad (_("missing argument"));
1968 as_bad (_("missing comma or colon"));
1969 input_line_pointer
= old_input_line_pointer
;
1974 /* Parse the arguments to an opcode. Return TRUE on error. */
1977 parse_arguments (TInsn
*insn
, int num_args
, char **arg_strings
)
1979 expressionS
*tok
, *last_tok
;
1980 xtensa_opcode opcode
= insn
->opcode
;
1981 bfd_boolean had_error
= TRUE
;
1982 xtensa_isa isa
= xtensa_default_isa
;
1983 int n
, num_regs
= 0;
1984 int opcode_operand_count
;
1985 int opnd_cnt
, last_opnd_cnt
;
1986 unsigned int next_reg
= 0;
1987 char *old_input_line_pointer
;
1989 if (insn
->insn_type
== ITYPE_LITERAL
)
1990 opcode_operand_count
= 1;
1992 opcode_operand_count
= xtensa_opcode_num_operands (isa
, opcode
);
1995 memset (tok
, 0, sizeof (*tok
) * MAX_INSN_ARGS
);
1997 /* Save and restore input_line_pointer around this function. */
1998 old_input_line_pointer
= input_line_pointer
;
2004 /* Skip invisible operands. */
2005 while (xtensa_operand_is_visible (isa
, opcode
, opnd_cnt
) == 0)
2011 for (n
= 0; n
< num_args
; n
++)
2013 input_line_pointer
= arg_strings
[n
];
2014 if (*input_line_pointer
== ':')
2016 xtensa_regfile opnd_rf
;
2017 input_line_pointer
++;
2020 gas_assert (opnd_cnt
> 0);
2022 opnd_rf
= xtensa_operand_regfile (isa
, opcode
, last_opnd_cnt
);
2024 != tc_get_register (xtensa_regfile_shortname (isa
, opnd_rf
)))
2025 as_warn (_("incorrect register number, ignoring"));
2030 if (opnd_cnt
>= opcode_operand_count
)
2032 as_warn (_("too many arguments"));
2035 gas_assert (opnd_cnt
< MAX_INSN_ARGS
);
2037 expression_maybe_register (opcode
, opnd_cnt
, tok
);
2038 next_reg
= tok
->X_add_number
+ 1;
2040 if (tok
->X_op
== O_illegal
|| tok
->X_op
== O_absent
)
2042 if (xtensa_operand_is_register (isa
, opcode
, opnd_cnt
) == 1)
2044 num_regs
= xtensa_operand_num_regs (isa
, opcode
, opnd_cnt
) - 1;
2045 /* minus 1 because we are seeing one right now */
2051 last_opnd_cnt
= opnd_cnt
;
2052 demand_empty_rest_of_line ();
2059 while (xtensa_operand_is_visible (isa
, opcode
, opnd_cnt
) == 0);
2063 if (num_regs
> 0 && ((int) next_reg
!= last_tok
->X_add_number
+ 1))
2066 insn
->ntok
= tok
- insn
->tok
;
2070 input_line_pointer
= old_input_line_pointer
;
2076 get_invisible_operands (TInsn
*insn
)
2078 xtensa_isa isa
= xtensa_default_isa
;
2079 static xtensa_insnbuf slotbuf
= NULL
;
2081 xtensa_opcode opc
= insn
->opcode
;
2082 int slot
, opnd
, fmt_found
;
2086 slotbuf
= xtensa_insnbuf_alloc (isa
);
2088 /* Find format/slot where this can be encoded. */
2091 for (fmt
= 0; fmt
< xtensa_isa_num_formats (isa
); fmt
++)
2093 for (slot
= 0; slot
< xtensa_format_num_slots (isa
, fmt
); slot
++)
2095 if (xtensa_opcode_encode (isa
, fmt
, slot
, slotbuf
, opc
) == 0)
2101 if (fmt_found
) break;
2106 as_bad (_("cannot encode opcode \"%s\""), xtensa_opcode_name (isa
, opc
));
2110 /* First encode all the visible operands
2111 (to deal with shared field operands). */
2112 for (opnd
= 0; opnd
< insn
->ntok
; opnd
++)
2114 if (xtensa_operand_is_visible (isa
, opc
, opnd
) == 1
2115 && (insn
->tok
[opnd
].X_op
== O_register
2116 || insn
->tok
[opnd
].X_op
== O_constant
))
2118 val
= insn
->tok
[opnd
].X_add_number
;
2119 xtensa_operand_encode (isa
, opc
, opnd
, &val
);
2120 xtensa_operand_set_field (isa
, opc
, opnd
, fmt
, slot
, slotbuf
, val
);
2124 /* Then pull out the values for the invisible ones. */
2125 for (opnd
= 0; opnd
< insn
->ntok
; opnd
++)
2127 if (xtensa_operand_is_visible (isa
, opc
, opnd
) == 0)
2129 xtensa_operand_get_field (isa
, opc
, opnd
, fmt
, slot
, slotbuf
, &val
);
2130 xtensa_operand_decode (isa
, opc
, opnd
, &val
);
2131 insn
->tok
[opnd
].X_add_number
= val
;
2132 if (xtensa_operand_is_register (isa
, opc
, opnd
) == 1)
2133 insn
->tok
[opnd
].X_op
= O_register
;
2135 insn
->tok
[opnd
].X_op
= O_constant
;
2144 xg_reverse_shift_count (char **cnt_argp
)
2146 char *cnt_arg
, *new_arg
;
2147 cnt_arg
= *cnt_argp
;
2149 /* replace the argument with "31-(argument)" */
2150 new_arg
= (char *) xmalloc (strlen (cnt_arg
) + 6);
2151 sprintf (new_arg
, "31-(%s)", cnt_arg
);
2154 *cnt_argp
= new_arg
;
2158 /* If "arg" is a constant expression, return non-zero with the value
2162 xg_arg_is_constant (char *arg
, offsetT
*valp
)
2165 char *save_ptr
= input_line_pointer
;
2167 input_line_pointer
= arg
;
2169 input_line_pointer
= save_ptr
;
2171 if (exp
.X_op
== O_constant
)
2173 *valp
= exp
.X_add_number
;
2182 xg_replace_opname (char **popname
, char *newop
)
2185 *popname
= (char *) xmalloc (strlen (newop
) + 1);
2186 strcpy (*popname
, newop
);
2191 xg_check_num_args (int *pnum_args
,
2196 int num_args
= *pnum_args
;
2198 if (num_args
< expected_num
)
2200 as_bad (_("not enough operands (%d) for '%s'; expected %d"),
2201 num_args
, opname
, expected_num
);
2205 if (num_args
> expected_num
)
2207 as_warn (_("too many operands (%d) for '%s'; expected %d"),
2208 num_args
, opname
, expected_num
);
2209 while (num_args
-- > expected_num
)
2211 free (arg_strings
[num_args
]);
2212 arg_strings
[num_args
] = 0;
2214 *pnum_args
= expected_num
;
2222 /* If the register is not specified as part of the opcode,
2223 then get it from the operand and move it to the opcode. */
2226 xg_translate_sysreg_op (char **popname
, int *pnum_args
, char **arg_strings
)
2228 xtensa_isa isa
= xtensa_default_isa
;
2230 char *opname
, *new_opname
;
2231 const char *sr_name
;
2232 int is_user
, is_write
;
2237 is_user
= (opname
[1] == 'u');
2238 is_write
= (opname
[0] == 'w');
2240 /* Opname == [rw]ur or [rwx]sr... */
2242 if (xg_check_num_args (pnum_args
, 2, opname
, arg_strings
))
2245 /* Check if the argument is a symbolic register name. */
2246 sr
= xtensa_sysreg_lookup_name (isa
, arg_strings
[1]);
2247 /* Handle WSR to "INTSET" as a special case. */
2248 if (sr
== XTENSA_UNDEFINED
&& is_write
&& !is_user
2249 && !strcasecmp (arg_strings
[1], "intset"))
2250 sr
= xtensa_sysreg_lookup_name (isa
, "interrupt");
2251 if (sr
== XTENSA_UNDEFINED
2252 || (xtensa_sysreg_is_user (isa
, sr
) == 1) != is_user
)
2254 /* Maybe it's a register number.... */
2256 if (!xg_arg_is_constant (arg_strings
[1], &val
))
2258 as_bad (_("invalid register '%s' for '%s' instruction"),
2259 arg_strings
[1], opname
);
2262 sr
= xtensa_sysreg_lookup (isa
, val
, is_user
);
2263 if (sr
== XTENSA_UNDEFINED
)
2265 as_bad (_("invalid register number (%ld) for '%s' instruction"),
2266 (long) val
, opname
);
2271 /* Remove the last argument, which is now part of the opcode. */
2272 free (arg_strings
[1]);
2276 /* Translate the opcode. */
2277 sr_name
= xtensa_sysreg_name (isa
, sr
);
2278 /* Another special case for "WSR.INTSET".... */
2279 if (is_write
&& !is_user
&& !strcasecmp ("interrupt", sr_name
))
2281 new_opname
= (char *) xmalloc (strlen (sr_name
) + 6);
2282 sprintf (new_opname
, "%s.%s", *popname
, sr_name
);
2284 *popname
= new_opname
;
2291 xtensa_translate_old_userreg_ops (char **popname
)
2293 xtensa_isa isa
= xtensa_default_isa
;
2295 char *opname
, *new_opname
;
2296 const char *sr_name
;
2297 bfd_boolean has_underbar
= FALSE
;
2300 if (opname
[0] == '_')
2302 has_underbar
= TRUE
;
2306 sr
= xtensa_sysreg_lookup_name (isa
, opname
+ 1);
2307 if (sr
!= XTENSA_UNDEFINED
)
2309 /* The new default name ("nnn") is different from the old default
2310 name ("URnnn"). The old default is handled below, and we don't
2311 want to recognize [RW]nnn, so do nothing if the name is the (new)
2313 static char namebuf
[10];
2314 sprintf (namebuf
, "%d", xtensa_sysreg_number (isa
, sr
));
2315 if (strcmp (namebuf
, opname
+ 1) == 0)
2323 /* Only continue if the reg name is "URnnn". */
2324 if (opname
[1] != 'u' || opname
[2] != 'r')
2326 val
= strtoul (opname
+ 3, &end
, 10);
2330 sr
= xtensa_sysreg_lookup (isa
, val
, 1);
2331 if (sr
== XTENSA_UNDEFINED
)
2333 as_bad (_("invalid register number (%ld) for '%s'"),
2334 (long) val
, opname
);
2339 /* Translate the opcode. */
2340 sr_name
= xtensa_sysreg_name (isa
, sr
);
2341 new_opname
= (char *) xmalloc (strlen (sr_name
) + 6);
2342 sprintf (new_opname
, "%s%cur.%s", (has_underbar
? "_" : ""),
2343 opname
[0], sr_name
);
2345 *popname
= new_opname
;
2352 xtensa_translate_zero_immed (char *old_op
,
2362 gas_assert (opname
[0] != '_');
2364 if (strcmp (opname
, old_op
) != 0)
2367 if (xg_check_num_args (pnum_args
, 3, opname
, arg_strings
))
2369 if (xg_arg_is_constant (arg_strings
[1], &val
) && val
== 0)
2371 xg_replace_opname (popname
, new_op
);
2372 free (arg_strings
[1]);
2373 arg_strings
[1] = arg_strings
[2];
2382 /* If the instruction is an idiom (i.e., a built-in macro), translate it.
2383 Returns non-zero if an error was found. */
2386 xg_translate_idioms (char **popname
, int *pnum_args
, char **arg_strings
)
2388 char *opname
= *popname
;
2389 bfd_boolean has_underbar
= FALSE
;
2393 has_underbar
= TRUE
;
2397 if (strcmp (opname
, "mov") == 0)
2399 if (use_transform () && !has_underbar
&& density_supported
)
2400 xg_replace_opname (popname
, "mov.n");
2403 if (xg_check_num_args (pnum_args
, 2, opname
, arg_strings
))
2405 xg_replace_opname (popname
, (has_underbar
? "_or" : "or"));
2406 arg_strings
[2] = (char *) xmalloc (strlen (arg_strings
[1]) + 1);
2407 strcpy (arg_strings
[2], arg_strings
[1]);
2413 if (strcmp (opname
, "bbsi.l") == 0)
2415 if (xg_check_num_args (pnum_args
, 3, opname
, arg_strings
))
2417 xg_replace_opname (popname
, (has_underbar
? "_bbsi" : "bbsi"));
2418 if (target_big_endian
)
2419 xg_reverse_shift_count (&arg_strings
[1]);
2423 if (strcmp (opname
, "bbci.l") == 0)
2425 if (xg_check_num_args (pnum_args
, 3, opname
, arg_strings
))
2427 xg_replace_opname (popname
, (has_underbar
? "_bbci" : "bbci"));
2428 if (target_big_endian
)
2429 xg_reverse_shift_count (&arg_strings
[1]);
2433 /* Don't do anything special with NOPs inside FLIX instructions. They
2434 are handled elsewhere. Real NOP instructions are always available
2435 in configurations with FLIX, so this should never be an issue but
2436 check for it anyway. */
2437 if (!cur_vinsn
.inside_bundle
&& xtensa_nop_opcode
== XTENSA_UNDEFINED
2438 && strcmp (opname
, "nop") == 0)
2440 if (use_transform () && !has_underbar
&& density_supported
)
2441 xg_replace_opname (popname
, "nop.n");
2444 if (xg_check_num_args (pnum_args
, 0, opname
, arg_strings
))
2446 xg_replace_opname (popname
, (has_underbar
? "_or" : "or"));
2447 arg_strings
[0] = (char *) xmalloc (3);
2448 arg_strings
[1] = (char *) xmalloc (3);
2449 arg_strings
[2] = (char *) xmalloc (3);
2450 strcpy (arg_strings
[0], "a1");
2451 strcpy (arg_strings
[1], "a1");
2452 strcpy (arg_strings
[2], "a1");
2458 /* Recognize [RW]UR and [RWX]SR. */
2459 if ((((opname
[0] == 'r' || opname
[0] == 'w')
2460 && (opname
[1] == 'u' || opname
[1] == 's'))
2461 || (opname
[0] == 'x' && opname
[1] == 's'))
2463 && opname
[3] == '\0')
2464 return xg_translate_sysreg_op (popname
, pnum_args
, arg_strings
);
2466 /* Backward compatibility for RUR and WUR: Recognize [RW]UR<nnn> and
2467 [RW]<name> if <name> is the non-default name of a user register. */
2468 if ((opname
[0] == 'r' || opname
[0] == 'w')
2469 && xtensa_opcode_lookup (xtensa_default_isa
, opname
) == XTENSA_UNDEFINED
)
2470 return xtensa_translate_old_userreg_ops (popname
);
2472 /* Relax branches that don't allow comparisons against an immediate value
2473 of zero to the corresponding branches with implicit zero immediates. */
2474 if (!has_underbar
&& use_transform ())
2476 if (xtensa_translate_zero_immed ("bnei", "bnez", popname
,
2477 pnum_args
, arg_strings
))
2480 if (xtensa_translate_zero_immed ("beqi", "beqz", popname
,
2481 pnum_args
, arg_strings
))
2484 if (xtensa_translate_zero_immed ("bgei", "bgez", popname
,
2485 pnum_args
, arg_strings
))
2488 if (xtensa_translate_zero_immed ("blti", "bltz", popname
,
2489 pnum_args
, arg_strings
))
2497 /* Functions for dealing with the Xtensa ISA. */
2499 /* Currently the assembler only allows us to use a single target per
2500 fragment. Because of this, only one operand for a given
2501 instruction may be symbolic. If there is a PC-relative operand,
2502 the last one is chosen. Otherwise, the result is the number of the
2503 last immediate operand, and if there are none of those, we fail and
2507 get_relaxable_immed (xtensa_opcode opcode
)
2509 int last_immed
= -1;
2512 if (opcode
== XTENSA_UNDEFINED
)
2515 noperands
= xtensa_opcode_num_operands (xtensa_default_isa
, opcode
);
2516 for (opi
= noperands
- 1; opi
>= 0; opi
--)
2518 if (xtensa_operand_is_visible (xtensa_default_isa
, opcode
, opi
) == 0)
2520 if (xtensa_operand_is_PCrelative (xtensa_default_isa
, opcode
, opi
) == 1)
2522 if (last_immed
== -1
2523 && xtensa_operand_is_register (xtensa_default_isa
, opcode
, opi
) == 0)
2530 static xtensa_opcode
2531 get_opcode_from_buf (const char *buf
, int slot
)
2533 static xtensa_insnbuf insnbuf
= NULL
;
2534 static xtensa_insnbuf slotbuf
= NULL
;
2535 xtensa_isa isa
= xtensa_default_isa
;
2540 insnbuf
= xtensa_insnbuf_alloc (isa
);
2541 slotbuf
= xtensa_insnbuf_alloc (isa
);
2544 xtensa_insnbuf_from_chars (isa
, insnbuf
, (const unsigned char *) buf
, 0);
2545 fmt
= xtensa_format_decode (isa
, insnbuf
);
2546 if (fmt
== XTENSA_UNDEFINED
)
2547 return XTENSA_UNDEFINED
;
2549 if (slot
>= xtensa_format_num_slots (isa
, fmt
))
2550 return XTENSA_UNDEFINED
;
2552 xtensa_format_get_slot (isa
, fmt
, slot
, insnbuf
, slotbuf
);
2553 return xtensa_opcode_decode (isa
, fmt
, slot
, slotbuf
);
2557 #ifdef TENSILICA_DEBUG
2559 /* For debugging, print out the mapping of opcode numbers to opcodes. */
2562 xtensa_print_insn_table (void)
2564 int num_opcodes
, num_operands
;
2565 xtensa_opcode opcode
;
2566 xtensa_isa isa
= xtensa_default_isa
;
2568 num_opcodes
= xtensa_isa_num_opcodes (xtensa_default_isa
);
2569 for (opcode
= 0; opcode
< num_opcodes
; opcode
++)
2572 fprintf (stderr
, "%d: %s: ", opcode
, xtensa_opcode_name (isa
, opcode
));
2573 num_operands
= xtensa_opcode_num_operands (isa
, opcode
);
2574 for (opn
= 0; opn
< num_operands
; opn
++)
2576 if (xtensa_operand_is_visible (isa
, opcode
, opn
) == 0)
2578 if (xtensa_operand_is_register (isa
, opcode
, opn
) == 1)
2580 xtensa_regfile opnd_rf
=
2581 xtensa_operand_regfile (isa
, opcode
, opn
);
2582 fprintf (stderr
, "%s ", xtensa_regfile_shortname (isa
, opnd_rf
));
2584 else if (xtensa_operand_is_PCrelative (isa
, opcode
, opn
) == 1)
2585 fputs ("[lLr] ", stderr
);
2587 fputs ("i ", stderr
);
2589 fprintf (stderr
, "\n");
2595 print_vliw_insn (xtensa_insnbuf vbuf
)
2597 xtensa_isa isa
= xtensa_default_isa
;
2598 xtensa_format f
= xtensa_format_decode (isa
, vbuf
);
2599 xtensa_insnbuf sbuf
= xtensa_insnbuf_alloc (isa
);
2602 fprintf (stderr
, "format = %d\n", f
);
2604 for (op
= 0; op
< xtensa_format_num_slots (isa
, f
); op
++)
2606 xtensa_opcode opcode
;
2610 xtensa_format_get_slot (isa
, f
, op
, vbuf
, sbuf
);
2611 opcode
= xtensa_opcode_decode (isa
, f
, op
, sbuf
);
2612 opname
= xtensa_opcode_name (isa
, opcode
);
2614 fprintf (stderr
, "op in slot %i is %s;\n", op
, opname
);
2615 fprintf (stderr
, " operands = ");
2617 operands
< xtensa_opcode_num_operands (isa
, opcode
);
2621 if (xtensa_operand_is_visible (isa
, opcode
, operands
) == 0)
2623 xtensa_operand_get_field (isa
, opcode
, operands
, f
, op
, sbuf
, &val
);
2624 xtensa_operand_decode (isa
, opcode
, operands
, &val
);
2625 fprintf (stderr
, "%d ", val
);
2627 fprintf (stderr
, "\n");
2629 xtensa_insnbuf_free (isa
, sbuf
);
2632 #endif /* TENSILICA_DEBUG */
2636 is_direct_call_opcode (xtensa_opcode opcode
)
2638 xtensa_isa isa
= xtensa_default_isa
;
2639 int n
, num_operands
;
2641 if (xtensa_opcode_is_call (isa
, opcode
) != 1)
2644 num_operands
= xtensa_opcode_num_operands (isa
, opcode
);
2645 for (n
= 0; n
< num_operands
; n
++)
2647 if (xtensa_operand_is_register (isa
, opcode
, n
) == 0
2648 && xtensa_operand_is_PCrelative (isa
, opcode
, n
) == 1)
2655 /* Convert from BFD relocation type code to slot and operand number.
2656 Returns non-zero on failure. */
2659 decode_reloc (bfd_reloc_code_real_type reloc
, int *slot
, bfd_boolean
*is_alt
)
2661 if (reloc
>= BFD_RELOC_XTENSA_SLOT0_OP
2662 && reloc
<= BFD_RELOC_XTENSA_SLOT14_OP
)
2664 *slot
= reloc
- BFD_RELOC_XTENSA_SLOT0_OP
;
2667 else if (reloc
>= BFD_RELOC_XTENSA_SLOT0_ALT
2668 && reloc
<= BFD_RELOC_XTENSA_SLOT14_ALT
)
2670 *slot
= reloc
- BFD_RELOC_XTENSA_SLOT0_ALT
;
2680 /* Convert from slot number to BFD relocation type code for the
2681 standard PC-relative relocations. Return BFD_RELOC_NONE on
2684 static bfd_reloc_code_real_type
2685 encode_reloc (int slot
)
2687 if (slot
< 0 || slot
> 14)
2688 return BFD_RELOC_NONE
;
2690 return BFD_RELOC_XTENSA_SLOT0_OP
+ slot
;
2694 /* Convert from slot numbers to BFD relocation type code for the
2695 "alternate" relocations. Return BFD_RELOC_NONE on failure. */
2697 static bfd_reloc_code_real_type
2698 encode_alt_reloc (int slot
)
2700 if (slot
< 0 || slot
> 14)
2701 return BFD_RELOC_NONE
;
2703 return BFD_RELOC_XTENSA_SLOT0_ALT
+ slot
;
2708 xtensa_insnbuf_set_operand (xtensa_insnbuf slotbuf
,
2711 xtensa_opcode opcode
,
2717 uint32 valbuf
= value
;
2719 if (xtensa_operand_encode (xtensa_default_isa
, opcode
, operand
, &valbuf
))
2721 if (xtensa_operand_is_PCrelative (xtensa_default_isa
, opcode
, operand
)
2723 as_bad_where ((char *) file
, line
,
2724 _("operand %d of '%s' has out of range value '%u'"),
2726 xtensa_opcode_name (xtensa_default_isa
, opcode
),
2729 as_bad_where ((char *) file
, line
,
2730 _("operand %d of '%s' has invalid value '%u'"),
2732 xtensa_opcode_name (xtensa_default_isa
, opcode
),
2737 xtensa_operand_set_field (xtensa_default_isa
, opcode
, operand
, fmt
, slot
,
2743 xtensa_insnbuf_get_operand (xtensa_insnbuf slotbuf
,
2746 xtensa_opcode opcode
,
2750 (void) xtensa_operand_get_field (xtensa_default_isa
, opcode
, opnum
,
2751 fmt
, slot
, slotbuf
, &val
);
2752 (void) xtensa_operand_decode (xtensa_default_isa
, opcode
, opnum
, &val
);
2757 /* Checks for rules from xtensa-relax tables. */
2759 /* The routine xg_instruction_matches_option_term must return TRUE
2760 when a given option term is true. The meaning of all of the option
2761 terms is given interpretation by this function. */
2764 xg_instruction_matches_option_term (TInsn
*insn
, const ReqOrOption
*option
)
2766 if (strcmp (option
->option_name
, "realnop") == 0
2767 || strncmp (option
->option_name
, "IsaUse", 6) == 0)
2769 /* These conditions were evaluated statically when building the
2770 relaxation table. There's no need to reevaluate them now. */
2773 else if (strcmp (option
->option_name
, "FREEREG") == 0)
2774 return insn
->extra_arg
.X_op
== O_register
;
2777 as_fatal (_("internal error: unknown option name '%s'"),
2778 option
->option_name
);
2784 xg_instruction_matches_or_options (TInsn
*insn
,
2785 const ReqOrOptionList
*or_option
)
2787 const ReqOrOption
*option
;
2788 /* Must match each of the AND terms. */
2789 for (option
= or_option
; option
!= NULL
; option
= option
->next
)
2791 if (xg_instruction_matches_option_term (insn
, option
))
2799 xg_instruction_matches_options (TInsn
*insn
, const ReqOptionList
*options
)
2801 const ReqOption
*req_options
;
2802 /* Must match each of the AND terms. */
2803 for (req_options
= options
;
2804 req_options
!= NULL
;
2805 req_options
= req_options
->next
)
2807 /* Must match one of the OR clauses. */
2808 if (!xg_instruction_matches_or_options (insn
,
2809 req_options
->or_option_terms
))
2816 /* Return the transition rule that matches or NULL if none matches. */
2819 xg_instruction_matches_rule (TInsn
*insn
, TransitionRule
*rule
)
2821 PreconditionList
*condition_l
;
2823 if (rule
->opcode
!= insn
->opcode
)
2826 for (condition_l
= rule
->conditions
;
2827 condition_l
!= NULL
;
2828 condition_l
= condition_l
->next
)
2832 Precondition
*cond
= condition_l
->precond
;
2837 /* The expression must be the constant. */
2838 gas_assert (cond
->op_num
< insn
->ntok
);
2839 exp1
= &insn
->tok
[cond
->op_num
];
2840 if (expr_is_const (exp1
))
2845 if (get_expr_const (exp1
) != cond
->op_data
)
2849 if (get_expr_const (exp1
) == cond
->op_data
)
2856 else if (expr_is_register (exp1
))
2861 if (get_expr_register (exp1
) != cond
->op_data
)
2865 if (get_expr_register (exp1
) == cond
->op_data
)
2877 gas_assert (cond
->op_num
< insn
->ntok
);
2878 gas_assert (cond
->op_data
< insn
->ntok
);
2879 exp1
= &insn
->tok
[cond
->op_num
];
2880 exp2
= &insn
->tok
[cond
->op_data
];
2885 if (!expr_is_equal (exp1
, exp2
))
2889 if (expr_is_equal (exp1
, exp2
))
2901 if (!xg_instruction_matches_options (insn
, rule
->options
))
2909 transition_rule_cmp (const TransitionRule
*a
, const TransitionRule
*b
)
2911 bfd_boolean a_greater
= FALSE
;
2912 bfd_boolean b_greater
= FALSE
;
2914 ReqOptionList
*l_a
= a
->options
;
2915 ReqOptionList
*l_b
= b
->options
;
2917 /* We only care if they both are the same except for
2918 a const16 vs. an l32r. */
2920 while (l_a
&& l_b
&& ((l_a
->next
== NULL
) == (l_b
->next
== NULL
)))
2922 ReqOrOptionList
*l_or_a
= l_a
->or_option_terms
;
2923 ReqOrOptionList
*l_or_b
= l_b
->or_option_terms
;
2924 while (l_or_a
&& l_or_b
&& ((l_a
->next
== NULL
) == (l_b
->next
== NULL
)))
2926 if (l_or_a
->is_true
!= l_or_b
->is_true
)
2928 if (strcmp (l_or_a
->option_name
, l_or_b
->option_name
) != 0)
2930 /* This is the case we care about. */
2931 if (strcmp (l_or_a
->option_name
, "IsaUseConst16") == 0
2932 && strcmp (l_or_b
->option_name
, "IsaUseL32R") == 0)
2939 else if (strcmp (l_or_a
->option_name
, "IsaUseL32R") == 0
2940 && strcmp (l_or_b
->option_name
, "IsaUseConst16") == 0)
2950 l_or_a
= l_or_a
->next
;
2951 l_or_b
= l_or_b
->next
;
2953 if (l_or_a
|| l_or_b
)
2962 /* Incomparable if the substitution was used differently in two cases. */
2963 if (a_greater
&& b_greater
)
2975 static TransitionRule
*
2976 xg_instruction_match (TInsn
*insn
)
2978 TransitionTable
*table
= xg_build_simplify_table (&transition_rule_cmp
);
2980 gas_assert (insn
->opcode
< table
->num_opcodes
);
2982 /* Walk through all of the possible transitions. */
2983 for (l
= table
->table
[insn
->opcode
]; l
!= NULL
; l
= l
->next
)
2985 TransitionRule
*rule
= l
->rule
;
2986 if (xg_instruction_matches_rule (insn
, rule
))
2993 /* Various Other Internal Functions. */
2996 is_unique_insn_expansion (TransitionRule
*r
)
2998 if (!r
->to_instr
|| r
->to_instr
->next
!= NULL
)
3000 if (r
->to_instr
->typ
!= INSTR_INSTR
)
3006 /* Check if there is exactly one relaxation for INSN that converts it to
3007 another instruction of equal or larger size. If so, and if TARG is
3008 non-null, go ahead and generate the relaxed instruction into TARG. If
3009 NARROW_ONLY is true, then only consider relaxations that widen a narrow
3010 instruction, i.e., ignore relaxations that convert to an instruction of
3011 equal size. In some contexts where this function is used, only
3012 a single widening is allowed and the NARROW_ONLY argument is used to
3013 exclude cases like ADDI being "widened" to an ADDMI, which may
3014 later be relaxed to an ADDMI/ADDI pair. */
3017 xg_is_single_relaxable_insn (TInsn
*insn
, TInsn
*targ
, bfd_boolean narrow_only
)
3019 TransitionTable
*table
= xg_build_widen_table (&transition_rule_cmp
);
3021 TransitionRule
*match
= 0;
3023 gas_assert (insn
->insn_type
== ITYPE_INSN
);
3024 gas_assert (insn
->opcode
< table
->num_opcodes
);
3026 for (l
= table
->table
[insn
->opcode
]; l
!= NULL
; l
= l
->next
)
3028 TransitionRule
*rule
= l
->rule
;
3030 if (xg_instruction_matches_rule (insn
, rule
)
3031 && is_unique_insn_expansion (rule
)
3032 && (xg_get_single_size (insn
->opcode
) + (narrow_only
? 1 : 0)
3033 <= xg_get_single_size (rule
->to_instr
->opcode
)))
3044 xg_build_to_insn (targ
, insn
, match
->to_instr
);
3049 /* Return the maximum number of bytes this opcode can expand to. */
3052 xg_get_max_insn_widen_size (xtensa_opcode opcode
)
3054 TransitionTable
*table
= xg_build_widen_table (&transition_rule_cmp
);
3056 int max_size
= xg_get_single_size (opcode
);
3058 gas_assert (opcode
< table
->num_opcodes
);
3060 for (l
= table
->table
[opcode
]; l
!= NULL
; l
= l
->next
)
3062 TransitionRule
*rule
= l
->rule
;
3063 BuildInstr
*build_list
;
3068 build_list
= rule
->to_instr
;
3069 if (is_unique_insn_expansion (rule
))
3071 gas_assert (build_list
->typ
== INSTR_INSTR
);
3072 this_size
= xg_get_max_insn_widen_size (build_list
->opcode
);
3075 for (; build_list
!= NULL
; build_list
= build_list
->next
)
3077 switch (build_list
->typ
)
3080 this_size
+= xg_get_single_size (build_list
->opcode
);
3082 case INSTR_LITERAL_DEF
:
3083 case INSTR_LABEL_DEF
:
3088 if (this_size
> max_size
)
3089 max_size
= this_size
;
3095 /* Return the maximum number of literal bytes this opcode can generate. */
3098 xg_get_max_insn_widen_literal_size (xtensa_opcode opcode
)
3100 TransitionTable
*table
= xg_build_widen_table (&transition_rule_cmp
);
3104 gas_assert (opcode
< table
->num_opcodes
);
3106 for (l
= table
->table
[opcode
]; l
!= NULL
; l
= l
->next
)
3108 TransitionRule
*rule
= l
->rule
;
3109 BuildInstr
*build_list
;
3114 build_list
= rule
->to_instr
;
3115 if (is_unique_insn_expansion (rule
))
3117 gas_assert (build_list
->typ
== INSTR_INSTR
);
3118 this_size
= xg_get_max_insn_widen_literal_size (build_list
->opcode
);
3121 for (; build_list
!= NULL
; build_list
= build_list
->next
)
3123 switch (build_list
->typ
)
3125 case INSTR_LITERAL_DEF
:
3126 /* Hard-coded 4-byte literal. */
3130 case INSTR_LABEL_DEF
:
3135 if (this_size
> max_size
)
3136 max_size
= this_size
;
3143 xg_is_relaxable_insn (TInsn
*insn
, int lateral_steps
)
3145 int steps_taken
= 0;
3146 TransitionTable
*table
= xg_build_widen_table (&transition_rule_cmp
);
3149 gas_assert (insn
->insn_type
== ITYPE_INSN
);
3150 gas_assert (insn
->opcode
< table
->num_opcodes
);
3152 for (l
= table
->table
[insn
->opcode
]; l
!= NULL
; l
= l
->next
)
3154 TransitionRule
*rule
= l
->rule
;
3156 if (xg_instruction_matches_rule (insn
, rule
))
3158 if (steps_taken
== lateral_steps
)
3168 get_special_literal_symbol (void)
3170 static symbolS
*sym
= NULL
;
3173 sym
= symbol_find_or_make ("SPECIAL_LITERAL0\001");
3179 get_special_label_symbol (void)
3181 static symbolS
*sym
= NULL
;
3184 sym
= symbol_find_or_make ("SPECIAL_LABEL0\001");
3190 xg_valid_literal_expression (const expressionS
*exp
)
3212 /* This will check to see if the value can be converted into the
3213 operand type. It will return TRUE if it does not fit. */
3216 xg_check_operand (int32 value
, xtensa_opcode opcode
, int operand
)
3218 uint32 valbuf
= value
;
3219 if (xtensa_operand_encode (xtensa_default_isa
, opcode
, operand
, &valbuf
))
3225 /* Assumes: All immeds are constants. Check that all constants fit
3226 into their immeds; return FALSE if not. */
3229 xg_immeds_fit (const TInsn
*insn
)
3231 xtensa_isa isa
= xtensa_default_isa
;
3235 gas_assert (insn
->insn_type
== ITYPE_INSN
);
3236 for (i
= 0; i
< n
; ++i
)
3238 const expressionS
*expr
= &insn
->tok
[i
];
3239 if (xtensa_operand_is_register (isa
, insn
->opcode
, i
) == 1)
3246 if (xg_check_operand (expr
->X_add_number
, insn
->opcode
, i
))
3251 /* The symbol should have a fixup associated with it. */
3260 /* This should only be called after we have an initial
3261 estimate of the addresses. */
3264 xg_symbolic_immeds_fit (const TInsn
*insn
,
3270 xtensa_isa isa
= xtensa_default_isa
;
3278 gas_assert (insn
->insn_type
== ITYPE_INSN
);
3280 for (i
= 0; i
< n
; ++i
)
3282 const expressionS
*expr
= &insn
->tok
[i
];
3283 if (xtensa_operand_is_register (isa
, insn
->opcode
, i
) == 1)
3290 if (xg_check_operand (expr
->X_add_number
, insn
->opcode
, i
))
3296 /* Check for the worst case. */
3297 if (xg_check_operand (0xffff, insn
->opcode
, i
))
3302 /* We only allow symbols for PC-relative references.
3303 If pc_frag == 0, then we don't have frag locations yet. */
3305 || xtensa_operand_is_PCrelative (isa
, insn
->opcode
, i
) == 0)
3308 /* If it is a weak symbol or a symbol in a different section,
3309 it cannot be known to fit at assembly time. */
3310 if (S_IS_WEAK (expr
->X_add_symbol
)
3311 || S_GET_SEGMENT (expr
->X_add_symbol
) != pc_seg
)
3313 /* For a direct call with --no-longcalls, be optimistic and
3314 assume it will be in range. If the symbol is weak and
3315 undefined, it may remain undefined at link-time, in which
3316 case it will have a zero value and almost certainly be out
3317 of range for a direct call; thus, relax for undefined weak
3318 symbols even if longcalls is not enabled. */
3319 if (is_direct_call_opcode (insn
->opcode
)
3320 && ! pc_frag
->tc_frag_data
.use_longcalls
3321 && (! S_IS_WEAK (expr
->X_add_symbol
)
3322 || S_IS_DEFINED (expr
->X_add_symbol
)))
3328 symbolP
= expr
->X_add_symbol
;
3329 sym_frag
= symbol_get_frag (symbolP
);
3330 target
= S_GET_VALUE (symbolP
) + expr
->X_add_number
;
3331 pc
= pc_frag
->fr_address
+ pc_offset
;
3333 /* If frag has yet to be reached on this pass, assume it
3334 will move by STRETCH just as we did. If this is not so,
3335 it will be because some frag between grows, and that will
3336 force another pass. Beware zero-length frags. There
3337 should be a faster way to do this. */
3340 && sym_frag
->relax_marker
!= pc_frag
->relax_marker
3341 && S_GET_SEGMENT (symbolP
) == pc_seg
)
3346 new_offset
= target
;
3347 xtensa_operand_do_reloc (isa
, insn
->opcode
, i
, &new_offset
, pc
);
3348 if (xg_check_operand (new_offset
, insn
->opcode
, i
))
3353 /* The symbol should have a fixup associated with it. */
3362 /* Return TRUE on success. */
3365 xg_build_to_insn (TInsn
*targ
, TInsn
*insn
, BuildInstr
*bi
)
3371 targ
->debug_line
= insn
->debug_line
;
3372 targ
->loc_directive_seen
= insn
->loc_directive_seen
;
3377 targ
->opcode
= bi
->opcode
;
3378 targ
->insn_type
= ITYPE_INSN
;
3379 targ
->is_specific_opcode
= FALSE
;
3381 for (; op
!= NULL
; op
= op
->next
)
3383 int op_num
= op
->op_num
;
3384 int op_data
= op
->op_data
;
3386 gas_assert (op
->op_num
< MAX_INSN_ARGS
);
3388 if (targ
->ntok
<= op_num
)
3389 targ
->ntok
= op_num
+ 1;
3394 set_expr_const (&targ
->tok
[op_num
], op_data
);
3397 gas_assert (op_data
< insn
->ntok
);
3398 copy_expr (&targ
->tok
[op_num
], &insn
->tok
[op_data
]);
3401 if (insn
->extra_arg
.X_op
!= O_register
)
3403 copy_expr (&targ
->tok
[op_num
], &insn
->extra_arg
);
3406 sym
= get_special_literal_symbol ();
3407 set_expr_symbol_offset (&targ
->tok
[op_num
], sym
, 0);
3408 if (insn
->tok
[op_data
].X_op
== O_tlsfunc
3409 || insn
->tok
[op_data
].X_op
== O_tlsarg
)
3410 copy_expr (&targ
->extra_arg
, &insn
->tok
[op_data
]);
3413 sym
= get_special_label_symbol ();
3414 set_expr_symbol_offset (&targ
->tok
[op_num
], sym
, 0);
3416 case OP_OPERAND_HI16U
:
3417 case OP_OPERAND_LOW16U
:
3418 gas_assert (op_data
< insn
->ntok
);
3419 if (expr_is_const (&insn
->tok
[op_data
]))
3422 copy_expr (&targ
->tok
[op_num
], &insn
->tok
[op_data
]);
3423 val
= xg_apply_userdef_op_fn (op
->typ
,
3426 targ
->tok
[op_num
].X_add_number
= val
;
3430 /* For const16 we can create relocations for these. */
3431 if (targ
->opcode
== XTENSA_UNDEFINED
3432 || (targ
->opcode
!= xtensa_const16_opcode
))
3434 gas_assert (op_data
< insn
->ntok
);
3435 /* Need to build a O_lo16 or O_hi16. */
3436 copy_expr (&targ
->tok
[op_num
], &insn
->tok
[op_data
]);
3437 if (targ
->tok
[op_num
].X_op
== O_symbol
)
3439 if (op
->typ
== OP_OPERAND_HI16U
)
3440 targ
->tok
[op_num
].X_op
= O_hi16
;
3441 else if (op
->typ
== OP_OPERAND_LOW16U
)
3442 targ
->tok
[op_num
].X_op
= O_lo16
;
3449 /* currently handles:
3452 OP_OPERAND_F32MINUS */
3453 if (xg_has_userdef_op_fn (op
->typ
))
3455 gas_assert (op_data
< insn
->ntok
);
3456 if (expr_is_const (&insn
->tok
[op_data
]))
3459 copy_expr (&targ
->tok
[op_num
], &insn
->tok
[op_data
]);
3460 val
= xg_apply_userdef_op_fn (op
->typ
,
3463 targ
->tok
[op_num
].X_add_number
= val
;
3466 return FALSE
; /* We cannot use a relocation for this. */
3475 case INSTR_LITERAL_DEF
:
3477 targ
->opcode
= XTENSA_UNDEFINED
;
3478 targ
->insn_type
= ITYPE_LITERAL
;
3479 targ
->is_specific_opcode
= FALSE
;
3480 for (; op
!= NULL
; op
= op
->next
)
3482 int op_num
= op
->op_num
;
3483 int op_data
= op
->op_data
;
3484 gas_assert (op
->op_num
< MAX_INSN_ARGS
);
3486 if (targ
->ntok
<= op_num
)
3487 targ
->ntok
= op_num
+ 1;
3492 gas_assert (op_data
< insn
->ntok
);
3493 /* We can only pass resolvable literals through. */
3494 if (!xg_valid_literal_expression (&insn
->tok
[op_data
]))
3496 copy_expr (&targ
->tok
[op_num
], &insn
->tok
[op_data
]);
3508 case INSTR_LABEL_DEF
:
3510 targ
->opcode
= XTENSA_UNDEFINED
;
3511 targ
->insn_type
= ITYPE_LABEL
;
3512 targ
->is_specific_opcode
= FALSE
;
3513 /* Literal with no ops is a label? */
3514 gas_assert (op
== NULL
);
3525 /* Return TRUE on success. */
3528 xg_build_to_stack (IStack
*istack
, TInsn
*insn
, BuildInstr
*bi
)
3530 for (; bi
!= NULL
; bi
= bi
->next
)
3532 TInsn
*next_insn
= istack_push_space (istack
);
3534 if (!xg_build_to_insn (next_insn
, insn
, bi
))
3541 /* Return TRUE on valid expansion. */
3544 xg_expand_to_stack (IStack
*istack
, TInsn
*insn
, int lateral_steps
)
3546 int stack_size
= istack
->ninsn
;
3547 int steps_taken
= 0;
3548 TransitionTable
*table
= xg_build_widen_table (&transition_rule_cmp
);
3551 gas_assert (insn
->insn_type
== ITYPE_INSN
);
3552 gas_assert (insn
->opcode
< table
->num_opcodes
);
3554 for (l
= table
->table
[insn
->opcode
]; l
!= NULL
; l
= l
->next
)
3556 TransitionRule
*rule
= l
->rule
;
3558 if (xg_instruction_matches_rule (insn
, rule
))
3560 if (lateral_steps
== steps_taken
)
3564 /* This is it. Expand the rule to the stack. */
3565 if (!xg_build_to_stack (istack
, insn
, rule
->to_instr
))
3568 /* Check to see if it fits. */
3569 for (i
= stack_size
; i
< istack
->ninsn
; i
++)
3571 TInsn
*insn
= &istack
->insn
[i
];
3573 if (insn
->insn_type
== ITYPE_INSN
3574 && !tinsn_has_symbolic_operands (insn
)
3575 && !xg_immeds_fit (insn
))
3577 istack
->ninsn
= stack_size
;
3590 /* Relax the assembly instruction at least "min_steps".
3591 Return the number of steps taken.
3593 For relaxation to correctly terminate, every relaxation chain must
3594 terminate in one of two ways:
3596 1. If the chain from one instruction to the next consists entirely of
3597 single instructions, then the chain *must* handle all possible
3598 immediates without failing. It must not ever fail because an
3599 immediate is out of range. The MOVI.N -> MOVI -> L32R relaxation
3600 chain is one example. L32R loads 32 bits, and there cannot be an
3601 immediate larger than 32 bits, so it satisfies this condition.
3602 Single instruction relaxation chains are as defined by
3603 xg_is_single_relaxable_instruction.
3605 2. Otherwise, the chain must end in a multi-instruction expansion: e.g.,
3606 BNEZ.N -> BNEZ -> BNEZ.W15 -> BENZ.N/J
3608 Strictly speaking, in most cases you can violate condition 1 and be OK
3609 -- in particular when the last two instructions have the same single
3610 size. But nevertheless, you should guarantee the above two conditions.
3612 We could fix this so that single-instruction expansions correctly
3613 terminate when they can't handle the range, but the error messages are
3614 worse, and it actually turns out that in every case but one (18-bit wide
3615 branches), you need a multi-instruction expansion to get the full range
3616 anyway. And because 18-bit branches are handled identically to 15-bit
3617 branches, there isn't any point in changing it. */
3620 xg_assembly_relax (IStack
*istack
,
3623 fragS
*pc_frag
, /* if pc_frag == 0, not pc-relative */
3624 offsetT pc_offset
, /* offset in fragment */
3625 int min_steps
, /* minimum conversion steps */
3626 long stretch
) /* number of bytes stretched so far */
3628 int steps_taken
= 0;
3630 /* Some of its immeds don't fit. Try to build a relaxed version.
3631 This may go through a couple of stages of single instruction
3632 transformations before we get there. */
3634 TInsn single_target
;
3636 int lateral_steps
= 0;
3637 int istack_size
= istack
->ninsn
;
3639 if (xg_symbolic_immeds_fit (insn
, pc_seg
, pc_frag
, pc_offset
, stretch
)
3640 && steps_taken
>= min_steps
)
3642 istack_push (istack
, insn
);
3645 current_insn
= *insn
;
3647 /* Walk through all of the single instruction expansions. */
3648 while (xg_is_single_relaxable_insn (¤t_insn
, &single_target
, FALSE
))
3651 if (xg_symbolic_immeds_fit (&single_target
, pc_seg
, pc_frag
, pc_offset
,
3654 if (steps_taken
>= min_steps
)
3656 istack_push (istack
, &single_target
);
3660 current_insn
= single_target
;
3663 /* Now check for a multi-instruction expansion. */
3664 while (xg_is_relaxable_insn (¤t_insn
, lateral_steps
))
3666 if (xg_symbolic_immeds_fit (¤t_insn
, pc_seg
, pc_frag
, pc_offset
,
3669 if (steps_taken
>= min_steps
)
3671 istack_push (istack
, ¤t_insn
);
3676 if (xg_expand_to_stack (istack
, ¤t_insn
, lateral_steps
))
3678 if (steps_taken
>= min_steps
)
3682 istack
->ninsn
= istack_size
;
3685 /* It's not going to work -- use the original. */
3686 istack_push (istack
, insn
);
3692 xg_finish_frag (char *last_insn
,
3693 enum xtensa_relax_statesE frag_state
,
3694 enum xtensa_relax_statesE slot0_state
,
3696 bfd_boolean is_insn
)
3698 /* Finish off this fragment so that it has at LEAST the desired
3699 max_growth. If it doesn't fit in this fragment, close this one
3700 and start a new one. In either case, return a pointer to the
3701 beginning of the growth area. */
3705 frag_grow (max_growth
);
3706 old_frag
= frag_now
;
3708 frag_now
->fr_opcode
= last_insn
;
3710 frag_now
->tc_frag_data
.is_insn
= TRUE
;
3712 frag_var (rs_machine_dependent
, max_growth
, max_growth
,
3713 frag_state
, frag_now
->fr_symbol
, frag_now
->fr_offset
, last_insn
);
3715 old_frag
->tc_frag_data
.slot_subtypes
[0] = slot0_state
;
3716 xtensa_set_frag_assembly_state (frag_now
);
3718 /* Just to make sure that we did not split it up. */
3719 gas_assert (old_frag
->fr_next
== frag_now
);
3723 /* Return TRUE if the target frag is one of the next non-empty frags. */
3726 is_next_frag_target (const fragS
*fragP
, const fragS
*target
)
3731 for (; fragP
; fragP
= fragP
->fr_next
)
3733 if (fragP
== target
)
3735 if (fragP
->fr_fix
!= 0)
3737 if (fragP
->fr_type
== rs_fill
&& fragP
->fr_offset
!= 0)
3739 if ((fragP
->fr_type
== rs_align
|| fragP
->fr_type
== rs_align_code
)
3740 && ((fragP
->fr_address
% (1 << fragP
->fr_offset
)) != 0))
3742 if (fragP
->fr_type
== rs_space
)
3750 is_branch_jmp_to_next (TInsn
*insn
, fragS
*fragP
)
3752 xtensa_isa isa
= xtensa_default_isa
;
3754 int num_ops
= xtensa_opcode_num_operands (isa
, insn
->opcode
);
3759 if (xtensa_opcode_is_branch (isa
, insn
->opcode
) != 1
3760 && xtensa_opcode_is_jump (isa
, insn
->opcode
) != 1)
3763 for (i
= 0; i
< num_ops
; i
++)
3765 if (xtensa_operand_is_PCrelative (isa
, insn
->opcode
, i
) == 1)
3771 if (target_op
== -1)
3774 if (insn
->ntok
<= target_op
)
3777 if (insn
->tok
[target_op
].X_op
!= O_symbol
)
3780 sym
= insn
->tok
[target_op
].X_add_symbol
;
3784 if (insn
->tok
[target_op
].X_add_number
!= 0)
3787 target_frag
= symbol_get_frag (sym
);
3788 if (target_frag
== NULL
)
3791 if (is_next_frag_target (fragP
->fr_next
, target_frag
)
3792 && S_GET_VALUE (sym
) == target_frag
->fr_address
)
3800 xg_add_branch_and_loop_targets (TInsn
*insn
)
3802 xtensa_isa isa
= xtensa_default_isa
;
3803 int num_ops
= xtensa_opcode_num_operands (isa
, insn
->opcode
);
3805 if (xtensa_opcode_is_loop (isa
, insn
->opcode
) == 1)
3808 if (xtensa_operand_is_PCrelative (isa
, insn
->opcode
, i
) == 1
3809 && insn
->tok
[i
].X_op
== O_symbol
)
3810 symbol_get_tc (insn
->tok
[i
].X_add_symbol
)->is_loop_target
= TRUE
;
3814 if (xtensa_opcode_is_branch (isa
, insn
->opcode
) == 1
3815 || xtensa_opcode_is_loop (isa
, insn
->opcode
) == 1)
3819 for (i
= 0; i
< insn
->ntok
&& i
< num_ops
; i
++)
3821 if (xtensa_operand_is_PCrelative (isa
, insn
->opcode
, i
) == 1
3822 && insn
->tok
[i
].X_op
== O_symbol
)
3824 symbolS
*sym
= insn
->tok
[i
].X_add_symbol
;
3825 symbol_get_tc (sym
)->is_branch_target
= TRUE
;
3826 if (S_IS_DEFINED (sym
))
3827 symbol_get_frag (sym
)->tc_frag_data
.is_branch_target
= TRUE
;
3834 /* Return FALSE if no error. */
3837 xg_build_token_insn (BuildInstr
*instr_spec
, TInsn
*old_insn
, TInsn
*new_insn
)
3842 switch (instr_spec
->typ
)
3845 new_insn
->insn_type
= ITYPE_INSN
;
3846 new_insn
->opcode
= instr_spec
->opcode
;
3848 case INSTR_LITERAL_DEF
:
3849 new_insn
->insn_type
= ITYPE_LITERAL
;
3850 new_insn
->opcode
= XTENSA_UNDEFINED
;
3852 case INSTR_LABEL_DEF
:
3855 new_insn
->is_specific_opcode
= FALSE
;
3856 new_insn
->debug_line
= old_insn
->debug_line
;
3857 new_insn
->loc_directive_seen
= old_insn
->loc_directive_seen
;
3859 for (b_op
= instr_spec
->ops
; b_op
!= NULL
; b_op
= b_op
->next
)
3862 const expressionS
*src_exp
;
3868 /* The expression must be the constant. */
3869 gas_assert (b_op
->op_num
< MAX_INSN_ARGS
);
3870 exp
= &new_insn
->tok
[b_op
->op_num
];
3871 set_expr_const (exp
, b_op
->op_data
);
3875 gas_assert (b_op
->op_num
< MAX_INSN_ARGS
);
3876 gas_assert (b_op
->op_data
< (unsigned) old_insn
->ntok
);
3877 src_exp
= &old_insn
->tok
[b_op
->op_data
];
3878 exp
= &new_insn
->tok
[b_op
->op_num
];
3879 copy_expr (exp
, src_exp
);
3884 as_bad (_("can't handle generation of literal/labels yet"));
3888 as_bad (_("can't handle undefined OP TYPE"));
3893 new_insn
->ntok
= num_ops
;
3898 /* Return TRUE if it was simplified. */
3901 xg_simplify_insn (TInsn
*old_insn
, TInsn
*new_insn
)
3903 TransitionRule
*rule
;
3904 BuildInstr
*insn_spec
;
3906 if (old_insn
->is_specific_opcode
|| !density_supported
)
3909 rule
= xg_instruction_match (old_insn
);
3913 insn_spec
= rule
->to_instr
;
3914 /* There should only be one. */
3915 gas_assert (insn_spec
!= NULL
);
3916 gas_assert (insn_spec
->next
== NULL
);
3917 if (insn_spec
->next
!= NULL
)
3920 xg_build_token_insn (insn_spec
, old_insn
, new_insn
);
3926 /* xg_expand_assembly_insn: (1) Simplify the instruction, i.e., l32i ->
3927 l32i.n. (2) Check the number of operands. (3) Place the instruction
3928 tokens into the stack or relax it and place multiple
3929 instructions/literals onto the stack. Return FALSE if no error. */
3932 xg_expand_assembly_insn (IStack
*istack
, TInsn
*orig_insn
)
3936 bfd_boolean do_expand
;
3938 tinsn_init (&new_insn
);
3940 /* Narrow it if we can. xg_simplify_insn now does all the
3941 appropriate checking (e.g., for the density option). */
3942 if (xg_simplify_insn (orig_insn
, &new_insn
))
3943 orig_insn
= &new_insn
;
3945 noperands
= xtensa_opcode_num_operands (xtensa_default_isa
,
3947 if (orig_insn
->ntok
< noperands
)
3949 as_bad (_("found %d operands for '%s': Expected %d"),
3951 xtensa_opcode_name (xtensa_default_isa
, orig_insn
->opcode
),
3955 if (orig_insn
->ntok
> noperands
)
3956 as_warn (_("found too many (%d) operands for '%s': Expected %d"),
3958 xtensa_opcode_name (xtensa_default_isa
, orig_insn
->opcode
),
3961 /* If there are not enough operands, we will assert above. If there
3962 are too many, just cut out the extras here. */
3963 orig_insn
->ntok
= noperands
;
3965 if (tinsn_has_invalid_symbolic_operands (orig_insn
))
3968 /* Special case for extui opcode which has constraints not handled
3969 by the ordinary operand encoding checks. The number of operands
3970 and related syntax issues have already been checked. */
3971 if (orig_insn
->opcode
== xtensa_extui_opcode
)
3973 int shiftimm
= orig_insn
->tok
[2].X_add_number
;
3974 int maskimm
= orig_insn
->tok
[3].X_add_number
;
3975 if (shiftimm
+ maskimm
> 32)
3977 as_bad (_("immediate operands sum to greater than 32"));
3982 /* If the instruction will definitely need to be relaxed, it is better
3983 to expand it now for better scheduling. Decide whether to expand
3985 do_expand
= (!orig_insn
->is_specific_opcode
&& use_transform ());
3987 /* Calls should be expanded to longcalls only in the backend relaxation
3988 so that the assembly scheduler will keep the L32R/CALLX instructions
3990 if (is_direct_call_opcode (orig_insn
->opcode
))
3993 if (tinsn_has_symbolic_operands (orig_insn
))
3995 /* The values of symbolic operands are not known yet, so only expand
3996 now if an operand is "complex" (e.g., difference of symbols) and
3997 will have to be stored as a literal regardless of the value. */
3998 if (!tinsn_has_complex_operands (orig_insn
))
4001 else if (xg_immeds_fit (orig_insn
))
4005 xg_assembly_relax (istack
, orig_insn
, 0, 0, 0, 0, 0);
4007 istack_push (istack
, orig_insn
);
4013 /* Return TRUE if the section flags are marked linkonce
4014 or the name is .gnu.linkonce.*. */
4016 static int linkonce_len
= sizeof (".gnu.linkonce.") - 1;
4019 get_is_linkonce_section (bfd
*abfd ATTRIBUTE_UNUSED
, segT sec
)
4021 flagword flags
, link_once_flags
;
4023 flags
= bfd_get_section_flags (abfd
, sec
);
4024 link_once_flags
= (flags
& SEC_LINK_ONCE
);
4026 /* Flags might not be set yet. */
4027 if (!link_once_flags
4028 && strncmp (segment_name (sec
), ".gnu.linkonce.", linkonce_len
) == 0)
4029 link_once_flags
= SEC_LINK_ONCE
;
4031 return (link_once_flags
!= 0);
4036 xtensa_add_literal_sym (symbolS
*sym
)
4040 l
= (sym_list
*) xmalloc (sizeof (sym_list
));
4042 l
->next
= literal_syms
;
4048 xtensa_create_literal_symbol (segT sec
, fragS
*frag
)
4050 static int lit_num
= 0;
4051 static char name
[256];
4054 sprintf (name
, ".L_lit_sym%d", lit_num
);
4056 /* Create a local symbol. If it is in a linkonce section, we have to
4057 be careful to make sure that if it is used in a relocation that the
4058 symbol will be in the output file. */
4059 if (get_is_linkonce_section (stdoutput
, sec
))
4061 symbolP
= symbol_new (name
, sec
, 0, frag
);
4062 S_CLEAR_EXTERNAL (symbolP
);
4063 /* symbolP->local = 1; */
4066 symbolP
= symbol_new (name
, sec
, 0, frag
);
4068 xtensa_add_literal_sym (symbolP
);
4075 /* Currently all literals that are generated here are 32-bit L32R targets. */
4078 xg_assemble_literal (/* const */ TInsn
*insn
)
4081 symbolS
*lit_sym
= NULL
;
4082 bfd_reloc_code_real_type reloc
;
4083 bfd_boolean pcrel
= FALSE
;
4086 /* size = 4 for L32R. It could easily be larger when we move to
4087 larger constants. Add a parameter later. */
4088 offsetT litsize
= 4;
4089 offsetT litalign
= 2; /* 2^2 = 4 */
4090 expressionS saved_loc
;
4091 expressionS
* emit_val
;
4093 set_expr_symbol_offset (&saved_loc
, frag_now
->fr_symbol
, frag_now_fix ());
4095 gas_assert (insn
->insn_type
== ITYPE_LITERAL
);
4096 gas_assert (insn
->ntok
== 1); /* must be only one token here */
4098 xtensa_switch_to_literal_fragment (&state
);
4100 emit_val
= &insn
->tok
[0];
4101 if (emit_val
->X_op
== O_big
)
4103 int size
= emit_val
->X_add_number
* CHARS_PER_LITTLENUM
;
4106 /* This happens when someone writes a "movi a2, big_number". */
4107 as_bad_where (frag_now
->fr_file
, frag_now
->fr_line
,
4108 _("invalid immediate"));
4109 xtensa_restore_emit_state (&state
);
4114 /* Force a 4-byte align here. Note that this opens a new frag, so all
4115 literals done with this function have a frag to themselves. That's
4116 important for the way text section literals work. */
4117 frag_align (litalign
, 0, 0);
4118 record_alignment (now_seg
, litalign
);
4120 switch (emit_val
->X_op
)
4130 p
= frag_more (litsize
);
4131 xtensa_set_frag_assembly_state (frag_now
);
4132 reloc
= map_operator_to_reloc (emit_val
->X_op
, TRUE
);
4133 if (emit_val
->X_add_symbol
)
4134 emit_val
->X_op
= O_symbol
;
4136 emit_val
->X_op
= O_constant
;
4137 fix_new_exp (frag_now
, p
- frag_now
->fr_literal
,
4138 litsize
, emit_val
, pcrel
, reloc
);
4142 emit_expr (emit_val
, litsize
);
4146 gas_assert (frag_now
->tc_frag_data
.literal_frag
== NULL
);
4147 frag_now
->tc_frag_data
.literal_frag
= get_literal_pool_location (now_seg
);
4148 frag_now
->fr_symbol
= xtensa_create_literal_symbol (now_seg
, frag_now
);
4149 lit_sym
= frag_now
->fr_symbol
;
4152 xtensa_restore_emit_state (&state
);
4158 xg_assemble_literal_space (/* const */ int size
, int slot
)
4161 /* We might have to do something about this alignment. It only
4162 takes effect if something is placed here. */
4163 offsetT litalign
= 2; /* 2^2 = 4 */
4164 fragS
*lit_saved_frag
;
4166 gas_assert (size
% 4 == 0);
4168 xtensa_switch_to_literal_fragment (&state
);
4170 /* Force a 4-byte align here. */
4171 frag_align (litalign
, 0, 0);
4172 record_alignment (now_seg
, litalign
);
4176 lit_saved_frag
= frag_now
;
4177 frag_now
->tc_frag_data
.literal_frag
= get_literal_pool_location (now_seg
);
4178 frag_now
->fr_symbol
= xtensa_create_literal_symbol (now_seg
, frag_now
);
4179 xg_finish_frag (0, RELAX_LITERAL
, 0, size
, FALSE
);
4182 xtensa_restore_emit_state (&state
);
4183 frag_now
->tc_frag_data
.literal_frags
[slot
] = lit_saved_frag
;
4187 /* Put in a fixup record based on the opcode.
4188 Return TRUE on success. */
4191 xg_add_opcode_fix (TInsn
*tinsn
,
4199 xtensa_opcode opcode
= tinsn
->opcode
;
4200 bfd_reloc_code_real_type reloc
;
4201 reloc_howto_type
*howto
;
4205 reloc
= BFD_RELOC_NONE
;
4207 /* First try the special cases for "alternate" relocs. */
4208 if (opcode
== xtensa_l32r_opcode
)
4210 if (fragP
->tc_frag_data
.use_absolute_literals
)
4211 reloc
= encode_alt_reloc (slot
);
4213 else if (opcode
== xtensa_const16_opcode
)
4215 if (expr
->X_op
== O_lo16
)
4217 reloc
= encode_reloc (slot
);
4218 expr
->X_op
= O_symbol
;
4220 else if (expr
->X_op
== O_hi16
)
4222 reloc
= encode_alt_reloc (slot
);
4223 expr
->X_op
= O_symbol
;
4227 if (opnum
!= get_relaxable_immed (opcode
))
4229 as_bad (_("invalid relocation for operand %i of '%s'"),
4230 opnum
+ 1, xtensa_opcode_name (xtensa_default_isa
, opcode
));
4234 /* Handle erroneous "@h" and "@l" expressions here before they propagate
4235 into the symbol table where the generic portions of the assembler
4236 won't know what to do with them. */
4237 if (expr
->X_op
== O_lo16
|| expr
->X_op
== O_hi16
)
4239 as_bad (_("invalid expression for operand %i of '%s'"),
4240 opnum
+ 1, xtensa_opcode_name (xtensa_default_isa
, opcode
));
4244 /* Next try the generic relocs. */
4245 if (reloc
== BFD_RELOC_NONE
)
4246 reloc
= encode_reloc (slot
);
4247 if (reloc
== BFD_RELOC_NONE
)
4249 as_bad (_("invalid relocation in instruction slot %i"), slot
);
4253 howto
= bfd_reloc_type_lookup (stdoutput
, reloc
);
4256 as_bad (_("undefined symbol for opcode \"%s\""),
4257 xtensa_opcode_name (xtensa_default_isa
, opcode
));
4261 fmt_length
= xtensa_format_length (xtensa_default_isa
, fmt
);
4262 the_fix
= fix_new_exp (fragP
, offset
, fmt_length
, expr
,
4263 howto
->pc_relative
, reloc
);
4264 the_fix
->fx_no_overflow
= 1;
4265 the_fix
->tc_fix_data
.X_add_symbol
= expr
->X_add_symbol
;
4266 the_fix
->tc_fix_data
.X_add_number
= expr
->X_add_number
;
4267 the_fix
->tc_fix_data
.slot
= slot
;
4274 xg_emit_insn_to_buf (TInsn
*tinsn
,
4278 bfd_boolean build_fix
)
4280 static xtensa_insnbuf insnbuf
= NULL
;
4281 bfd_boolean has_symbolic_immed
= FALSE
;
4282 bfd_boolean ok
= TRUE
;
4285 insnbuf
= xtensa_insnbuf_alloc (xtensa_default_isa
);
4287 has_symbolic_immed
= tinsn_to_insnbuf (tinsn
, insnbuf
);
4288 if (has_symbolic_immed
&& build_fix
)
4291 xtensa_format fmt
= xg_get_single_format (tinsn
->opcode
);
4292 int slot
= xg_get_single_slot (tinsn
->opcode
);
4293 int opnum
= get_relaxable_immed (tinsn
->opcode
);
4294 expressionS
*exp
= &tinsn
->tok
[opnum
];
4296 if (!xg_add_opcode_fix (tinsn
, opnum
, fmt
, slot
, exp
, fragP
, offset
))
4299 fragP
->tc_frag_data
.is_insn
= TRUE
;
4300 xtensa_insnbuf_to_chars (xtensa_default_isa
, insnbuf
,
4301 (unsigned char *) buf
, 0);
4307 xg_resolve_literals (TInsn
*insn
, symbolS
*lit_sym
)
4309 symbolS
*sym
= get_special_literal_symbol ();
4313 gas_assert (insn
->insn_type
== ITYPE_INSN
);
4314 for (i
= 0; i
< insn
->ntok
; i
++)
4315 if (insn
->tok
[i
].X_add_symbol
== sym
)
4316 insn
->tok
[i
].X_add_symbol
= lit_sym
;
4322 xg_resolve_labels (TInsn
*insn
, symbolS
*label_sym
)
4324 symbolS
*sym
= get_special_label_symbol ();
4326 for (i
= 0; i
< insn
->ntok
; i
++)
4327 if (insn
->tok
[i
].X_add_symbol
== sym
)
4328 insn
->tok
[i
].X_add_symbol
= label_sym
;
4333 /* Return TRUE if the instruction can write to the specified
4334 integer register. */
4337 is_register_writer (const TInsn
*insn
, const char *regset
, int regnum
)
4341 xtensa_isa isa
= xtensa_default_isa
;
4343 num_ops
= xtensa_opcode_num_operands (isa
, insn
->opcode
);
4345 for (i
= 0; i
< num_ops
; i
++)
4348 inout
= xtensa_operand_inout (isa
, insn
->opcode
, i
);
4349 if ((inout
== 'o' || inout
== 'm')
4350 && xtensa_operand_is_register (isa
, insn
->opcode
, i
) == 1)
4352 xtensa_regfile opnd_rf
=
4353 xtensa_operand_regfile (isa
, insn
->opcode
, i
);
4354 if (!strcmp (xtensa_regfile_shortname (isa
, opnd_rf
), regset
))
4356 if ((insn
->tok
[i
].X_op
== O_register
)
4357 && (insn
->tok
[i
].X_add_number
== regnum
))
4367 is_bad_loopend_opcode (const TInsn
*tinsn
)
4369 xtensa_opcode opcode
= tinsn
->opcode
;
4371 if (opcode
== XTENSA_UNDEFINED
)
4374 if (opcode
== xtensa_call0_opcode
4375 || opcode
== xtensa_callx0_opcode
4376 || opcode
== xtensa_call4_opcode
4377 || opcode
== xtensa_callx4_opcode
4378 || opcode
== xtensa_call8_opcode
4379 || opcode
== xtensa_callx8_opcode
4380 || opcode
== xtensa_call12_opcode
4381 || opcode
== xtensa_callx12_opcode
4382 || opcode
== xtensa_isync_opcode
4383 || opcode
== xtensa_ret_opcode
4384 || opcode
== xtensa_ret_n_opcode
4385 || opcode
== xtensa_retw_opcode
4386 || opcode
== xtensa_retw_n_opcode
4387 || opcode
== xtensa_waiti_opcode
4388 || opcode
== xtensa_rsr_lcount_opcode
)
4395 /* Labels that begin with ".Ln" or ".LM" are unaligned.
4396 This allows the debugger to add unaligned labels.
4397 Also, the assembler generates stabs labels that need
4398 not be aligned: FAKE_LABEL_NAME . {"F", "L", "endfunc"}. */
4401 is_unaligned_label (symbolS
*sym
)
4403 const char *name
= S_GET_NAME (sym
);
4404 static size_t fake_size
= 0;
4408 && name
[1] == 'L' && (name
[2] == 'n' || name
[2] == 'M'))
4411 /* FAKE_LABEL_NAME followed by "F", "L" or "endfunc" */
4413 fake_size
= strlen (FAKE_LABEL_NAME
);
4416 && strncmp (FAKE_LABEL_NAME
, name
, fake_size
) == 0
4417 && (name
[fake_size
] == 'F'
4418 || name
[fake_size
] == 'L'
4419 || (name
[fake_size
] == 'e'
4420 && strncmp ("endfunc", name
+fake_size
, 7) == 0)))
4428 next_non_empty_frag (const fragS
*fragP
)
4430 fragS
*next_fragP
= fragP
->fr_next
;
4432 /* Sometimes an empty will end up here due storage allocation issues.
4433 So we have to skip until we find something legit. */
4434 while (next_fragP
&& next_fragP
->fr_fix
== 0)
4435 next_fragP
= next_fragP
->fr_next
;
4437 if (next_fragP
== NULL
|| next_fragP
->fr_fix
== 0)
4445 next_frag_opcode_is_loop (const fragS
*fragP
, xtensa_opcode
*opcode
)
4447 xtensa_opcode out_opcode
;
4448 const fragS
*next_fragP
= next_non_empty_frag (fragP
);
4450 if (next_fragP
== NULL
)
4453 out_opcode
= get_opcode_from_buf (next_fragP
->fr_literal
, 0);
4454 if (xtensa_opcode_is_loop (xtensa_default_isa
, out_opcode
) == 1)
4456 *opcode
= out_opcode
;
4464 frag_format_size (const fragS
*fragP
)
4466 static xtensa_insnbuf insnbuf
= NULL
;
4467 xtensa_isa isa
= xtensa_default_isa
;
4472 insnbuf
= xtensa_insnbuf_alloc (isa
);
4475 return XTENSA_UNDEFINED
;
4477 xtensa_insnbuf_from_chars (isa
, insnbuf
,
4478 (unsigned char *) fragP
->fr_literal
, 0);
4480 fmt
= xtensa_format_decode (isa
, insnbuf
);
4481 if (fmt
== XTENSA_UNDEFINED
)
4482 return XTENSA_UNDEFINED
;
4483 fmt_size
= xtensa_format_length (isa
, fmt
);
4485 /* If the next format won't be changing due to relaxation, just
4486 return the length of the first format. */
4487 if (fragP
->fr_opcode
!= fragP
->fr_literal
)
4490 /* If during relaxation we have to pull an instruction out of a
4491 multi-slot instruction, we will return the more conservative
4492 number. This works because alignment on bigger instructions
4493 is more restrictive than alignment on smaller instructions.
4494 This is more conservative than we would like, but it happens
4497 if (xtensa_format_num_slots (xtensa_default_isa
, fmt
) > 1)
4500 /* If we aren't doing one of our own relaxations or it isn't
4501 slot-based, then the insn size won't change. */
4502 if (fragP
->fr_type
!= rs_machine_dependent
)
4504 if (fragP
->fr_subtype
!= RELAX_SLOTS
)
4507 /* If an instruction is about to grow, return the longer size. */
4508 if (fragP
->tc_frag_data
.slot_subtypes
[0] == RELAX_IMMED_STEP1
4509 || fragP
->tc_frag_data
.slot_subtypes
[0] == RELAX_IMMED_STEP2
4510 || fragP
->tc_frag_data
.slot_subtypes
[0] == RELAX_IMMED_STEP3
)
4512 /* For most frags at RELAX_IMMED_STEPX, with X > 0, the first
4513 instruction in the relaxed version is of length 3. (The case
4514 where we have to pull the instruction out of a FLIX bundle
4515 is handled conservatively above.) However, frags with opcodes
4516 that are expanding to wide branches end up having formats that
4517 are not determinable by the RELAX_IMMED_STEPX enumeration, and
4518 we can't tell directly what format the relaxer picked. This
4519 is a wart in the design of the relaxer that should someday be
4520 fixed, but would require major changes, or at least should
4521 be accompanied by major changes to make use of that data.
4523 In any event, we can tell that we are expanding from a single-slot
4524 three-byte format to a wider one with the logic below. */
4526 if (fmt_size
<= 3 && fragP
->tc_frag_data
.text_expansion
[0] != 3)
4527 return 3 + fragP
->tc_frag_data
.text_expansion
[0];
4532 if (fragP
->tc_frag_data
.slot_subtypes
[0] == RELAX_NARROW
)
4533 return 2 + fragP
->tc_frag_data
.text_expansion
[0];
4540 next_frag_format_size (const fragS
*fragP
)
4542 const fragS
*next_fragP
= next_non_empty_frag (fragP
);
4543 return frag_format_size (next_fragP
);
4547 /* In early Xtensa Processors, for reasons that are unclear, the ISA
4548 required two-byte instructions to be treated as three-byte instructions
4549 for loop instruction alignment. This restriction was removed beginning
4550 with Xtensa LX. Now the only requirement on loop instruction alignment
4551 is that the first instruction of the loop must appear at an address that
4552 does not cross a fetch boundary. */
4555 get_loop_align_size (int insn_size
)
4557 if (insn_size
== XTENSA_UNDEFINED
)
4558 return xtensa_fetch_width
;
4560 if (enforce_three_byte_loop_align
&& insn_size
== 2)
4567 /* If the next legit fragment is an end-of-loop marker,
4568 switch its state so it will instantiate a NOP. */
4571 update_next_frag_state (fragS
*fragP
)
4573 fragS
*next_fragP
= fragP
->fr_next
;
4574 fragS
*new_target
= NULL
;
4578 /* We are guaranteed there will be one of these... */
4579 while (!(next_fragP
->fr_type
== rs_machine_dependent
4580 && (next_fragP
->fr_subtype
== RELAX_MAYBE_UNREACHABLE
4581 || next_fragP
->fr_subtype
== RELAX_UNREACHABLE
)))
4582 next_fragP
= next_fragP
->fr_next
;
4584 gas_assert (next_fragP
->fr_type
== rs_machine_dependent
4585 && (next_fragP
->fr_subtype
== RELAX_MAYBE_UNREACHABLE
4586 || next_fragP
->fr_subtype
== RELAX_UNREACHABLE
));
4588 /* ...and one of these. */
4589 new_target
= next_fragP
->fr_next
;
4590 while (!(new_target
->fr_type
== rs_machine_dependent
4591 && (new_target
->fr_subtype
== RELAX_MAYBE_DESIRE_ALIGN
4592 || new_target
->fr_subtype
== RELAX_DESIRE_ALIGN
)))
4593 new_target
= new_target
->fr_next
;
4595 gas_assert (new_target
->fr_type
== rs_machine_dependent
4596 && (new_target
->fr_subtype
== RELAX_MAYBE_DESIRE_ALIGN
4597 || new_target
->fr_subtype
== RELAX_DESIRE_ALIGN
));
4600 while (next_fragP
&& next_fragP
->fr_fix
== 0)
4602 if (next_fragP
->fr_type
== rs_machine_dependent
4603 && next_fragP
->fr_subtype
== RELAX_LOOP_END
)
4605 next_fragP
->fr_subtype
= RELAX_LOOP_END_ADD_NOP
;
4609 next_fragP
= next_fragP
->fr_next
;
4615 next_frag_is_branch_target (const fragS
*fragP
)
4617 /* Sometimes an empty will end up here due to storage allocation issues,
4618 so we have to skip until we find something legit. */
4619 for (fragP
= fragP
->fr_next
; fragP
; fragP
= fragP
->fr_next
)
4621 if (fragP
->tc_frag_data
.is_branch_target
)
4623 if (fragP
->fr_fix
!= 0)
4631 next_frag_is_loop_target (const fragS
*fragP
)
4633 /* Sometimes an empty will end up here due storage allocation issues.
4634 So we have to skip until we find something legit. */
4635 for (fragP
= fragP
->fr_next
; fragP
; fragP
= fragP
->fr_next
)
4637 if (fragP
->tc_frag_data
.is_loop_target
)
4639 if (fragP
->fr_fix
!= 0)
4647 next_frag_pre_opcode_bytes (const fragS
*fragp
)
4649 const fragS
*next_fragp
= fragp
->fr_next
;
4650 xtensa_opcode next_opcode
;
4652 if (!next_frag_opcode_is_loop (fragp
, &next_opcode
))
4655 /* Sometimes an empty will end up here due to storage allocation issues,
4656 so we have to skip until we find something legit. */
4657 while (next_fragp
->fr_fix
== 0)
4658 next_fragp
= next_fragp
->fr_next
;
4660 if (next_fragp
->fr_type
!= rs_machine_dependent
)
4663 /* There is some implicit knowledge encoded in here.
4664 The LOOP instructions that are NOT RELAX_IMMED have
4665 been relaxed. Note that we can assume that the LOOP
4666 instruction is in slot 0 because loops aren't bundleable. */
4667 if (next_fragp
->tc_frag_data
.slot_subtypes
[0] > RELAX_IMMED
)
4668 return get_expanded_loop_offset (next_opcode
);
4674 /* Mark a location where we can later insert literal frags. Update
4675 the section's literal_pool_loc, so subsequent literals can be
4676 placed nearest to their use. */
4679 xtensa_mark_literal_pool_location (void)
4681 /* Any labels pointing to the current location need
4682 to be adjusted to after the literal pool. */
4684 fragS
*pool_location
;
4686 if (use_literal_section
)
4689 /* We stash info in these frags so we can later move the literal's
4690 fixes into this frchain's fix list. */
4691 pool_location
= frag_now
;
4692 frag_now
->tc_frag_data
.lit_frchain
= frchain_now
;
4693 frag_now
->tc_frag_data
.literal_frag
= frag_now
;
4694 frag_variant (rs_machine_dependent
, 0, 0,
4695 RELAX_LITERAL_POOL_BEGIN
, NULL
, 0, NULL
);
4696 xtensa_set_frag_assembly_state (frag_now
);
4697 frag_now
->tc_frag_data
.lit_seg
= now_seg
;
4698 frag_variant (rs_machine_dependent
, 0, 0,
4699 RELAX_LITERAL_POOL_END
, NULL
, 0, NULL
);
4700 xtensa_set_frag_assembly_state (frag_now
);
4702 /* Now put a frag into the literal pool that points to this location. */
4703 set_literal_pool_location (now_seg
, pool_location
);
4704 xtensa_switch_to_non_abs_literal_fragment (&s
);
4705 frag_align (2, 0, 0);
4706 record_alignment (now_seg
, 2);
4708 /* Close whatever frag is there. */
4709 frag_variant (rs_fill
, 0, 0, 0, NULL
, 0, NULL
);
4710 xtensa_set_frag_assembly_state (frag_now
);
4711 frag_now
->tc_frag_data
.literal_frag
= pool_location
;
4712 frag_variant (rs_fill
, 0, 0, 0, NULL
, 0, NULL
);
4713 xtensa_restore_emit_state (&s
);
4714 xtensa_set_frag_assembly_state (frag_now
);
4718 /* Build a nop of the correct size into tinsn. */
4721 build_nop (TInsn
*tinsn
, int size
)
4727 tinsn
->opcode
= xtensa_nop_n_opcode
;
4729 if (tinsn
->opcode
== XTENSA_UNDEFINED
)
4730 as_fatal (_("opcode 'NOP.N' unavailable in this configuration"));
4734 if (xtensa_nop_opcode
== XTENSA_UNDEFINED
)
4736 tinsn
->opcode
= xtensa_or_opcode
;
4737 set_expr_const (&tinsn
->tok
[0], 1);
4738 set_expr_const (&tinsn
->tok
[1], 1);
4739 set_expr_const (&tinsn
->tok
[2], 1);
4743 tinsn
->opcode
= xtensa_nop_opcode
;
4745 gas_assert (tinsn
->opcode
!= XTENSA_UNDEFINED
);
4750 /* Assemble a NOP of the requested size in the buffer. User must have
4751 allocated "buf" with at least "size" bytes. */
4754 assemble_nop (int size
, char *buf
)
4756 static xtensa_insnbuf insnbuf
= NULL
;
4759 build_nop (&tinsn
, size
);
4762 insnbuf
= xtensa_insnbuf_alloc (xtensa_default_isa
);
4764 tinsn_to_insnbuf (&tinsn
, insnbuf
);
4765 xtensa_insnbuf_to_chars (xtensa_default_isa
, insnbuf
,
4766 (unsigned char *) buf
, 0);
4770 /* Return the number of bytes for the offset of the expanded loop
4771 instruction. This should be incorporated into the relaxation
4772 specification but is hard-coded here. This is used to auto-align
4773 the loop instruction. It is invalid to call this function if the
4774 configuration does not have loops or if the opcode is not a loop
4778 get_expanded_loop_offset (xtensa_opcode opcode
)
4780 /* This is the OFFSET of the loop instruction in the expanded loop.
4781 This MUST correspond directly to the specification of the loop
4782 expansion. It will be validated on fragment conversion. */
4783 gas_assert (opcode
!= XTENSA_UNDEFINED
);
4784 if (opcode
== xtensa_loop_opcode
)
4786 if (opcode
== xtensa_loopnez_opcode
)
4788 if (opcode
== xtensa_loopgtz_opcode
)
4790 as_fatal (_("get_expanded_loop_offset: invalid opcode"));
4796 get_literal_pool_location (segT seg
)
4798 return seg_info (seg
)->tc_segment_info_data
.literal_pool_loc
;
4803 set_literal_pool_location (segT seg
, fragS
*literal_pool_loc
)
4805 seg_info (seg
)->tc_segment_info_data
.literal_pool_loc
= literal_pool_loc
;
4809 /* Set frag assembly state should be called when a new frag is
4810 opened and after a frag has been closed. */
4813 xtensa_set_frag_assembly_state (fragS
*fragP
)
4815 if (!density_supported
)
4816 fragP
->tc_frag_data
.is_no_density
= TRUE
;
4818 /* This function is called from subsegs_finish, which is called
4819 after xtensa_end, so we can't use "use_transform" or
4820 "use_schedule" here. */
4821 if (!directive_state
[directive_transform
])
4822 fragP
->tc_frag_data
.is_no_transform
= TRUE
;
4823 if (directive_state
[directive_longcalls
])
4824 fragP
->tc_frag_data
.use_longcalls
= TRUE
;
4825 fragP
->tc_frag_data
.use_absolute_literals
=
4826 directive_state
[directive_absolute_literals
];
4827 fragP
->tc_frag_data
.is_assembly_state_set
= TRUE
;
4832 relaxable_section (asection
*sec
)
4834 return ((sec
->flags
& SEC_DEBUGGING
) == 0
4835 && strcmp (sec
->name
, ".eh_frame") != 0);
4840 xtensa_mark_frags_for_org (void)
4844 /* Walk over each fragment of all of the current segments. If we find
4845 a .org frag in any of the segments, mark all frags prior to it as
4846 "no transform", which will prevent linker optimizations from messing
4847 up the .org distance. This should be done after
4848 xtensa_find_unmarked_state_frags, because we don't want to worry here
4849 about that function trashing the data we save here. */
4851 for (seclist
= &stdoutput
->sections
;
4852 seclist
&& *seclist
;
4853 seclist
= &(*seclist
)->next
)
4855 segT sec
= *seclist
;
4856 segment_info_type
*seginfo
;
4859 flags
= bfd_get_section_flags (stdoutput
, sec
);
4860 if (flags
& SEC_DEBUGGING
)
4862 if (!(flags
& SEC_ALLOC
))
4865 seginfo
= seg_info (sec
);
4866 if (seginfo
&& seginfo
->frchainP
)
4868 fragS
*last_fragP
= seginfo
->frchainP
->frch_root
;
4869 for (fragP
= seginfo
->frchainP
->frch_root
; fragP
;
4870 fragP
= fragP
->fr_next
)
4872 /* cvt_frag_to_fill has changed the fr_type of org frags to
4873 rs_fill, so use the value as cached in rs_subtype here. */
4874 if (fragP
->fr_subtype
== RELAX_ORG
)
4876 while (last_fragP
!= fragP
->fr_next
)
4878 last_fragP
->tc_frag_data
.is_no_transform
= TRUE
;
4879 last_fragP
= last_fragP
->fr_next
;
4889 xtensa_find_unmarked_state_frags (void)
4893 /* Walk over each fragment of all of the current segments. For each
4894 unmarked fragment, mark it with the same info as the previous
4896 for (seclist
= &stdoutput
->sections
;
4897 seclist
&& *seclist
;
4898 seclist
= &(*seclist
)->next
)
4900 segT sec
= *seclist
;
4901 segment_info_type
*seginfo
;
4904 flags
= bfd_get_section_flags (stdoutput
, sec
);
4905 if (flags
& SEC_DEBUGGING
)
4907 if (!(flags
& SEC_ALLOC
))
4910 seginfo
= seg_info (sec
);
4911 if (seginfo
&& seginfo
->frchainP
)
4913 fragS
*last_fragP
= 0;
4914 for (fragP
= seginfo
->frchainP
->frch_root
; fragP
;
4915 fragP
= fragP
->fr_next
)
4917 if (fragP
->fr_fix
!= 0
4918 && !fragP
->tc_frag_data
.is_assembly_state_set
)
4920 if (last_fragP
== 0)
4922 as_warn_where (fragP
->fr_file
, fragP
->fr_line
,
4923 _("assembly state not set for first frag in section %s"),
4928 fragP
->tc_frag_data
.is_assembly_state_set
= TRUE
;
4929 fragP
->tc_frag_data
.is_no_density
=
4930 last_fragP
->tc_frag_data
.is_no_density
;
4931 fragP
->tc_frag_data
.is_no_transform
=
4932 last_fragP
->tc_frag_data
.is_no_transform
;
4933 fragP
->tc_frag_data
.use_longcalls
=
4934 last_fragP
->tc_frag_data
.use_longcalls
;
4935 fragP
->tc_frag_data
.use_absolute_literals
=
4936 last_fragP
->tc_frag_data
.use_absolute_literals
;
4939 if (fragP
->tc_frag_data
.is_assembly_state_set
)
4948 xtensa_find_unaligned_branch_targets (bfd
*abfd ATTRIBUTE_UNUSED
,
4950 void *unused ATTRIBUTE_UNUSED
)
4952 flagword flags
= bfd_get_section_flags (abfd
, sec
);
4953 segment_info_type
*seginfo
= seg_info (sec
);
4954 fragS
*frag
= seginfo
->frchainP
->frch_root
;
4956 if (flags
& SEC_CODE
)
4958 xtensa_isa isa
= xtensa_default_isa
;
4959 xtensa_insnbuf insnbuf
= xtensa_insnbuf_alloc (isa
);
4960 while (frag
!= NULL
)
4962 if (frag
->tc_frag_data
.is_branch_target
)
4965 addressT branch_align
, frag_addr
;
4968 xtensa_insnbuf_from_chars
4969 (isa
, insnbuf
, (unsigned char *) frag
->fr_literal
, 0);
4970 fmt
= xtensa_format_decode (isa
, insnbuf
);
4971 op_size
= xtensa_format_length (isa
, fmt
);
4972 branch_align
= 1 << branch_align_power (sec
);
4973 frag_addr
= frag
->fr_address
% branch_align
;
4974 if (frag_addr
+ op_size
> branch_align
)
4975 as_warn_where (frag
->fr_file
, frag
->fr_line
,
4976 _("unaligned branch target: %d bytes at 0x%lx"),
4977 op_size
, (long) frag
->fr_address
);
4979 frag
= frag
->fr_next
;
4981 xtensa_insnbuf_free (isa
, insnbuf
);
4987 xtensa_find_unaligned_loops (bfd
*abfd ATTRIBUTE_UNUSED
,
4989 void *unused ATTRIBUTE_UNUSED
)
4991 flagword flags
= bfd_get_section_flags (abfd
, sec
);
4992 segment_info_type
*seginfo
= seg_info (sec
);
4993 fragS
*frag
= seginfo
->frchainP
->frch_root
;
4994 xtensa_isa isa
= xtensa_default_isa
;
4996 if (flags
& SEC_CODE
)
4998 xtensa_insnbuf insnbuf
= xtensa_insnbuf_alloc (isa
);
4999 while (frag
!= NULL
)
5001 if (frag
->tc_frag_data
.is_first_loop_insn
)
5007 xtensa_insnbuf_from_chars
5008 (isa
, insnbuf
, (unsigned char *) frag
->fr_literal
, 0);
5009 fmt
= xtensa_format_decode (isa
, insnbuf
);
5010 op_size
= xtensa_format_length (isa
, fmt
);
5011 frag_addr
= frag
->fr_address
% xtensa_fetch_width
;
5013 if (frag_addr
+ op_size
> xtensa_fetch_width
)
5014 as_warn_where (frag
->fr_file
, frag
->fr_line
,
5015 _("unaligned loop: %d bytes at 0x%lx"),
5016 op_size
, (long) frag
->fr_address
);
5018 frag
= frag
->fr_next
;
5020 xtensa_insnbuf_free (isa
, insnbuf
);
5026 xg_apply_fix_value (fixS
*fixP
, valueT val
)
5028 xtensa_isa isa
= xtensa_default_isa
;
5029 static xtensa_insnbuf insnbuf
= NULL
;
5030 static xtensa_insnbuf slotbuf
= NULL
;
5033 bfd_boolean alt_reloc
;
5034 xtensa_opcode opcode
;
5035 char *const fixpos
= fixP
->fx_frag
->fr_literal
+ fixP
->fx_where
;
5037 if (decode_reloc (fixP
->fx_r_type
, &slot
, &alt_reloc
)
5039 as_fatal (_("unexpected fix"));
5043 insnbuf
= xtensa_insnbuf_alloc (isa
);
5044 slotbuf
= xtensa_insnbuf_alloc (isa
);
5047 xtensa_insnbuf_from_chars (isa
, insnbuf
, (unsigned char *) fixpos
, 0);
5048 fmt
= xtensa_format_decode (isa
, insnbuf
);
5049 if (fmt
== XTENSA_UNDEFINED
)
5050 as_fatal (_("undecodable fix"));
5051 xtensa_format_get_slot (isa
, fmt
, slot
, insnbuf
, slotbuf
);
5052 opcode
= xtensa_opcode_decode (isa
, fmt
, slot
, slotbuf
);
5053 if (opcode
== XTENSA_UNDEFINED
)
5054 as_fatal (_("undecodable fix"));
5056 /* CONST16 immediates are not PC-relative, despite the fact that we
5057 reuse the normal PC-relative operand relocations for the low part
5058 of a CONST16 operand. */
5059 if (opcode
== xtensa_const16_opcode
)
5062 xtensa_insnbuf_set_operand (slotbuf
, fmt
, slot
, opcode
,
5063 get_relaxable_immed (opcode
), val
,
5064 fixP
->fx_file
, fixP
->fx_line
);
5066 xtensa_format_set_slot (isa
, fmt
, slot
, insnbuf
, slotbuf
);
5067 xtensa_insnbuf_to_chars (isa
, insnbuf
, (unsigned char *) fixpos
, 0);
5073 /* External Functions and Other GAS Hooks. */
5076 xtensa_target_format (void)
5078 return (target_big_endian
? "elf32-xtensa-be" : "elf32-xtensa-le");
5083 xtensa_file_arch_init (bfd
*abfd
)
5085 bfd_set_private_flags (abfd
, 0x100 | 0x200);
5090 md_number_to_chars (char *buf
, valueT val
, int n
)
5092 if (target_big_endian
)
5093 number_to_chars_bigendian (buf
, val
, n
);
5095 number_to_chars_littleendian (buf
, val
, n
);
5099 /* This function is called once, at assembler startup time. It should
5100 set up all the tables, etc. that the MD part of the assembler will
5106 segT current_section
= now_seg
;
5107 int current_subsec
= now_subseg
;
5111 xtensa_default_isa
= xtensa_isa_init (0, 0);
5112 isa
= xtensa_default_isa
;
5116 /* Set up the literal sections. */
5117 memset (&default_lit_sections
, 0, sizeof (default_lit_sections
));
5119 subseg_set (current_section
, current_subsec
);
5121 xtensa_addi_opcode
= xtensa_opcode_lookup (isa
, "addi");
5122 xtensa_addmi_opcode
= xtensa_opcode_lookup (isa
, "addmi");
5123 xtensa_call0_opcode
= xtensa_opcode_lookup (isa
, "call0");
5124 xtensa_call4_opcode
= xtensa_opcode_lookup (isa
, "call4");
5125 xtensa_call8_opcode
= xtensa_opcode_lookup (isa
, "call8");
5126 xtensa_call12_opcode
= xtensa_opcode_lookup (isa
, "call12");
5127 xtensa_callx0_opcode
= xtensa_opcode_lookup (isa
, "callx0");
5128 xtensa_callx4_opcode
= xtensa_opcode_lookup (isa
, "callx4");
5129 xtensa_callx8_opcode
= xtensa_opcode_lookup (isa
, "callx8");
5130 xtensa_callx12_opcode
= xtensa_opcode_lookup (isa
, "callx12");
5131 xtensa_const16_opcode
= xtensa_opcode_lookup (isa
, "const16");
5132 xtensa_entry_opcode
= xtensa_opcode_lookup (isa
, "entry");
5133 xtensa_extui_opcode
= xtensa_opcode_lookup (isa
, "extui");
5134 xtensa_movi_opcode
= xtensa_opcode_lookup (isa
, "movi");
5135 xtensa_movi_n_opcode
= xtensa_opcode_lookup (isa
, "movi.n");
5136 xtensa_isync_opcode
= xtensa_opcode_lookup (isa
, "isync");
5137 xtensa_j_opcode
= xtensa_opcode_lookup (isa
, "j");
5138 xtensa_jx_opcode
= xtensa_opcode_lookup (isa
, "jx");
5139 xtensa_l32r_opcode
= xtensa_opcode_lookup (isa
, "l32r");
5140 xtensa_loop_opcode
= xtensa_opcode_lookup (isa
, "loop");
5141 xtensa_loopnez_opcode
= xtensa_opcode_lookup (isa
, "loopnez");
5142 xtensa_loopgtz_opcode
= xtensa_opcode_lookup (isa
, "loopgtz");
5143 xtensa_nop_opcode
= xtensa_opcode_lookup (isa
, "nop");
5144 xtensa_nop_n_opcode
= xtensa_opcode_lookup (isa
, "nop.n");
5145 xtensa_or_opcode
= xtensa_opcode_lookup (isa
, "or");
5146 xtensa_ret_opcode
= xtensa_opcode_lookup (isa
, "ret");
5147 xtensa_ret_n_opcode
= xtensa_opcode_lookup (isa
, "ret.n");
5148 xtensa_retw_opcode
= xtensa_opcode_lookup (isa
, "retw");
5149 xtensa_retw_n_opcode
= xtensa_opcode_lookup (isa
, "retw.n");
5150 xtensa_rsr_lcount_opcode
= xtensa_opcode_lookup (isa
, "rsr.lcount");
5151 xtensa_waiti_opcode
= xtensa_opcode_lookup (isa
, "waiti");
5153 for (i
= 0; i
< xtensa_isa_num_formats (isa
); i
++)
5155 int format_slots
= xtensa_format_num_slots (isa
, i
);
5156 if (format_slots
> config_max_slots
)
5157 config_max_slots
= format_slots
;
5160 xg_init_vinsn (&cur_vinsn
);
5162 xtensa_num_pipe_stages
= xtensa_isa_num_pipe_stages (isa
);
5164 init_op_placement_info_table ();
5166 /* Set up the assembly state. */
5167 if (!frag_now
->tc_frag_data
.is_assembly_state_set
)
5168 xtensa_set_frag_assembly_state (frag_now
);
5172 /* TC_INIT_FIX_DATA hook */
5175 xtensa_init_fix_data (fixS
*x
)
5177 x
->tc_fix_data
.slot
= 0;
5178 x
->tc_fix_data
.X_add_symbol
= NULL
;
5179 x
->tc_fix_data
.X_add_number
= 0;
5183 /* tc_frob_label hook */
5186 xtensa_frob_label (symbolS
*sym
)
5190 if (cur_vinsn
.inside_bundle
)
5192 as_bad (_("labels are not valid inside bundles"));
5196 freq
= get_subseg_target_freq (now_seg
, now_subseg
);
5198 /* Since the label was already attached to a frag associated with the
5199 previous basic block, it now needs to be reset to the current frag. */
5200 symbol_set_frag (sym
, frag_now
);
5201 S_SET_VALUE (sym
, (valueT
) frag_now_fix ());
5203 if (generating_literals
)
5204 xtensa_add_literal_sym (sym
);
5206 xtensa_add_insn_label (sym
);
5208 if (symbol_get_tc (sym
)->is_loop_target
)
5210 if ((get_last_insn_flags (now_seg
, now_subseg
)
5211 & FLAG_IS_BAD_LOOPEND
) != 0)
5212 as_bad (_("invalid last instruction for a zero-overhead loop"));
5214 xtensa_set_frag_assembly_state (frag_now
);
5215 frag_var (rs_machine_dependent
, 4, 4, RELAX_LOOP_END
,
5216 frag_now
->fr_symbol
, frag_now
->fr_offset
, NULL
);
5218 xtensa_set_frag_assembly_state (frag_now
);
5219 xtensa_move_labels (frag_now
, 0);
5222 /* No target aligning in the absolute section. */
5223 if (now_seg
!= absolute_section
5224 && !is_unaligned_label (sym
)
5225 && !generating_literals
)
5227 xtensa_set_frag_assembly_state (frag_now
);
5229 if (do_align_targets ())
5230 frag_var (rs_machine_dependent
, 0, (int) freq
,
5231 RELAX_DESIRE_ALIGN_IF_TARGET
, frag_now
->fr_symbol
,
5232 frag_now
->fr_offset
, NULL
);
5234 frag_var (rs_fill
, 0, 0, frag_now
->fr_subtype
,
5235 frag_now
->fr_symbol
, frag_now
->fr_offset
, NULL
);
5236 xtensa_set_frag_assembly_state (frag_now
);
5237 xtensa_move_labels (frag_now
, 0);
5240 /* We need to mark the following properties even if we aren't aligning. */
5242 /* If the label is already known to be a branch target, i.e., a
5243 forward branch, mark the frag accordingly. Backward branches
5244 are handled by xg_add_branch_and_loop_targets. */
5245 if (symbol_get_tc (sym
)->is_branch_target
)
5246 symbol_get_frag (sym
)->tc_frag_data
.is_branch_target
= TRUE
;
5248 /* Loops only go forward, so they can be identified here. */
5249 if (symbol_get_tc (sym
)->is_loop_target
)
5250 symbol_get_frag (sym
)->tc_frag_data
.is_loop_target
= TRUE
;
5252 dwarf2_emit_label (sym
);
5256 /* tc_unrecognized_line hook */
5259 xtensa_unrecognized_line (int ch
)
5264 if (cur_vinsn
.inside_bundle
== 0)
5266 /* PR8110: Cannot emit line number info inside a FLIX bundle
5267 when using --gstabs. Temporarily disable debug info. */
5268 generate_lineno_debug ();
5269 if (debug_type
== DEBUG_STABS
)
5271 xt_saved_debug_type
= debug_type
;
5272 debug_type
= DEBUG_NONE
;
5275 cur_vinsn
.inside_bundle
= 1;
5279 as_bad (_("extra opening brace"));
5285 if (cur_vinsn
.inside_bundle
)
5286 finish_vinsn (&cur_vinsn
);
5289 as_bad (_("extra closing brace"));
5294 as_bad (_("syntax error"));
5301 /* md_flush_pending_output hook */
5304 xtensa_flush_pending_output (void)
5306 /* This line fixes a bug where automatically generated gstabs info
5307 separates a function label from its entry instruction, ending up
5308 with the literal position between the function label and the entry
5309 instruction and crashing code. It only happens with --gstabs and
5310 --text-section-literals, and when several other obscure relaxation
5311 conditions are met. */
5312 if (outputting_stabs_line_debug
)
5315 if (cur_vinsn
.inside_bundle
)
5316 as_bad (_("missing closing brace"));
5318 /* If there is a non-zero instruction fragment, close it. */
5319 if (frag_now_fix () != 0 && frag_now
->tc_frag_data
.is_insn
)
5321 frag_wane (frag_now
);
5323 xtensa_set_frag_assembly_state (frag_now
);
5325 frag_now
->tc_frag_data
.is_insn
= FALSE
;
5327 xtensa_clear_insn_labels ();
5331 /* We had an error while parsing an instruction. The string might look
5332 like this: "insn arg1, arg2 }". If so, we need to see the closing
5333 brace and reset some fields. Otherwise, the vinsn never gets closed
5334 and the num_slots field will grow past the end of the array of slots,
5335 and bad things happen. */
5338 error_reset_cur_vinsn (void)
5340 if (cur_vinsn
.inside_bundle
)
5342 if (*input_line_pointer
== '}'
5343 || *(input_line_pointer
- 1) == '}'
5344 || *(input_line_pointer
- 2) == '}')
5345 xg_clear_vinsn (&cur_vinsn
);
5351 md_assemble (char *str
)
5353 xtensa_isa isa
= xtensa_default_isa
;
5356 bfd_boolean has_underbar
= FALSE
;
5357 char *arg_strings
[MAX_INSN_ARGS
];
5359 TInsn orig_insn
; /* Original instruction from the input. */
5361 tinsn_init (&orig_insn
);
5363 /* Split off the opcode. */
5364 opnamelen
= strspn (str
, "abcdefghijklmnopqrstuvwxyz_/0123456789.");
5365 opname
= xmalloc (opnamelen
+ 1);
5366 memcpy (opname
, str
, opnamelen
);
5367 opname
[opnamelen
] = '\0';
5369 num_args
= tokenize_arguments (arg_strings
, str
+ opnamelen
);
5372 as_bad (_("syntax error"));
5376 if (xg_translate_idioms (&opname
, &num_args
, arg_strings
))
5379 /* Check for an underbar prefix. */
5382 has_underbar
= TRUE
;
5386 orig_insn
.insn_type
= ITYPE_INSN
;
5388 orig_insn
.is_specific_opcode
= (has_underbar
|| !use_transform ());
5389 orig_insn
.opcode
= xtensa_opcode_lookup (isa
, opname
);
5391 /* Special case: Check for "CALLXn.TLS" psuedo op. If found, grab its
5392 extra argument and set the opcode to "CALLXn". */
5393 if (orig_insn
.opcode
== XTENSA_UNDEFINED
5394 && strncasecmp (opname
, "callx", 5) == 0)
5396 unsigned long window_size
;
5399 window_size
= strtoul (opname
+ 5, &suffix
, 10);
5400 if (suffix
!= opname
+ 5
5401 && (window_size
== 0
5404 || window_size
== 12)
5405 && strcasecmp (suffix
, ".tls") == 0)
5407 switch (window_size
)
5409 case 0: orig_insn
.opcode
= xtensa_callx0_opcode
; break;
5410 case 4: orig_insn
.opcode
= xtensa_callx4_opcode
; break;
5411 case 8: orig_insn
.opcode
= xtensa_callx8_opcode
; break;
5412 case 12: orig_insn
.opcode
= xtensa_callx12_opcode
; break;
5416 as_bad (_("wrong number of operands for '%s'"), opname
);
5419 bfd_reloc_code_real_type reloc
;
5420 char *old_input_line_pointer
;
5421 expressionS
*tok
= &orig_insn
.extra_arg
;
5424 old_input_line_pointer
= input_line_pointer
;
5425 input_line_pointer
= arg_strings
[num_args
- 1];
5427 t
= expression (tok
);
5428 if (tok
->X_op
== O_symbol
5429 && ((reloc
= xtensa_elf_suffix (&input_line_pointer
, tok
))
5430 == BFD_RELOC_XTENSA_TLS_CALL
))
5431 tok
->X_op
= map_suffix_reloc_to_operator (reloc
);
5433 as_bad (_("bad relocation expression for '%s'"), opname
);
5435 input_line_pointer
= old_input_line_pointer
;
5441 /* Special case: Check for "j.l" psuedo op. */
5442 if (orig_insn
.opcode
== XTENSA_UNDEFINED
5443 && strncasecmp (opname
, "j.l", 3) == 0)
5446 as_bad (_("wrong number of operands for '%s'"), opname
);
5449 char *old_input_line_pointer
;
5450 expressionS
*tok
= &orig_insn
.extra_arg
;
5452 old_input_line_pointer
= input_line_pointer
;
5453 input_line_pointer
= arg_strings
[num_args
- 1];
5455 expression_maybe_register (xtensa_jx_opcode
, 0, tok
);
5456 input_line_pointer
= old_input_line_pointer
;
5459 orig_insn
.opcode
= xtensa_j_opcode
;
5463 if (orig_insn
.opcode
== XTENSA_UNDEFINED
)
5465 xtensa_format fmt
= xtensa_format_lookup (isa
, opname
);
5466 if (fmt
== XTENSA_UNDEFINED
)
5468 as_bad (_("unknown opcode or format name '%s'"), opname
);
5469 error_reset_cur_vinsn ();
5472 if (!cur_vinsn
.inside_bundle
)
5474 as_bad (_("format names only valid inside bundles"));
5475 error_reset_cur_vinsn ();
5478 if (cur_vinsn
.format
!= XTENSA_UNDEFINED
)
5479 as_warn (_("multiple formats specified for one bundle; using '%s'"),
5481 cur_vinsn
.format
= fmt
;
5482 free (has_underbar
? opname
- 1 : opname
);
5483 error_reset_cur_vinsn ();
5487 /* Parse the arguments. */
5488 if (parse_arguments (&orig_insn
, num_args
, arg_strings
))
5490 as_bad (_("syntax error"));
5491 error_reset_cur_vinsn ();
5495 /* Free the opcode and argument strings, now that they've been parsed. */
5496 free (has_underbar
? opname
- 1 : opname
);
5498 while (num_args
-- > 0)
5499 free (arg_strings
[num_args
]);
5501 /* Get expressions for invisible operands. */
5502 if (get_invisible_operands (&orig_insn
))
5504 error_reset_cur_vinsn ();
5508 /* Check for the right number and type of arguments. */
5509 if (tinsn_check_arguments (&orig_insn
))
5511 error_reset_cur_vinsn ();
5515 /* Record the line number for each TInsn, because a FLIX bundle may be
5516 spread across multiple input lines and individual instructions may be
5517 moved around in some cases. */
5518 orig_insn
.loc_directive_seen
= dwarf2_loc_directive_seen
;
5519 dwarf2_where (&orig_insn
.debug_line
);
5520 dwarf2_consume_line_info ();
5522 xg_add_branch_and_loop_targets (&orig_insn
);
5524 /* Check that immediate value for ENTRY is >= 16. */
5525 if (orig_insn
.opcode
== xtensa_entry_opcode
&& orig_insn
.ntok
>= 3)
5527 expressionS
*exp
= &orig_insn
.tok
[2];
5528 if (exp
->X_op
== O_constant
&& exp
->X_add_number
< 16)
5529 as_warn (_("entry instruction with stack decrement < 16"));
5533 assemble_tokens (opcode, tok, ntok);
5534 expand the tokens from the orig_insn into the
5535 stack of instructions that will not expand
5536 unless required at relaxation time. */
5538 if (!cur_vinsn
.inside_bundle
)
5539 emit_single_op (&orig_insn
);
5540 else /* We are inside a bundle. */
5542 cur_vinsn
.slots
[cur_vinsn
.num_slots
] = orig_insn
;
5543 cur_vinsn
.num_slots
++;
5544 if (*input_line_pointer
== '}'
5545 || *(input_line_pointer
- 1) == '}'
5546 || *(input_line_pointer
- 2) == '}')
5547 finish_vinsn (&cur_vinsn
);
5550 /* We've just emitted a new instruction so clear the list of labels. */
5551 xtensa_clear_insn_labels ();
5555 /* HANDLE_ALIGN hook */
5557 /* For a .align directive, we mark the previous block with the alignment
5558 information. This will be placed in the object file in the
5559 property section corresponding to this section. */
5562 xtensa_handle_align (fragS
*fragP
)
5565 && ! fragP
->tc_frag_data
.is_literal
5566 && (fragP
->fr_type
== rs_align
5567 || fragP
->fr_type
== rs_align_code
)
5568 && fragP
->fr_address
+ fragP
->fr_fix
> 0
5569 && fragP
->fr_offset
> 0
5570 && now_seg
!= bss_section
)
5572 fragP
->tc_frag_data
.is_align
= TRUE
;
5573 fragP
->tc_frag_data
.alignment
= fragP
->fr_offset
;
5576 if (fragP
->fr_type
== rs_align_test
)
5579 count
= fragP
->fr_next
->fr_address
- fragP
->fr_address
- fragP
->fr_fix
;
5581 as_bad_where (fragP
->fr_file
, fragP
->fr_line
,
5582 _("unaligned entry instruction"));
5585 if (linkrelax
&& fragP
->fr_type
== rs_org
)
5586 fragP
->fr_subtype
= RELAX_ORG
;
5590 /* TC_FRAG_INIT hook */
5593 xtensa_frag_init (fragS
*frag
)
5595 xtensa_set_frag_assembly_state (frag
);
5600 md_undefined_symbol (char *name ATTRIBUTE_UNUSED
)
5606 /* Round up a section size to the appropriate boundary. */
5609 md_section_align (segT segment ATTRIBUTE_UNUSED
, valueT size
)
5611 return size
; /* Byte alignment is fine. */
5616 md_pcrel_from (fixS
*fixP
)
5619 static xtensa_insnbuf insnbuf
= NULL
;
5620 static xtensa_insnbuf slotbuf
= NULL
;
5623 xtensa_opcode opcode
;
5626 xtensa_isa isa
= xtensa_default_isa
;
5627 valueT addr
= fixP
->fx_where
+ fixP
->fx_frag
->fr_address
;
5628 bfd_boolean alt_reloc
;
5630 if (fixP
->fx_r_type
== BFD_RELOC_XTENSA_ASM_EXPAND
)
5633 if (fixP
->fx_r_type
== BFD_RELOC_32_PCREL
)
5638 insnbuf
= xtensa_insnbuf_alloc (isa
);
5639 slotbuf
= xtensa_insnbuf_alloc (isa
);
5642 insn_p
= &fixP
->fx_frag
->fr_literal
[fixP
->fx_where
];
5643 xtensa_insnbuf_from_chars (isa
, insnbuf
, (unsigned char *) insn_p
, 0);
5644 fmt
= xtensa_format_decode (isa
, insnbuf
);
5646 if (fmt
== XTENSA_UNDEFINED
)
5647 as_fatal (_("bad instruction format"));
5649 if (decode_reloc (fixP
->fx_r_type
, &slot
, &alt_reloc
) != 0)
5650 as_fatal (_("invalid relocation"));
5652 xtensa_format_get_slot (isa
, fmt
, slot
, insnbuf
, slotbuf
);
5653 opcode
= xtensa_opcode_decode (isa
, fmt
, slot
, slotbuf
);
5655 /* Check for "alternate" relocations (operand not specified). None
5656 of the current uses for these are really PC-relative. */
5657 if (alt_reloc
|| opcode
== xtensa_const16_opcode
)
5659 if (opcode
!= xtensa_l32r_opcode
5660 && opcode
!= xtensa_const16_opcode
)
5661 as_fatal (_("invalid relocation for '%s' instruction"),
5662 xtensa_opcode_name (isa
, opcode
));
5666 opnum
= get_relaxable_immed (opcode
);
5668 if (xtensa_operand_is_PCrelative (isa
, opcode
, opnum
) != 1
5669 || xtensa_operand_do_reloc (isa
, opcode
, opnum
, &opnd_value
, addr
))
5671 as_bad_where (fixP
->fx_file
,
5673 _("invalid relocation for operand %d of '%s'"),
5674 opnum
, xtensa_opcode_name (isa
, opcode
));
5677 return 0 - opnd_value
;
5681 /* TC_FORCE_RELOCATION hook */
5684 xtensa_force_relocation (fixS
*fix
)
5686 switch (fix
->fx_r_type
)
5688 case BFD_RELOC_XTENSA_ASM_EXPAND
:
5689 case BFD_RELOC_XTENSA_SLOT0_ALT
:
5690 case BFD_RELOC_XTENSA_SLOT1_ALT
:
5691 case BFD_RELOC_XTENSA_SLOT2_ALT
:
5692 case BFD_RELOC_XTENSA_SLOT3_ALT
:
5693 case BFD_RELOC_XTENSA_SLOT4_ALT
:
5694 case BFD_RELOC_XTENSA_SLOT5_ALT
:
5695 case BFD_RELOC_XTENSA_SLOT6_ALT
:
5696 case BFD_RELOC_XTENSA_SLOT7_ALT
:
5697 case BFD_RELOC_XTENSA_SLOT8_ALT
:
5698 case BFD_RELOC_XTENSA_SLOT9_ALT
:
5699 case BFD_RELOC_XTENSA_SLOT10_ALT
:
5700 case BFD_RELOC_XTENSA_SLOT11_ALT
:
5701 case BFD_RELOC_XTENSA_SLOT12_ALT
:
5702 case BFD_RELOC_XTENSA_SLOT13_ALT
:
5703 case BFD_RELOC_XTENSA_SLOT14_ALT
:
5709 if (linkrelax
&& fix
->fx_addsy
5710 && relaxable_section (S_GET_SEGMENT (fix
->fx_addsy
)))
5713 return generic_force_reloc (fix
);
5717 /* TC_VALIDATE_FIX_SUB hook */
5720 xtensa_validate_fix_sub (fixS
*fix
)
5722 segT add_symbol_segment
, sub_symbol_segment
;
5724 /* The difference of two symbols should be resolved by the assembler when
5725 linkrelax is not set. If the linker may relax the section containing
5726 the symbols, then an Xtensa DIFF relocation must be generated so that
5727 the linker knows to adjust the difference value. */
5728 if (!linkrelax
|| fix
->fx_addsy
== NULL
)
5731 /* Make sure both symbols are in the same segment, and that segment is
5732 "normal" and relaxable. If the segment is not "normal", then the
5733 fix is not valid. If the segment is not "relaxable", then the fix
5734 should have been handled earlier. */
5735 add_symbol_segment
= S_GET_SEGMENT (fix
->fx_addsy
);
5736 if (! SEG_NORMAL (add_symbol_segment
) ||
5737 ! relaxable_section (add_symbol_segment
))
5739 sub_symbol_segment
= S_GET_SEGMENT (fix
->fx_subsy
);
5740 return (sub_symbol_segment
== add_symbol_segment
);
5744 /* NO_PSEUDO_DOT hook */
5746 /* This function has nothing to do with pseudo dots, but this is the
5747 nearest macro to where the check needs to take place. FIXME: This
5751 xtensa_check_inside_bundle (void)
5753 if (cur_vinsn
.inside_bundle
&& input_line_pointer
[-1] == '.')
5754 as_bad (_("directives are not valid inside bundles"));
5756 /* This function must always return FALSE because it is called via a
5757 macro that has nothing to do with bundling. */
5762 /* md_elf_section_change_hook */
5765 xtensa_elf_section_change_hook (void)
5767 /* Set up the assembly state. */
5768 if (!frag_now
->tc_frag_data
.is_assembly_state_set
)
5769 xtensa_set_frag_assembly_state (frag_now
);
5773 /* tc_fix_adjustable hook */
5776 xtensa_fix_adjustable (fixS
*fixP
)
5778 /* An offset is not allowed in combination with the difference of two
5779 symbols, but that cannot be easily detected after a local symbol
5780 has been adjusted to a (section+offset) form. Return 0 so that such
5781 an fix will not be adjusted. */
5782 if (fixP
->fx_subsy
&& fixP
->fx_addsy
&& fixP
->fx_offset
5783 && relaxable_section (S_GET_SEGMENT (fixP
->fx_subsy
)))
5786 /* We need the symbol name for the VTABLE entries. */
5787 if (fixP
->fx_r_type
== BFD_RELOC_VTABLE_INHERIT
5788 || fixP
->fx_r_type
== BFD_RELOC_VTABLE_ENTRY
)
5795 /* tc_symbol_new_hook */
5797 symbolS
*expr_symbols
= NULL
;
5800 xtensa_symbol_new_hook (symbolS
*sym
)
5802 if (is_leb128_expr
&& S_GET_SEGMENT (sym
) == expr_section
)
5804 symbol_get_tc (sym
)->next_expr_symbol
= expr_symbols
;
5811 md_apply_fix (fixS
*fixP
, valueT
*valP
, segT seg
)
5813 char *const fixpos
= fixP
->fx_frag
->fr_literal
+ fixP
->fx_where
;
5816 /* Subtracted symbols are only allowed for a few relocation types, and
5817 unless linkrelax is enabled, they should not make it to this point. */
5818 if (fixP
->fx_subsy
&& !(linkrelax
&& (fixP
->fx_r_type
== BFD_RELOC_32
5819 || fixP
->fx_r_type
== BFD_RELOC_16
5820 || fixP
->fx_r_type
== BFD_RELOC_8
)))
5821 as_bad_where (fixP
->fx_file
, fixP
->fx_line
, _("expression too complex"));
5823 switch (fixP
->fx_r_type
)
5825 case BFD_RELOC_32_PCREL
:
5831 switch (fixP
->fx_r_type
)
5834 fixP
->fx_r_type
= BFD_RELOC_XTENSA_DIFF8
;
5837 fixP
->fx_r_type
= BFD_RELOC_XTENSA_DIFF16
;
5840 fixP
->fx_r_type
= BFD_RELOC_XTENSA_DIFF32
;
5846 /* An offset is only allowed when it results from adjusting a
5847 local symbol into a section-relative offset. If the offset
5848 came from the original expression, tc_fix_adjustable will have
5849 prevented the fix from being converted to a section-relative
5850 form so that we can flag the error here. */
5851 if (fixP
->fx_offset
!= 0 && !symbol_section_p (fixP
->fx_addsy
))
5852 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
5853 _("cannot represent subtraction with an offset"));
5855 val
= (S_GET_VALUE (fixP
->fx_addsy
) + fixP
->fx_offset
5856 - S_GET_VALUE (fixP
->fx_subsy
));
5858 /* The difference value gets written out, and the DIFF reloc
5859 identifies the address of the subtracted symbol (i.e., the one
5860 with the lowest address). */
5862 fixP
->fx_offset
-= val
;
5863 fixP
->fx_subsy
= NULL
;
5865 else if (! fixP
->fx_addsy
)
5872 case BFD_RELOC_XTENSA_PLT
:
5873 md_number_to_chars (fixpos
, val
, fixP
->fx_size
);
5874 fixP
->fx_no_overflow
= 0; /* Use the standard overflow check. */
5877 case BFD_RELOC_XTENSA_TLSDESC_FN
:
5878 case BFD_RELOC_XTENSA_TLSDESC_ARG
:
5879 case BFD_RELOC_XTENSA_TLS_TPOFF
:
5880 case BFD_RELOC_XTENSA_TLS_DTPOFF
:
5881 S_SET_THREAD_LOCAL (fixP
->fx_addsy
);
5882 md_number_to_chars (fixpos
, 0, fixP
->fx_size
);
5883 fixP
->fx_no_overflow
= 0; /* Use the standard overflow check. */
5886 case BFD_RELOC_XTENSA_SLOT0_OP
:
5887 case BFD_RELOC_XTENSA_SLOT1_OP
:
5888 case BFD_RELOC_XTENSA_SLOT2_OP
:
5889 case BFD_RELOC_XTENSA_SLOT3_OP
:
5890 case BFD_RELOC_XTENSA_SLOT4_OP
:
5891 case BFD_RELOC_XTENSA_SLOT5_OP
:
5892 case BFD_RELOC_XTENSA_SLOT6_OP
:
5893 case BFD_RELOC_XTENSA_SLOT7_OP
:
5894 case BFD_RELOC_XTENSA_SLOT8_OP
:
5895 case BFD_RELOC_XTENSA_SLOT9_OP
:
5896 case BFD_RELOC_XTENSA_SLOT10_OP
:
5897 case BFD_RELOC_XTENSA_SLOT11_OP
:
5898 case BFD_RELOC_XTENSA_SLOT12_OP
:
5899 case BFD_RELOC_XTENSA_SLOT13_OP
:
5900 case BFD_RELOC_XTENSA_SLOT14_OP
:
5903 /* Write the tentative value of a PC-relative relocation to a
5904 local symbol into the instruction. The value will be ignored
5905 by the linker, and it makes the object file disassembly
5906 readable when all branch targets are encoded in relocations. */
5908 gas_assert (fixP
->fx_addsy
);
5909 if (S_GET_SEGMENT (fixP
->fx_addsy
) == seg
5910 && !S_FORCE_RELOC (fixP
->fx_addsy
, 1))
5912 val
= (S_GET_VALUE (fixP
->fx_addsy
) + fixP
->fx_offset
5913 - md_pcrel_from (fixP
));
5914 (void) xg_apply_fix_value (fixP
, val
);
5917 else if (! fixP
->fx_addsy
)
5920 if (xg_apply_fix_value (fixP
, val
))
5925 case BFD_RELOC_XTENSA_ASM_EXPAND
:
5926 case BFD_RELOC_XTENSA_TLS_FUNC
:
5927 case BFD_RELOC_XTENSA_TLS_ARG
:
5928 case BFD_RELOC_XTENSA_TLS_CALL
:
5929 case BFD_RELOC_XTENSA_SLOT0_ALT
:
5930 case BFD_RELOC_XTENSA_SLOT1_ALT
:
5931 case BFD_RELOC_XTENSA_SLOT2_ALT
:
5932 case BFD_RELOC_XTENSA_SLOT3_ALT
:
5933 case BFD_RELOC_XTENSA_SLOT4_ALT
:
5934 case BFD_RELOC_XTENSA_SLOT5_ALT
:
5935 case BFD_RELOC_XTENSA_SLOT6_ALT
:
5936 case BFD_RELOC_XTENSA_SLOT7_ALT
:
5937 case BFD_RELOC_XTENSA_SLOT8_ALT
:
5938 case BFD_RELOC_XTENSA_SLOT9_ALT
:
5939 case BFD_RELOC_XTENSA_SLOT10_ALT
:
5940 case BFD_RELOC_XTENSA_SLOT11_ALT
:
5941 case BFD_RELOC_XTENSA_SLOT12_ALT
:
5942 case BFD_RELOC_XTENSA_SLOT13_ALT
:
5943 case BFD_RELOC_XTENSA_SLOT14_ALT
:
5944 /* These all need to be resolved at link-time. Do nothing now. */
5947 case BFD_RELOC_VTABLE_INHERIT
:
5948 case BFD_RELOC_VTABLE_ENTRY
:
5953 as_bad (_("unhandled local relocation fix %s"),
5954 bfd_get_reloc_code_name (fixP
->fx_r_type
));
5960 md_atof (int type
, char *litP
, int *sizeP
)
5962 return ieee_md_atof (type
, litP
, sizeP
, target_big_endian
);
5967 md_estimate_size_before_relax (fragS
*fragP
, segT seg ATTRIBUTE_UNUSED
)
5969 return total_frag_text_expansion (fragP
);
5973 /* Translate internal representation of relocation info to BFD target
5977 tc_gen_reloc (asection
*section ATTRIBUTE_UNUSED
, fixS
*fixp
)
5981 reloc
= (arelent
*) xmalloc (sizeof (arelent
));
5982 reloc
->sym_ptr_ptr
= (asymbol
**) xmalloc (sizeof (asymbol
*));
5983 *reloc
->sym_ptr_ptr
= symbol_get_bfdsym (fixp
->fx_addsy
);
5984 reloc
->address
= fixp
->fx_frag
->fr_address
+ fixp
->fx_where
;
5986 /* Make sure none of our internal relocations make it this far.
5987 They'd better have been fully resolved by this point. */
5988 gas_assert ((int) fixp
->fx_r_type
> 0);
5990 reloc
->addend
= fixp
->fx_offset
;
5992 reloc
->howto
= bfd_reloc_type_lookup (stdoutput
, fixp
->fx_r_type
);
5993 if (reloc
->howto
== NULL
)
5995 as_bad_where (fixp
->fx_file
, fixp
->fx_line
,
5996 _("cannot represent `%s' relocation in object file"),
5997 bfd_get_reloc_code_name (fixp
->fx_r_type
));
5998 free (reloc
->sym_ptr_ptr
);
6003 if (!fixp
->fx_pcrel
!= !reloc
->howto
->pc_relative
)
6004 as_fatal (_("internal error; cannot generate `%s' relocation"),
6005 bfd_get_reloc_code_name (fixp
->fx_r_type
));
6011 /* Checks for resource conflicts between instructions. */
6013 /* The func unit stuff could be implemented as bit-vectors rather
6014 than the iterative approach here. If it ends up being too
6015 slow, we will switch it. */
6018 new_resource_table (void *data
,
6021 unit_num_copies_func uncf
,
6022 opcode_num_units_func onuf
,
6023 opcode_funcUnit_use_unit_func ouuf
,
6024 opcode_funcUnit_use_stage_func ousf
)
6027 resource_table
*rt
= (resource_table
*) xmalloc (sizeof (resource_table
));
6029 rt
->cycles
= cycles
;
6030 rt
->allocated_cycles
= cycles
;
6032 rt
->unit_num_copies
= uncf
;
6033 rt
->opcode_num_units
= onuf
;
6034 rt
->opcode_unit_use
= ouuf
;
6035 rt
->opcode_unit_stage
= ousf
;
6037 rt
->units
= (unsigned char **) xcalloc (cycles
, sizeof (unsigned char *));
6038 for (i
= 0; i
< cycles
; i
++)
6039 rt
->units
[i
] = (unsigned char *) xcalloc (nu
, sizeof (unsigned char));
6046 clear_resource_table (resource_table
*rt
)
6049 for (i
= 0; i
< rt
->allocated_cycles
; i
++)
6050 for (j
= 0; j
< rt
->num_units
; j
++)
6051 rt
->units
[i
][j
] = 0;
6055 /* We never shrink it, just fake it into thinking so. */
6058 resize_resource_table (resource_table
*rt
, int cycles
)
6062 rt
->cycles
= cycles
;
6063 if (cycles
<= rt
->allocated_cycles
)
6066 old_cycles
= rt
->allocated_cycles
;
6067 rt
->allocated_cycles
= cycles
;
6069 rt
->units
= xrealloc (rt
->units
,
6070 rt
->allocated_cycles
* sizeof (unsigned char *));
6071 for (i
= 0; i
< old_cycles
; i
++)
6072 rt
->units
[i
] = xrealloc (rt
->units
[i
],
6073 rt
->num_units
* sizeof (unsigned char));
6074 for (i
= old_cycles
; i
< cycles
; i
++)
6075 rt
->units
[i
] = xcalloc (rt
->num_units
, sizeof (unsigned char));
6080 resources_available (resource_table
*rt
, xtensa_opcode opcode
, int cycle
)
6083 int uses
= (rt
->opcode_num_units
) (rt
->data
, opcode
);
6085 for (i
= 0; i
< uses
; i
++)
6087 xtensa_funcUnit unit
= (rt
->opcode_unit_use
) (rt
->data
, opcode
, i
);
6088 int stage
= (rt
->opcode_unit_stage
) (rt
->data
, opcode
, i
);
6089 int copies_in_use
= rt
->units
[stage
+ cycle
][unit
];
6090 int copies
= (rt
->unit_num_copies
) (rt
->data
, unit
);
6091 if (copies_in_use
>= copies
)
6099 reserve_resources (resource_table
*rt
, xtensa_opcode opcode
, int cycle
)
6102 int uses
= (rt
->opcode_num_units
) (rt
->data
, opcode
);
6104 for (i
= 0; i
< uses
; i
++)
6106 xtensa_funcUnit unit
= (rt
->opcode_unit_use
) (rt
->data
, opcode
, i
);
6107 int stage
= (rt
->opcode_unit_stage
) (rt
->data
, opcode
, i
);
6108 /* Note that this allows resources to be oversubscribed. That's
6109 essential to the way the optional scheduler works.
6110 resources_available reports when a resource is over-subscribed,
6111 so it's easy to tell. */
6112 rt
->units
[stage
+ cycle
][unit
]++;
6118 release_resources (resource_table
*rt
, xtensa_opcode opcode
, int cycle
)
6121 int uses
= (rt
->opcode_num_units
) (rt
->data
, opcode
);
6123 for (i
= 0; i
< uses
; i
++)
6125 xtensa_funcUnit unit
= (rt
->opcode_unit_use
) (rt
->data
, opcode
, i
);
6126 int stage
= (rt
->opcode_unit_stage
) (rt
->data
, opcode
, i
);
6127 gas_assert (rt
->units
[stage
+ cycle
][unit
] > 0);
6128 rt
->units
[stage
+ cycle
][unit
]--;
6133 /* Wrapper functions make parameterized resource reservation
6137 opcode_funcUnit_use_unit (void *data
, xtensa_opcode opcode
, int idx
)
6139 xtensa_funcUnit_use
*use
= xtensa_opcode_funcUnit_use (data
, opcode
, idx
);
6145 opcode_funcUnit_use_stage (void *data
, xtensa_opcode opcode
, int idx
)
6147 xtensa_funcUnit_use
*use
= xtensa_opcode_funcUnit_use (data
, opcode
, idx
);
6152 /* Note that this function does not check issue constraints, but
6153 solely whether the hardware is available to execute the given
6154 instructions together. It also doesn't check if the tinsns
6155 write the same state, or access the same tieports. That is
6156 checked by check_t1_t2_reads_and_writes. */
6159 resources_conflict (vliw_insn
*vinsn
)
6162 static resource_table
*rt
= NULL
;
6164 /* This is the most common case by far. Optimize it. */
6165 if (vinsn
->num_slots
== 1)
6170 xtensa_isa isa
= xtensa_default_isa
;
6171 rt
= new_resource_table
6172 (isa
, xtensa_num_pipe_stages
,
6173 xtensa_isa_num_funcUnits (isa
),
6174 (unit_num_copies_func
) xtensa_funcUnit_num_copies
,
6175 (opcode_num_units_func
) xtensa_opcode_num_funcUnit_uses
,
6176 opcode_funcUnit_use_unit
,
6177 opcode_funcUnit_use_stage
);
6180 clear_resource_table (rt
);
6182 for (i
= 0; i
< vinsn
->num_slots
; i
++)
6184 if (!resources_available (rt
, vinsn
->slots
[i
].opcode
, 0))
6186 reserve_resources (rt
, vinsn
->slots
[i
].opcode
, 0);
6193 /* finish_vinsn, emit_single_op and helper functions. */
6195 static bfd_boolean
find_vinsn_conflicts (vliw_insn
*);
6196 static xtensa_format
xg_find_narrowest_format (vliw_insn
*);
6197 static void xg_assemble_vliw_tokens (vliw_insn
*);
6200 /* We have reached the end of a bundle; emit into the frag. */
6203 finish_vinsn (vliw_insn
*vinsn
)
6210 if (find_vinsn_conflicts (vinsn
))
6212 xg_clear_vinsn (vinsn
);
6216 /* First, find a format that works. */
6217 if (vinsn
->format
== XTENSA_UNDEFINED
)
6218 vinsn
->format
= xg_find_narrowest_format (vinsn
);
6220 if (xtensa_format_num_slots (xtensa_default_isa
, vinsn
->format
) > 1
6221 && produce_flix
== FLIX_NONE
)
6223 as_bad (_("The option \"--no-allow-flix\" prohibits multi-slot flix."));
6224 xg_clear_vinsn (vinsn
);
6228 if (vinsn
->format
== XTENSA_UNDEFINED
)
6230 as_where (&file_name
, &line
);
6231 as_bad_where (file_name
, line
,
6232 _("couldn't find a valid instruction format"));
6233 fprintf (stderr
, _(" ops were: "));
6234 for (i
= 0; i
< vinsn
->num_slots
; i
++)
6235 fprintf (stderr
, _(" %s;"),
6236 xtensa_opcode_name (xtensa_default_isa
,
6237 vinsn
->slots
[i
].opcode
));
6238 fprintf (stderr
, _("\n"));
6239 xg_clear_vinsn (vinsn
);
6243 if (vinsn
->num_slots
6244 != xtensa_format_num_slots (xtensa_default_isa
, vinsn
->format
))
6246 as_bad (_("format '%s' allows %d slots, but there are %d opcodes"),
6247 xtensa_format_name (xtensa_default_isa
, vinsn
->format
),
6248 xtensa_format_num_slots (xtensa_default_isa
, vinsn
->format
),
6250 xg_clear_vinsn (vinsn
);
6254 if (resources_conflict (vinsn
))
6256 as_where (&file_name
, &line
);
6257 as_bad_where (file_name
, line
, _("illegal resource usage in bundle"));
6258 fprintf (stderr
, " ops were: ");
6259 for (i
= 0; i
< vinsn
->num_slots
; i
++)
6260 fprintf (stderr
, " %s;",
6261 xtensa_opcode_name (xtensa_default_isa
,
6262 vinsn
->slots
[i
].opcode
));
6263 fprintf (stderr
, "\n");
6264 xg_clear_vinsn (vinsn
);
6268 for (i
= 0; i
< vinsn
->num_slots
; i
++)
6270 if (vinsn
->slots
[i
].opcode
!= XTENSA_UNDEFINED
)
6272 symbolS
*lit_sym
= NULL
;
6274 bfd_boolean e
= FALSE
;
6275 bfd_boolean saved_density
= density_supported
;
6277 /* We don't want to narrow ops inside multi-slot bundles. */
6278 if (vinsn
->num_slots
> 1)
6279 density_supported
= FALSE
;
6281 istack_init (&slotstack
);
6282 if (vinsn
->slots
[i
].opcode
== xtensa_nop_opcode
)
6284 vinsn
->slots
[i
].opcode
=
6285 xtensa_format_slot_nop_opcode (xtensa_default_isa
,
6287 vinsn
->slots
[i
].ntok
= 0;
6290 if (xg_expand_assembly_insn (&slotstack
, &vinsn
->slots
[i
]))
6296 density_supported
= saved_density
;
6300 xg_clear_vinsn (vinsn
);
6304 for (j
= 0; j
< slotstack
.ninsn
; j
++)
6306 TInsn
*insn
= &slotstack
.insn
[j
];
6307 if (insn
->insn_type
== ITYPE_LITERAL
)
6309 gas_assert (lit_sym
== NULL
);
6310 lit_sym
= xg_assemble_literal (insn
);
6314 gas_assert (insn
->insn_type
== ITYPE_INSN
);
6316 xg_resolve_literals (insn
, lit_sym
);
6317 if (j
!= slotstack
.ninsn
- 1)
6318 emit_single_op (insn
);
6322 if (vinsn
->num_slots
> 1)
6324 if (opcode_fits_format_slot
6325 (slotstack
.insn
[slotstack
.ninsn
- 1].opcode
,
6328 vinsn
->slots
[i
] = slotstack
.insn
[slotstack
.ninsn
- 1];
6332 emit_single_op (&slotstack
.insn
[slotstack
.ninsn
- 1]);
6333 if (vinsn
->format
== XTENSA_UNDEFINED
)
6334 vinsn
->slots
[i
].opcode
= xtensa_nop_opcode
;
6336 vinsn
->slots
[i
].opcode
6337 = xtensa_format_slot_nop_opcode (xtensa_default_isa
,
6340 vinsn
->slots
[i
].ntok
= 0;
6345 vinsn
->slots
[0] = slotstack
.insn
[slotstack
.ninsn
- 1];
6346 vinsn
->format
= XTENSA_UNDEFINED
;
6351 /* Now check resource conflicts on the modified bundle. */
6352 if (resources_conflict (vinsn
))
6354 as_where (&file_name
, &line
);
6355 as_bad_where (file_name
, line
, _("illegal resource usage in bundle"));
6356 fprintf (stderr
, " ops were: ");
6357 for (i
= 0; i
< vinsn
->num_slots
; i
++)
6358 fprintf (stderr
, " %s;",
6359 xtensa_opcode_name (xtensa_default_isa
,
6360 vinsn
->slots
[i
].opcode
));
6361 fprintf (stderr
, "\n");
6362 xg_clear_vinsn (vinsn
);
6366 /* First, find a format that works. */
6367 if (vinsn
->format
== XTENSA_UNDEFINED
)
6368 vinsn
->format
= xg_find_narrowest_format (vinsn
);
6370 xg_assemble_vliw_tokens (vinsn
);
6372 xg_clear_vinsn (vinsn
);
6376 /* Given an vliw instruction, what conflicts are there in register
6377 usage and in writes to states and queues?
6379 This function does two things:
6380 1. Reports an error when a vinsn contains illegal combinations
6381 of writes to registers states or queues.
6382 2. Marks individual tinsns as not relaxable if the combination
6383 contains antidependencies.
6385 Job 2 handles things like swap semantics in instructions that need
6386 to be relaxed. For example,
6390 normally would be relaxed to
6395 _but_, if the above instruction is bundled with an a0 reader, e.g.,
6397 { addi a0, a1, 10000 ; add a2, a0, a4 ; }
6399 then we can't relax it into
6402 { add a0, a1, a0 ; add a2, a0, a4 ; }
6404 because the value of a0 is trashed before the second add can read it. */
6406 static char check_t1_t2_reads_and_writes (TInsn
*, TInsn
*);
6409 find_vinsn_conflicts (vliw_insn
*vinsn
)
6413 xtensa_isa isa
= xtensa_default_isa
;
6415 gas_assert (!past_xtensa_end
);
6417 for (i
= 0 ; i
< vinsn
->num_slots
; i
++)
6419 TInsn
*op1
= &vinsn
->slots
[i
];
6420 if (op1
->is_specific_opcode
)
6421 op1
->keep_wide
= TRUE
;
6423 op1
->keep_wide
= FALSE
;
6426 for (i
= 0 ; i
< vinsn
->num_slots
; i
++)
6428 TInsn
*op1
= &vinsn
->slots
[i
];
6430 if (xtensa_opcode_is_branch (isa
, op1
->opcode
) == 1)
6433 for (j
= 0; j
< vinsn
->num_slots
; j
++)
6437 TInsn
*op2
= &vinsn
->slots
[j
];
6438 char conflict_type
= check_t1_t2_reads_and_writes (op1
, op2
);
6439 switch (conflict_type
)
6442 as_bad (_("opcodes '%s' (slot %d) and '%s' (slot %d) write the same register"),
6443 xtensa_opcode_name (isa
, op1
->opcode
), i
,
6444 xtensa_opcode_name (isa
, op2
->opcode
), j
);
6447 as_bad (_("opcodes '%s' (slot %d) and '%s' (slot %d) write the same state"),
6448 xtensa_opcode_name (isa
, op1
->opcode
), i
,
6449 xtensa_opcode_name (isa
, op2
->opcode
), j
);
6452 as_bad (_("opcodes '%s' (slot %d) and '%s' (slot %d) write the same port"),
6453 xtensa_opcode_name (isa
, op1
->opcode
), i
,
6454 xtensa_opcode_name (isa
, op2
->opcode
), j
);
6457 as_bad (_("opcodes '%s' (slot %d) and '%s' (slot %d) both have volatile port accesses"),
6458 xtensa_opcode_name (isa
, op1
->opcode
), i
,
6459 xtensa_opcode_name (isa
, op2
->opcode
), j
);
6462 /* Everything is OK. */
6465 op2
->is_specific_opcode
= (op2
->is_specific_opcode
6466 || conflict_type
== 'a');
6473 as_bad (_("multiple branches or jumps in the same bundle"));
6481 /* Check how the state used by t1 and t2 relate.
6484 case A: t1 reads a register t2 writes (an antidependency within a bundle)
6485 case B: no relationship between what is read and written (both could
6486 read the same reg though)
6487 case C: t1 writes a register t2 writes (a register conflict within a
6489 case D: t1 writes a state that t2 also writes
6490 case E: t1 writes a tie queue that t2 also writes
6491 case F: two volatile queue accesses
6495 check_t1_t2_reads_and_writes (TInsn
*t1
, TInsn
*t2
)
6497 xtensa_isa isa
= xtensa_default_isa
;
6498 xtensa_regfile t1_regfile
, t2_regfile
;
6500 int t1_base_reg
, t1_last_reg
;
6501 int t2_base_reg
, t2_last_reg
;
6502 char t1_inout
, t2_inout
;
6504 char conflict
= 'b';
6509 bfd_boolean t1_volatile
= FALSE
;
6510 bfd_boolean t2_volatile
= FALSE
;
6512 /* Check registers. */
6513 for (j
= 0; j
< t2
->ntok
; j
++)
6515 if (xtensa_operand_is_register (isa
, t2
->opcode
, j
) != 1)
6518 t2_regfile
= xtensa_operand_regfile (isa
, t2
->opcode
, j
);
6519 t2_base_reg
= t2
->tok
[j
].X_add_number
;
6520 t2_last_reg
= t2_base_reg
+ xtensa_operand_num_regs (isa
, t2
->opcode
, j
);
6522 for (i
= 0; i
< t1
->ntok
; i
++)
6524 if (xtensa_operand_is_register (isa
, t1
->opcode
, i
) != 1)
6527 t1_regfile
= xtensa_operand_regfile (isa
, t1
->opcode
, i
);
6529 if (t1_regfile
!= t2_regfile
)
6532 t1_inout
= xtensa_operand_inout (isa
, t1
->opcode
, i
);
6533 t2_inout
= xtensa_operand_inout (isa
, t2
->opcode
, j
);
6535 if (xtensa_operand_is_known_reg (isa
, t1
->opcode
, i
) == 0
6536 || xtensa_operand_is_known_reg (isa
, t2
->opcode
, j
) == 0)
6538 if (t1_inout
== 'm' || t1_inout
== 'o'
6539 || t2_inout
== 'm' || t2_inout
== 'o')
6546 t1_base_reg
= t1
->tok
[i
].X_add_number
;
6547 t1_last_reg
= (t1_base_reg
6548 + xtensa_operand_num_regs (isa
, t1
->opcode
, i
));
6550 for (t1_reg
= t1_base_reg
; t1_reg
< t1_last_reg
; t1_reg
++)
6552 for (t2_reg
= t2_base_reg
; t2_reg
< t2_last_reg
; t2_reg
++)
6554 if (t1_reg
!= t2_reg
)
6557 if (t2_inout
== 'i' && (t1_inout
== 'm' || t1_inout
== 'o'))
6563 if (t1_inout
== 'i' && (t2_inout
== 'm' || t2_inout
== 'o'))
6569 if (t1_inout
!= 'i' && t2_inout
!= 'i')
6577 t1_states
= xtensa_opcode_num_stateOperands (isa
, t1
->opcode
);
6578 t2_states
= xtensa_opcode_num_stateOperands (isa
, t2
->opcode
);
6579 for (j
= 0; j
< t2_states
; j
++)
6581 xtensa_state t2_so
= xtensa_stateOperand_state (isa
, t2
->opcode
, j
);
6582 t2_inout
= xtensa_stateOperand_inout (isa
, t2
->opcode
, j
);
6583 for (i
= 0; i
< t1_states
; i
++)
6585 xtensa_state t1_so
= xtensa_stateOperand_state (isa
, t1
->opcode
, i
);
6586 t1_inout
= xtensa_stateOperand_inout (isa
, t1
->opcode
, i
);
6587 if (t1_so
!= t2_so
|| xtensa_state_is_shared_or (isa
, t1_so
) == 1)
6590 if (t2_inout
== 'i' && (t1_inout
== 'm' || t1_inout
== 'o'))
6596 if (t1_inout
== 'i' && (t2_inout
== 'm' || t2_inout
== 'o'))
6602 if (t1_inout
!= 'i' && t2_inout
!= 'i')
6607 /* Check tieports. */
6608 t1_interfaces
= xtensa_opcode_num_interfaceOperands (isa
, t1
->opcode
);
6609 t2_interfaces
= xtensa_opcode_num_interfaceOperands (isa
, t2
->opcode
);
6610 for (j
= 0; j
< t2_interfaces
; j
++)
6612 xtensa_interface t2_int
6613 = xtensa_interfaceOperand_interface (isa
, t2
->opcode
, j
);
6614 int t2_class
= xtensa_interface_class_id (isa
, t2_int
);
6616 t2_inout
= xtensa_interface_inout (isa
, t2_int
);
6617 if (xtensa_interface_has_side_effect (isa
, t2_int
) == 1)
6620 for (i
= 0; i
< t1_interfaces
; i
++)
6622 xtensa_interface t1_int
6623 = xtensa_interfaceOperand_interface (isa
, t1
->opcode
, j
);
6624 int t1_class
= xtensa_interface_class_id (isa
, t1_int
);
6626 t1_inout
= xtensa_interface_inout (isa
, t1_int
);
6627 if (xtensa_interface_has_side_effect (isa
, t1_int
) == 1)
6630 if (t1_volatile
&& t2_volatile
&& (t1_class
== t2_class
))
6633 if (t1_int
!= t2_int
)
6636 if (t2_inout
== 'i' && t1_inout
== 'o')
6642 if (t1_inout
== 'i' && t2_inout
== 'o')
6648 if (t1_inout
!= 'i' && t2_inout
!= 'i')
6657 static xtensa_format
6658 xg_find_narrowest_format (vliw_insn
*vinsn
)
6660 /* Right now we assume that the ops within the vinsn are properly
6661 ordered for the slots that the programmer wanted them in. In
6662 other words, we don't rearrange the ops in hopes of finding a
6663 better format. The scheduler handles that. */
6665 xtensa_isa isa
= xtensa_default_isa
;
6666 xtensa_format format
;
6667 xtensa_opcode nop_opcode
= xtensa_nop_opcode
;
6669 if (vinsn
->num_slots
== 1)
6670 return xg_get_single_format (vinsn
->slots
[0].opcode
);
6672 for (format
= 0; format
< xtensa_isa_num_formats (isa
); format
++)
6675 xg_copy_vinsn (&v_copy
, vinsn
);
6676 if (xtensa_format_num_slots (isa
, format
) == v_copy
.num_slots
)
6680 for (slot
= 0; slot
< v_copy
.num_slots
; slot
++)
6682 if (v_copy
.slots
[slot
].opcode
== nop_opcode
)
6684 v_copy
.slots
[slot
].opcode
=
6685 xtensa_format_slot_nop_opcode (isa
, format
, slot
);
6686 v_copy
.slots
[slot
].ntok
= 0;
6689 if (opcode_fits_format_slot (v_copy
.slots
[slot
].opcode
,
6692 else if (v_copy
.num_slots
> 1)
6695 /* Try the widened version. */
6696 if (!v_copy
.slots
[slot
].keep_wide
6697 && !v_copy
.slots
[slot
].is_specific_opcode
6698 && xg_is_single_relaxable_insn (&v_copy
.slots
[slot
],
6700 && opcode_fits_format_slot (widened
.opcode
,
6703 v_copy
.slots
[slot
] = widened
;
6708 if (fit
== v_copy
.num_slots
)
6710 xg_copy_vinsn (vinsn
, &v_copy
);
6711 xtensa_format_encode (isa
, format
, vinsn
->insnbuf
);
6712 vinsn
->format
= format
;
6718 if (format
== xtensa_isa_num_formats (isa
))
6719 return XTENSA_UNDEFINED
;
6725 /* Return the additional space needed in a frag
6726 for possible relaxations of any ops in a VLIW insn.
6727 Also fill out the relaxations that might be required of
6728 each tinsn in the vinsn. */
6731 relaxation_requirements (vliw_insn
*vinsn
, bfd_boolean
*pfinish_frag
)
6733 bfd_boolean finish_frag
= FALSE
;
6734 int extra_space
= 0;
6737 for (slot
= 0; slot
< vinsn
->num_slots
; slot
++)
6739 TInsn
*tinsn
= &vinsn
->slots
[slot
];
6740 if (!tinsn_has_symbolic_operands (tinsn
))
6742 /* A narrow instruction could be widened later to help
6743 alignment issues. */
6744 if (xg_is_single_relaxable_insn (tinsn
, 0, TRUE
)
6745 && !tinsn
->is_specific_opcode
6746 && vinsn
->num_slots
== 1)
6748 /* Difference in bytes between narrow and wide insns... */
6750 tinsn
->subtype
= RELAX_NARROW
;
6755 if (workaround_b_j_loop_end
6756 && tinsn
->opcode
== xtensa_jx_opcode
6757 && use_transform ())
6759 /* Add 2 of these. */
6760 extra_space
+= 3; /* for the nop size */
6761 tinsn
->subtype
= RELAX_ADD_NOP_IF_PRE_LOOP_END
;
6764 /* Need to assemble it with space for the relocation. */
6765 if (xg_is_relaxable_insn (tinsn
, 0)
6766 && !tinsn
->is_specific_opcode
)
6768 int max_size
= xg_get_max_insn_widen_size (tinsn
->opcode
);
6769 int max_literal_size
=
6770 xg_get_max_insn_widen_literal_size (tinsn
->opcode
);
6772 tinsn
->literal_space
= max_literal_size
;
6774 tinsn
->subtype
= RELAX_IMMED
;
6775 extra_space
+= max_size
;
6779 /* A fix record will be added for this instruction prior
6780 to relaxation, so make it end the frag. */
6785 *pfinish_frag
= finish_frag
;
6791 bundle_tinsn (TInsn
*tinsn
, vliw_insn
*vinsn
)
6793 xtensa_isa isa
= xtensa_default_isa
;
6794 int slot
, chosen_slot
;
6796 vinsn
->format
= xg_get_single_format (tinsn
->opcode
);
6797 gas_assert (vinsn
->format
!= XTENSA_UNDEFINED
);
6798 vinsn
->num_slots
= xtensa_format_num_slots (isa
, vinsn
->format
);
6800 chosen_slot
= xg_get_single_slot (tinsn
->opcode
);
6801 for (slot
= 0; slot
< vinsn
->num_slots
; slot
++)
6803 if (slot
== chosen_slot
)
6804 vinsn
->slots
[slot
] = *tinsn
;
6807 vinsn
->slots
[slot
].opcode
=
6808 xtensa_format_slot_nop_opcode (isa
, vinsn
->format
, slot
);
6809 vinsn
->slots
[slot
].ntok
= 0;
6810 vinsn
->slots
[slot
].insn_type
= ITYPE_INSN
;
6817 emit_single_op (TInsn
*orig_insn
)
6820 IStack istack
; /* put instructions into here */
6821 symbolS
*lit_sym
= NULL
;
6822 symbolS
*label_sym
= NULL
;
6824 istack_init (&istack
);
6826 /* Special-case for "movi aX, foo" which is guaranteed to need relaxing.
6827 Because the scheduling and bundling characteristics of movi and
6828 l32r or const16 are so different, we can do much better if we relax
6829 it prior to scheduling and bundling, rather than after. */
6830 if ((orig_insn
->opcode
== xtensa_movi_opcode
6831 || orig_insn
->opcode
== xtensa_movi_n_opcode
)
6832 && !cur_vinsn
.inside_bundle
6833 && (orig_insn
->tok
[1].X_op
== O_symbol
6834 || orig_insn
->tok
[1].X_op
== O_pltrel
6835 || orig_insn
->tok
[1].X_op
== O_tlsfunc
6836 || orig_insn
->tok
[1].X_op
== O_tlsarg
6837 || orig_insn
->tok
[1].X_op
== O_tpoff
6838 || orig_insn
->tok
[1].X_op
== O_dtpoff
)
6839 && !orig_insn
->is_specific_opcode
&& use_transform ())
6840 xg_assembly_relax (&istack
, orig_insn
, now_seg
, frag_now
, 0, 1, 0);
6842 if (xg_expand_assembly_insn (&istack
, orig_insn
))
6845 for (i
= 0; i
< istack
.ninsn
; i
++)
6847 TInsn
*insn
= &istack
.insn
[i
];
6848 switch (insn
->insn_type
)
6851 gas_assert (lit_sym
== NULL
);
6852 lit_sym
= xg_assemble_literal (insn
);
6856 static int relaxed_sym_idx
= 0;
6857 char *label
= xmalloc (strlen (FAKE_LABEL_NAME
) + 12);
6858 sprintf (label
, "%s_rl_%x", FAKE_LABEL_NAME
, relaxed_sym_idx
++);
6860 gas_assert (label_sym
== NULL
);
6861 label_sym
= symbol_find_or_make (label
);
6862 gas_assert (label_sym
);
6870 xg_resolve_literals (insn
, lit_sym
);
6872 xg_resolve_labels (insn
, label_sym
);
6874 bundle_tinsn (insn
, &v
);
6889 total_frag_text_expansion (fragS
*fragP
)
6892 int total_expansion
= 0;
6894 for (slot
= 0; slot
< config_max_slots
; slot
++)
6895 total_expansion
+= fragP
->tc_frag_data
.text_expansion
[slot
];
6897 return total_expansion
;
6901 /* Emit a vliw instruction to the current fragment. */
6904 xg_assemble_vliw_tokens (vliw_insn
*vinsn
)
6906 bfd_boolean finish_frag
;
6907 bfd_boolean is_jump
= FALSE
;
6908 bfd_boolean is_branch
= FALSE
;
6909 xtensa_isa isa
= xtensa_default_isa
;
6914 struct dwarf2_line_info debug_line
;
6915 bfd_boolean loc_directive_seen
= FALSE
;
6918 memset (&debug_line
, 0, sizeof (struct dwarf2_line_info
));
6920 if (generating_literals
)
6922 static int reported
= 0;
6924 as_bad_where (frag_now
->fr_file
, frag_now
->fr_line
,
6925 _("cannot assemble into a literal fragment"));
6932 if (frag_now_fix () != 0
6933 && (! frag_now
->tc_frag_data
.is_insn
6934 || (vinsn_has_specific_opcodes (vinsn
) && use_transform ())
6935 || !use_transform () != frag_now
->tc_frag_data
.is_no_transform
6936 || (directive_state
[directive_longcalls
]
6937 != frag_now
->tc_frag_data
.use_longcalls
)
6938 || (directive_state
[directive_absolute_literals
]
6939 != frag_now
->tc_frag_data
.use_absolute_literals
)))
6941 frag_wane (frag_now
);
6943 xtensa_set_frag_assembly_state (frag_now
);
6946 if (workaround_a0_b_retw
6947 && vinsn
->num_slots
== 1
6948 && (get_last_insn_flags (now_seg
, now_subseg
) & FLAG_IS_A0_WRITER
) != 0
6949 && xtensa_opcode_is_branch (isa
, vinsn
->slots
[0].opcode
) == 1
6950 && use_transform ())
6952 has_a0_b_retw
= TRUE
;
6954 /* Mark this fragment with the special RELAX_ADD_NOP_IF_A0_B_RETW.
6955 After the first assembly pass we will check all of them and
6956 add a nop if needed. */
6957 frag_now
->tc_frag_data
.is_insn
= TRUE
;
6958 frag_var (rs_machine_dependent
, 4, 4,
6959 RELAX_ADD_NOP_IF_A0_B_RETW
,
6960 frag_now
->fr_symbol
,
6961 frag_now
->fr_offset
,
6963 xtensa_set_frag_assembly_state (frag_now
);
6964 frag_now
->tc_frag_data
.is_insn
= TRUE
;
6965 frag_var (rs_machine_dependent
, 4, 4,
6966 RELAX_ADD_NOP_IF_A0_B_RETW
,
6967 frag_now
->fr_symbol
,
6968 frag_now
->fr_offset
,
6970 xtensa_set_frag_assembly_state (frag_now
);
6973 for (slot
= 0; slot
< vinsn
->num_slots
; slot
++)
6975 tinsn
= &vinsn
->slots
[slot
];
6977 /* See if the instruction implies an aligned section. */
6978 if (xtensa_opcode_is_loop (isa
, tinsn
->opcode
) == 1)
6979 record_alignment (now_seg
, 2);
6981 /* Determine the best line number for debug info. */
6982 if ((tinsn
->loc_directive_seen
|| !loc_directive_seen
)
6983 && (tinsn
->debug_line
.filenum
!= debug_line
.filenum
6984 || tinsn
->debug_line
.line
< debug_line
.line
6985 || tinsn
->debug_line
.column
< debug_line
.column
))
6986 debug_line
= tinsn
->debug_line
;
6987 if (tinsn
->loc_directive_seen
)
6988 loc_directive_seen
= TRUE
;
6991 /* Special cases for instructions that force an alignment... */
6992 /* None of these opcodes are bundle-able. */
6993 if (xtensa_opcode_is_loop (isa
, vinsn
->slots
[0].opcode
) == 1)
6997 /* Remember the symbol that marks the end of the loop in the frag
6998 that marks the start of the loop. This way we can easily find
6999 the end of the loop at the beginning, without adding special code
7000 to mark the loop instructions themselves. */
7001 symbolS
*target_sym
= NULL
;
7002 if (vinsn
->slots
[0].tok
[1].X_op
== O_symbol
)
7003 target_sym
= vinsn
->slots
[0].tok
[1].X_add_symbol
;
7005 xtensa_set_frag_assembly_state (frag_now
);
7006 frag_now
->tc_frag_data
.is_insn
= TRUE
;
7008 max_fill
= get_text_align_max_fill_size
7009 (get_text_align_power (xtensa_fetch_width
),
7010 TRUE
, frag_now
->tc_frag_data
.is_no_density
);
7012 if (use_transform ())
7013 frag_var (rs_machine_dependent
, max_fill
, max_fill
,
7014 RELAX_ALIGN_NEXT_OPCODE
, target_sym
, 0, NULL
);
7016 frag_var (rs_machine_dependent
, 0, 0,
7017 RELAX_CHECK_ALIGN_NEXT_OPCODE
, target_sym
, 0, NULL
);
7018 xtensa_set_frag_assembly_state (frag_now
);
7021 if (vinsn
->slots
[0].opcode
== xtensa_entry_opcode
7022 && !vinsn
->slots
[0].is_specific_opcode
)
7024 xtensa_mark_literal_pool_location ();
7025 xtensa_move_labels (frag_now
, 0);
7026 frag_var (rs_align_test
, 1, 1, 0, NULL
, 2, NULL
);
7029 if (vinsn
->num_slots
== 1)
7031 if (workaround_a0_b_retw
&& use_transform ())
7032 set_last_insn_flags (now_seg
, now_subseg
, FLAG_IS_A0_WRITER
,
7033 is_register_writer (&vinsn
->slots
[0], "a", 0));
7035 set_last_insn_flags (now_seg
, now_subseg
, FLAG_IS_BAD_LOOPEND
,
7036 is_bad_loopend_opcode (&vinsn
->slots
[0]));
7039 set_last_insn_flags (now_seg
, now_subseg
, FLAG_IS_BAD_LOOPEND
, FALSE
);
7041 insn_size
= xtensa_format_length (isa
, vinsn
->format
);
7043 extra_space
= relaxation_requirements (vinsn
, &finish_frag
);
7045 /* vinsn_to_insnbuf will produce the error. */
7046 if (vinsn
->format
!= XTENSA_UNDEFINED
)
7048 f
= frag_more (insn_size
+ extra_space
);
7049 xtensa_set_frag_assembly_state (frag_now
);
7050 frag_now
->tc_frag_data
.is_insn
= TRUE
;
7053 vinsn_to_insnbuf (vinsn
, f
, frag_now
, FALSE
);
7054 if (vinsn
->format
== XTENSA_UNDEFINED
)
7057 xtensa_insnbuf_to_chars (isa
, vinsn
->insnbuf
, (unsigned char *) f
, 0);
7059 if (debug_type
== DEBUG_DWARF2
|| loc_directive_seen
)
7060 dwarf2_gen_line_info (frag_now_fix () - (insn_size
+ extra_space
),
7063 for (slot
= 0; slot
< vinsn
->num_slots
; slot
++)
7065 tinsn
= &vinsn
->slots
[slot
];
7066 frag_now
->tc_frag_data
.slot_subtypes
[slot
] = tinsn
->subtype
;
7067 frag_now
->tc_frag_data
.slot_symbols
[slot
] = tinsn
->symbol
;
7068 frag_now
->tc_frag_data
.slot_offsets
[slot
] = tinsn
->offset
;
7069 frag_now
->tc_frag_data
.literal_frags
[slot
] = tinsn
->literal_frag
;
7070 if (tinsn
->literal_space
!= 0)
7071 xg_assemble_literal_space (tinsn
->literal_space
, slot
);
7072 frag_now
->tc_frag_data
.free_reg
[slot
] = tinsn
->extra_arg
;
7074 if (tinsn
->subtype
== RELAX_NARROW
)
7075 gas_assert (vinsn
->num_slots
== 1);
7076 if (xtensa_opcode_is_jump (isa
, tinsn
->opcode
) == 1)
7078 if (xtensa_opcode_is_branch (isa
, tinsn
->opcode
) == 1)
7081 if (tinsn
->subtype
|| tinsn
->symbol
|| tinsn
->offset
7082 || tinsn
->literal_frag
|| is_jump
|| is_branch
)
7086 if (vinsn_has_specific_opcodes (vinsn
) && use_transform ())
7087 frag_now
->tc_frag_data
.is_specific_opcode
= TRUE
;
7091 frag_variant (rs_machine_dependent
,
7092 extra_space
, extra_space
, RELAX_SLOTS
,
7093 frag_now
->fr_symbol
, frag_now
->fr_offset
, f
);
7094 xtensa_set_frag_assembly_state (frag_now
);
7097 /* Special cases for loops:
7098 close_loop_end should be inserted AFTER short_loop.
7099 Make sure that CLOSE loops are processed BEFORE short_loops
7100 when converting them. */
7102 /* "short_loop": Add a NOP if the loop is < 4 bytes. */
7103 if (xtensa_opcode_is_loop (isa
, vinsn
->slots
[0].opcode
) == 1
7104 && !vinsn
->slots
[0].is_specific_opcode
)
7106 if (workaround_short_loop
&& use_transform ())
7108 maybe_has_short_loop
= TRUE
;
7109 frag_now
->tc_frag_data
.is_insn
= TRUE
;
7110 frag_var (rs_machine_dependent
, 4, 4,
7111 RELAX_ADD_NOP_IF_SHORT_LOOP
,
7112 frag_now
->fr_symbol
, frag_now
->fr_offset
, NULL
);
7113 frag_now
->tc_frag_data
.is_insn
= TRUE
;
7114 frag_var (rs_machine_dependent
, 4, 4,
7115 RELAX_ADD_NOP_IF_SHORT_LOOP
,
7116 frag_now
->fr_symbol
, frag_now
->fr_offset
, NULL
);
7119 /* "close_loop_end": Add up to 12 bytes of NOPs to keep a
7120 loop at least 12 bytes away from another loop's end. */
7121 if (workaround_close_loop_end
&& use_transform ())
7123 maybe_has_close_loop_end
= TRUE
;
7124 frag_now
->tc_frag_data
.is_insn
= TRUE
;
7125 frag_var (rs_machine_dependent
, 12, 12,
7126 RELAX_ADD_NOP_IF_CLOSE_LOOP_END
,
7127 frag_now
->fr_symbol
, frag_now
->fr_offset
, NULL
);
7131 if (use_transform ())
7135 gas_assert (finish_frag
);
7136 frag_var (rs_machine_dependent
,
7137 UNREACHABLE_MAX_WIDTH
, UNREACHABLE_MAX_WIDTH
,
7139 frag_now
->fr_symbol
, frag_now
->fr_offset
, NULL
);
7140 xtensa_set_frag_assembly_state (frag_now
);
7142 else if (is_branch
&& do_align_targets ())
7144 gas_assert (finish_frag
);
7145 frag_var (rs_machine_dependent
,
7146 UNREACHABLE_MAX_WIDTH
, UNREACHABLE_MAX_WIDTH
,
7147 RELAX_MAYBE_UNREACHABLE
,
7148 frag_now
->fr_symbol
, frag_now
->fr_offset
, NULL
);
7149 xtensa_set_frag_assembly_state (frag_now
);
7150 frag_var (rs_machine_dependent
,
7152 RELAX_MAYBE_DESIRE_ALIGN
,
7153 frag_now
->fr_symbol
, frag_now
->fr_offset
, NULL
);
7154 xtensa_set_frag_assembly_state (frag_now
);
7158 /* Now, if the original opcode was a call... */
7159 if (do_align_targets ()
7160 && xtensa_opcode_is_call (isa
, vinsn
->slots
[0].opcode
) == 1)
7162 float freq
= get_subseg_total_freq (now_seg
, now_subseg
);
7163 frag_now
->tc_frag_data
.is_insn
= TRUE
;
7164 frag_var (rs_machine_dependent
, 4, (int) freq
, RELAX_DESIRE_ALIGN
,
7165 frag_now
->fr_symbol
, frag_now
->fr_offset
, NULL
);
7166 xtensa_set_frag_assembly_state (frag_now
);
7169 if (vinsn_has_specific_opcodes (vinsn
) && use_transform ())
7171 frag_wane (frag_now
);
7173 xtensa_set_frag_assembly_state (frag_now
);
7178 /* xtensa_end and helper functions. */
7180 static void xtensa_cleanup_align_frags (void);
7181 static void xtensa_fix_target_frags (void);
7182 static void xtensa_mark_narrow_branches (void);
7183 static void xtensa_mark_zcl_first_insns (void);
7184 static void xtensa_mark_difference_of_two_symbols (void);
7185 static void xtensa_fix_a0_b_retw_frags (void);
7186 static void xtensa_fix_b_j_loop_end_frags (void);
7187 static void xtensa_fix_close_loop_end_frags (void);
7188 static void xtensa_fix_short_loop_frags (void);
7189 static void xtensa_sanity_check (void);
7190 static void xtensa_add_config_info (void);
7195 directive_balance ();
7196 xtensa_flush_pending_output ();
7198 past_xtensa_end
= TRUE
;
7200 xtensa_move_literals ();
7202 xtensa_reorder_segments ();
7203 xtensa_cleanup_align_frags ();
7204 xtensa_fix_target_frags ();
7205 if (workaround_a0_b_retw
&& has_a0_b_retw
)
7206 xtensa_fix_a0_b_retw_frags ();
7207 if (workaround_b_j_loop_end
)
7208 xtensa_fix_b_j_loop_end_frags ();
7210 /* "close_loop_end" should be processed BEFORE "short_loop". */
7211 if (workaround_close_loop_end
&& maybe_has_close_loop_end
)
7212 xtensa_fix_close_loop_end_frags ();
7214 if (workaround_short_loop
&& maybe_has_short_loop
)
7215 xtensa_fix_short_loop_frags ();
7217 xtensa_mark_narrow_branches ();
7218 xtensa_mark_zcl_first_insns ();
7220 xtensa_sanity_check ();
7222 xtensa_add_config_info ();
7227 xtensa_cleanup_align_frags (void)
7232 for (s
= stdoutput
->sections
; s
; s
= s
->next
)
7233 for (frchP
= seg_info (s
)->frchainP
; frchP
; frchP
= frchP
->frch_next
)
7236 /* Walk over all of the fragments in a subsection. */
7237 for (fragP
= frchP
->frch_root
; fragP
; fragP
= fragP
->fr_next
)
7239 if ((fragP
->fr_type
== rs_align
7240 || fragP
->fr_type
== rs_align_code
7241 || (fragP
->fr_type
== rs_machine_dependent
7242 && (fragP
->fr_subtype
== RELAX_DESIRE_ALIGN
7243 || fragP
->fr_subtype
== RELAX_DESIRE_ALIGN_IF_TARGET
)))
7244 && fragP
->fr_fix
== 0)
7246 fragS
*next
= fragP
->fr_next
;
7249 && next
->fr_fix
== 0
7250 && next
->fr_type
== rs_machine_dependent
7251 && next
->fr_subtype
== RELAX_DESIRE_ALIGN_IF_TARGET
)
7254 next
= next
->fr_next
;
7257 /* If we don't widen branch targets, then they
7258 will be easier to align. */
7259 if (fragP
->tc_frag_data
.is_branch_target
7260 && fragP
->fr_opcode
== fragP
->fr_literal
7261 && fragP
->fr_type
== rs_machine_dependent
7262 && fragP
->fr_subtype
== RELAX_SLOTS
7263 && fragP
->tc_frag_data
.slot_subtypes
[0] == RELAX_NARROW
)
7265 if (fragP
->fr_type
== rs_machine_dependent
7266 && fragP
->fr_subtype
== RELAX_UNREACHABLE
)
7267 fragP
->tc_frag_data
.is_unreachable
= TRUE
;
7273 /* Re-process all of the fragments looking to convert all of the
7274 RELAX_DESIRE_ALIGN_IF_TARGET fragments. If there is a branch
7275 target in the next fragment, convert this to RELAX_DESIRE_ALIGN.
7276 Otherwise, convert to a .fill 0. */
7279 xtensa_fix_target_frags (void)
7284 /* When this routine is called, all of the subsections are still intact
7285 so we walk over subsections instead of sections. */
7286 for (s
= stdoutput
->sections
; s
; s
= s
->next
)
7287 for (frchP
= seg_info (s
)->frchainP
; frchP
; frchP
= frchP
->frch_next
)
7291 /* Walk over all of the fragments in a subsection. */
7292 for (fragP
= frchP
->frch_root
; fragP
; fragP
= fragP
->fr_next
)
7294 if (fragP
->fr_type
== rs_machine_dependent
7295 && fragP
->fr_subtype
== RELAX_DESIRE_ALIGN_IF_TARGET
)
7297 if (next_frag_is_branch_target (fragP
))
7298 fragP
->fr_subtype
= RELAX_DESIRE_ALIGN
;
7307 static bfd_boolean
is_narrow_branch_guaranteed_in_range (fragS
*, TInsn
*);
7310 xtensa_mark_narrow_branches (void)
7315 for (s
= stdoutput
->sections
; s
; s
= s
->next
)
7316 for (frchP
= seg_info (s
)->frchainP
; frchP
; frchP
= frchP
->frch_next
)
7319 /* Walk over all of the fragments in a subsection. */
7320 for (fragP
= frchP
->frch_root
; fragP
; fragP
= fragP
->fr_next
)
7322 if (fragP
->fr_type
== rs_machine_dependent
7323 && fragP
->fr_subtype
== RELAX_SLOTS
7324 && fragP
->tc_frag_data
.slot_subtypes
[0] == RELAX_IMMED
)
7328 vinsn_from_chars (&vinsn
, fragP
->fr_opcode
);
7329 tinsn_immed_from_frag (&vinsn
.slots
[0], fragP
, 0);
7331 if (vinsn
.num_slots
== 1
7332 && xtensa_opcode_is_branch (xtensa_default_isa
,
7333 vinsn
.slots
[0].opcode
) == 1
7334 && xg_get_single_size (vinsn
.slots
[0].opcode
) == 2
7335 && is_narrow_branch_guaranteed_in_range (fragP
,
7338 fragP
->fr_subtype
= RELAX_SLOTS
;
7339 fragP
->tc_frag_data
.slot_subtypes
[0] = RELAX_NARROW
;
7340 fragP
->tc_frag_data
.is_aligning_branch
= 1;
7348 /* A branch is typically widened only when its target is out of
7349 range. However, we would like to widen them to align a subsequent
7350 branch target when possible.
7352 Because the branch relaxation code is so convoluted, the optimal solution
7353 (combining the two cases) is difficult to get right in all circumstances.
7354 We therefore go with an "almost as good" solution, where we only
7355 use for alignment narrow branches that definitely will not expand to a
7356 jump and a branch. These functions find and mark these cases. */
7358 /* The range in bytes of BNEZ.N and BEQZ.N. The target operand is encoded
7359 as PC + 4 + imm6, where imm6 is a 6-bit immediate ranging from 0 to 63.
7360 We start counting beginning with the frag after the 2-byte branch, so the
7361 maximum offset is (4 - 2) + 63 = 65. */
7362 #define MAX_IMMED6 65
7364 static offsetT
unrelaxed_frag_max_size (fragS
*);
7367 is_narrow_branch_guaranteed_in_range (fragS
*fragP
, TInsn
*tinsn
)
7369 const expressionS
*expr
= &tinsn
->tok
[1];
7370 symbolS
*symbolP
= expr
->X_add_symbol
;
7371 offsetT max_distance
= expr
->X_add_number
;
7374 if (expr
->X_op
!= O_symbol
)
7377 target_frag
= symbol_get_frag (symbolP
);
7379 max_distance
+= (S_GET_VALUE (symbolP
) - target_frag
->fr_address
);
7380 if (is_branch_jmp_to_next (tinsn
, fragP
))
7383 /* The branch doesn't branch over it's own frag,
7384 but over the subsequent ones. */
7385 fragP
= fragP
->fr_next
;
7386 while (fragP
!= NULL
&& fragP
!= target_frag
&& max_distance
<= MAX_IMMED6
)
7388 max_distance
+= unrelaxed_frag_max_size (fragP
);
7389 fragP
= fragP
->fr_next
;
7391 if (max_distance
<= MAX_IMMED6
&& fragP
== target_frag
)
7398 xtensa_mark_zcl_first_insns (void)
7403 for (s
= stdoutput
->sections
; s
; s
= s
->next
)
7404 for (frchP
= seg_info (s
)->frchainP
; frchP
; frchP
= frchP
->frch_next
)
7407 /* Walk over all of the fragments in a subsection. */
7408 for (fragP
= frchP
->frch_root
; fragP
; fragP
= fragP
->fr_next
)
7410 if (fragP
->fr_type
== rs_machine_dependent
7411 && (fragP
->fr_subtype
== RELAX_ALIGN_NEXT_OPCODE
7412 || fragP
->fr_subtype
== RELAX_CHECK_ALIGN_NEXT_OPCODE
))
7414 /* Find the loop frag. */
7415 fragS
*targ_frag
= next_non_empty_frag (fragP
);
7416 /* Find the first insn frag. */
7417 targ_frag
= next_non_empty_frag (targ_frag
);
7419 /* Of course, sometimes (mostly for toy test cases) a
7420 zero-cost loop instruction is the last in a section. */
7423 targ_frag
->tc_frag_data
.is_first_loop_insn
= TRUE
;
7424 /* Do not widen a frag that is the first instruction of a
7425 zero-cost loop. It makes that loop harder to align. */
7426 if (targ_frag
->fr_type
== rs_machine_dependent
7427 && targ_frag
->fr_subtype
== RELAX_SLOTS
7428 && (targ_frag
->tc_frag_data
.slot_subtypes
[0]
7431 if (targ_frag
->tc_frag_data
.is_aligning_branch
)
7432 targ_frag
->tc_frag_data
.slot_subtypes
[0] = RELAX_IMMED
;
7435 frag_wane (targ_frag
);
7436 targ_frag
->tc_frag_data
.slot_subtypes
[0] = 0;
7440 if (fragP
->fr_subtype
== RELAX_CHECK_ALIGN_NEXT_OPCODE
)
7448 /* When a difference-of-symbols expression is encoded as a uleb128 or
7449 sleb128 value, the linker is unable to adjust that value to account for
7450 link-time relaxation. Mark all the code between such symbols so that
7451 its size cannot be changed by linker relaxation. */
7454 xtensa_mark_difference_of_two_symbols (void)
7458 for (expr_sym
= expr_symbols
; expr_sym
;
7459 expr_sym
= symbol_get_tc (expr_sym
)->next_expr_symbol
)
7461 expressionS
*expr
= symbol_get_value_expression (expr_sym
);
7463 if (expr
->X_op
== O_subtract
)
7465 symbolS
*left
= expr
->X_add_symbol
;
7466 symbolS
*right
= expr
->X_op_symbol
;
7468 /* Difference of two symbols not in the same section
7469 are handled with relocations in the linker. */
7470 if (S_GET_SEGMENT (left
) == S_GET_SEGMENT (right
))
7476 if (symbol_get_frag (left
)->fr_address
7477 <= symbol_get_frag (right
)->fr_address
)
7479 start
= symbol_get_frag (left
);
7480 end
= symbol_get_frag (right
);
7484 start
= symbol_get_frag (right
);
7485 end
= symbol_get_frag (left
);
7488 if (start
->tc_frag_data
.no_transform_end
!= NULL
)
7489 walk
= start
->tc_frag_data
.no_transform_end
;
7494 walk
->tc_frag_data
.is_no_transform
= 1;
7495 walk
= walk
->fr_next
;
7497 while (walk
&& walk
->fr_address
< end
->fr_address
);
7499 start
->tc_frag_data
.no_transform_end
= walk
;
7506 /* Re-process all of the fragments looking to convert all of the
7507 RELAX_ADD_NOP_IF_A0_B_RETW. If the next instruction is a
7508 conditional branch or a retw/retw.n, convert this frag to one that
7509 will generate a NOP. In any case close it off with a .fill 0. */
7511 static bfd_boolean
next_instrs_are_b_retw (fragS
*);
7514 xtensa_fix_a0_b_retw_frags (void)
7519 /* When this routine is called, all of the subsections are still intact
7520 so we walk over subsections instead of sections. */
7521 for (s
= stdoutput
->sections
; s
; s
= s
->next
)
7522 for (frchP
= seg_info (s
)->frchainP
; frchP
; frchP
= frchP
->frch_next
)
7526 /* Walk over all of the fragments in a subsection. */
7527 for (fragP
= frchP
->frch_root
; fragP
; fragP
= fragP
->fr_next
)
7529 if (fragP
->fr_type
== rs_machine_dependent
7530 && fragP
->fr_subtype
== RELAX_ADD_NOP_IF_A0_B_RETW
)
7532 if (next_instrs_are_b_retw (fragP
))
7534 if (fragP
->tc_frag_data
.is_no_transform
)
7535 as_bad (_("instruction sequence (write a0, branch, retw) may trigger hardware errata"));
7537 relax_frag_add_nop (fragP
);
7547 next_instrs_are_b_retw (fragS
*fragP
)
7549 xtensa_opcode opcode
;
7551 const fragS
*next_fragP
= next_non_empty_frag (fragP
);
7552 static xtensa_insnbuf insnbuf
= NULL
;
7553 static xtensa_insnbuf slotbuf
= NULL
;
7554 xtensa_isa isa
= xtensa_default_isa
;
7557 bfd_boolean branch_seen
= FALSE
;
7561 insnbuf
= xtensa_insnbuf_alloc (isa
);
7562 slotbuf
= xtensa_insnbuf_alloc (isa
);
7565 if (next_fragP
== NULL
)
7568 /* Check for the conditional branch. */
7569 xtensa_insnbuf_from_chars
7570 (isa
, insnbuf
, (unsigned char *) &next_fragP
->fr_literal
[offset
], 0);
7571 fmt
= xtensa_format_decode (isa
, insnbuf
);
7572 if (fmt
== XTENSA_UNDEFINED
)
7575 for (slot
= 0; slot
< xtensa_format_num_slots (isa
, fmt
); slot
++)
7577 xtensa_format_get_slot (isa
, fmt
, slot
, insnbuf
, slotbuf
);
7578 opcode
= xtensa_opcode_decode (isa
, fmt
, slot
, slotbuf
);
7580 branch_seen
= (branch_seen
7581 || xtensa_opcode_is_branch (isa
, opcode
) == 1);
7587 offset
+= xtensa_format_length (isa
, fmt
);
7588 if (offset
== next_fragP
->fr_fix
)
7590 next_fragP
= next_non_empty_frag (next_fragP
);
7594 if (next_fragP
== NULL
)
7597 /* Check for the retw/retw.n. */
7598 xtensa_insnbuf_from_chars
7599 (isa
, insnbuf
, (unsigned char *) &next_fragP
->fr_literal
[offset
], 0);
7600 fmt
= xtensa_format_decode (isa
, insnbuf
);
7602 /* Because RETW[.N] is not bundleable, a VLIW bundle here means that we
7603 have no problems. */
7604 if (fmt
== XTENSA_UNDEFINED
7605 || xtensa_format_num_slots (isa
, fmt
) != 1)
7608 xtensa_format_get_slot (isa
, fmt
, 0, insnbuf
, slotbuf
);
7609 opcode
= xtensa_opcode_decode (isa
, fmt
, 0, slotbuf
);
7611 if (opcode
== xtensa_retw_opcode
|| opcode
== xtensa_retw_n_opcode
)
7618 /* Re-process all of the fragments looking to convert all of the
7619 RELAX_ADD_NOP_IF_PRE_LOOP_END. If there is one instruction and a
7620 loop end label, convert this frag to one that will generate a NOP.
7621 In any case close it off with a .fill 0. */
7623 static bfd_boolean
next_instr_is_loop_end (fragS
*);
7626 xtensa_fix_b_j_loop_end_frags (void)
7631 /* When this routine is called, all of the subsections are still intact
7632 so we walk over subsections instead of sections. */
7633 for (s
= stdoutput
->sections
; s
; s
= s
->next
)
7634 for (frchP
= seg_info (s
)->frchainP
; frchP
; frchP
= frchP
->frch_next
)
7638 /* Walk over all of the fragments in a subsection. */
7639 for (fragP
= frchP
->frch_root
; fragP
; fragP
= fragP
->fr_next
)
7641 if (fragP
->fr_type
== rs_machine_dependent
7642 && fragP
->fr_subtype
== RELAX_ADD_NOP_IF_PRE_LOOP_END
)
7644 if (next_instr_is_loop_end (fragP
))
7646 if (fragP
->tc_frag_data
.is_no_transform
)
7647 as_bad (_("branching or jumping to a loop end may trigger hardware errata"));
7649 relax_frag_add_nop (fragP
);
7659 next_instr_is_loop_end (fragS
*fragP
)
7661 const fragS
*next_fragP
;
7663 if (next_frag_is_loop_target (fragP
))
7666 next_fragP
= next_non_empty_frag (fragP
);
7667 if (next_fragP
== NULL
)
7670 if (!next_frag_is_loop_target (next_fragP
))
7673 /* If the size is >= 3 then there is more than one instruction here.
7674 The hardware bug will not fire. */
7675 if (next_fragP
->fr_fix
> 3)
7682 /* Re-process all of the fragments looking to convert all of the
7683 RELAX_ADD_NOP_IF_CLOSE_LOOP_END. If there is an loop end that is
7684 not MY loop's loop end within 12 bytes, add enough nops here to
7685 make it at least 12 bytes away. In any case close it off with a
7688 static offsetT min_bytes_to_other_loop_end
7689 (fragS
*, fragS
*, offsetT
);
7692 xtensa_fix_close_loop_end_frags (void)
7697 /* When this routine is called, all of the subsections are still intact
7698 so we walk over subsections instead of sections. */
7699 for (s
= stdoutput
->sections
; s
; s
= s
->next
)
7700 for (frchP
= seg_info (s
)->frchainP
; frchP
; frchP
= frchP
->frch_next
)
7704 fragS
*current_target
= NULL
;
7706 /* Walk over all of the fragments in a subsection. */
7707 for (fragP
= frchP
->frch_root
; fragP
; fragP
= fragP
->fr_next
)
7709 if (fragP
->fr_type
== rs_machine_dependent
7710 && ((fragP
->fr_subtype
== RELAX_ALIGN_NEXT_OPCODE
)
7711 || (fragP
->fr_subtype
== RELAX_CHECK_ALIGN_NEXT_OPCODE
)))
7712 current_target
= symbol_get_frag (fragP
->fr_symbol
);
7715 && fragP
->fr_type
== rs_machine_dependent
7716 && fragP
->fr_subtype
== RELAX_ADD_NOP_IF_CLOSE_LOOP_END
)
7719 int bytes_added
= 0;
7721 #define REQUIRED_LOOP_DIVIDING_BYTES 12
7722 /* Max out at 12. */
7723 min_bytes
= min_bytes_to_other_loop_end
7724 (fragP
->fr_next
, current_target
, REQUIRED_LOOP_DIVIDING_BYTES
);
7726 if (min_bytes
< REQUIRED_LOOP_DIVIDING_BYTES
)
7728 if (fragP
->tc_frag_data
.is_no_transform
)
7729 as_bad (_("loop end too close to another loop end may trigger hardware errata"));
7732 while (min_bytes
+ bytes_added
7733 < REQUIRED_LOOP_DIVIDING_BYTES
)
7737 if (fragP
->fr_var
< length
)
7738 as_fatal (_("fr_var %lu < length %d"),
7739 (long) fragP
->fr_var
, length
);
7742 assemble_nop (length
,
7743 fragP
->fr_literal
+ fragP
->fr_fix
);
7744 fragP
->fr_fix
+= length
;
7745 fragP
->fr_var
-= length
;
7747 bytes_added
+= length
;
7753 gas_assert (fragP
->fr_type
!= rs_machine_dependent
7754 || fragP
->fr_subtype
!= RELAX_ADD_NOP_IF_CLOSE_LOOP_END
);
7760 static offsetT
unrelaxed_frag_min_size (fragS
*);
7763 min_bytes_to_other_loop_end (fragS
*fragP
,
7764 fragS
*current_target
,
7768 fragS
*current_fragP
;
7770 for (current_fragP
= fragP
;
7772 current_fragP
= current_fragP
->fr_next
)
7774 if (current_fragP
->tc_frag_data
.is_loop_target
7775 && current_fragP
!= current_target
)
7778 offset
+= unrelaxed_frag_min_size (current_fragP
);
7780 if (offset
>= max_size
)
7788 unrelaxed_frag_min_size (fragS
*fragP
)
7790 offsetT size
= fragP
->fr_fix
;
7792 /* Add fill size. */
7793 if (fragP
->fr_type
== rs_fill
)
7794 size
+= fragP
->fr_offset
;
7801 unrelaxed_frag_max_size (fragS
*fragP
)
7803 offsetT size
= fragP
->fr_fix
;
7804 switch (fragP
->fr_type
)
7807 /* Empty frags created by the obstack allocation scheme
7808 end up with type 0. */
7813 size
+= fragP
->fr_offset
;
7821 /* No further adjustments needed. */
7823 case rs_machine_dependent
:
7824 if (fragP
->fr_subtype
!= RELAX_DESIRE_ALIGN
)
7825 size
+= fragP
->fr_var
;
7828 /* We had darn well better know how big it is. */
7837 /* Re-process all of the fragments looking to convert all
7838 of the RELAX_ADD_NOP_IF_SHORT_LOOP. If:
7841 1) the instruction size count to the loop end label
7842 is too short (<= 2 instructions),
7843 2) loop has a jump or branch in it
7846 1) workaround_all_short_loops is TRUE
7847 2) The generating loop was a 'loopgtz' or 'loopnez'
7848 3) the instruction size count to the loop end label is too short
7850 then convert this frag (and maybe the next one) to generate a NOP.
7851 In any case close it off with a .fill 0. */
7853 static int count_insns_to_loop_end (fragS
*, bfd_boolean
, int);
7854 static bfd_boolean
branch_before_loop_end (fragS
*);
7857 xtensa_fix_short_loop_frags (void)
7862 /* When this routine is called, all of the subsections are still intact
7863 so we walk over subsections instead of sections. */
7864 for (s
= stdoutput
->sections
; s
; s
= s
->next
)
7865 for (frchP
= seg_info (s
)->frchainP
; frchP
; frchP
= frchP
->frch_next
)
7868 fragS
*current_target
= NULL
;
7869 xtensa_opcode current_opcode
= XTENSA_UNDEFINED
;
7871 /* Walk over all of the fragments in a subsection. */
7872 for (fragP
= frchP
->frch_root
; fragP
; fragP
= fragP
->fr_next
)
7874 if (fragP
->fr_type
== rs_machine_dependent
7875 && ((fragP
->fr_subtype
== RELAX_ALIGN_NEXT_OPCODE
)
7876 || (fragP
->fr_subtype
== RELAX_CHECK_ALIGN_NEXT_OPCODE
)))
7879 fragS
*loop_frag
= next_non_empty_frag (fragP
);
7880 tinsn_from_chars (&t_insn
, loop_frag
->fr_opcode
, 0);
7881 current_target
= symbol_get_frag (fragP
->fr_symbol
);
7882 current_opcode
= t_insn
.opcode
;
7883 gas_assert (xtensa_opcode_is_loop (xtensa_default_isa
,
7884 current_opcode
) == 1);
7887 if (fragP
->fr_type
== rs_machine_dependent
7888 && fragP
->fr_subtype
== RELAX_ADD_NOP_IF_SHORT_LOOP
)
7890 if (count_insns_to_loop_end (fragP
->fr_next
, TRUE
, 3) < 3
7891 && (branch_before_loop_end (fragP
->fr_next
)
7892 || (workaround_all_short_loops
7893 && current_opcode
!= XTENSA_UNDEFINED
7894 && current_opcode
!= xtensa_loop_opcode
)))
7896 if (fragP
->tc_frag_data
.is_no_transform
)
7897 as_bad (_("loop containing less than three instructions may trigger hardware errata"));
7899 relax_frag_add_nop (fragP
);
7908 static int unrelaxed_frag_min_insn_count (fragS
*);
7911 count_insns_to_loop_end (fragS
*base_fragP
,
7912 bfd_boolean count_relax_add
,
7915 fragS
*fragP
= NULL
;
7920 for (; fragP
&& !fragP
->tc_frag_data
.is_loop_target
; fragP
= fragP
->fr_next
)
7922 insn_count
+= unrelaxed_frag_min_insn_count (fragP
);
7923 if (insn_count
>= max_count
)
7926 if (count_relax_add
)
7928 if (fragP
->fr_type
== rs_machine_dependent
7929 && fragP
->fr_subtype
== RELAX_ADD_NOP_IF_SHORT_LOOP
)
7931 /* In order to add the appropriate number of
7932 NOPs, we count an instruction for downstream
7935 if (insn_count
>= max_count
)
7945 unrelaxed_frag_min_insn_count (fragS
*fragP
)
7947 xtensa_isa isa
= xtensa_default_isa
;
7948 static xtensa_insnbuf insnbuf
= NULL
;
7952 if (!fragP
->tc_frag_data
.is_insn
)
7956 insnbuf
= xtensa_insnbuf_alloc (isa
);
7958 /* Decode the fixed instructions. */
7959 while (offset
< fragP
->fr_fix
)
7963 xtensa_insnbuf_from_chars
7964 (isa
, insnbuf
, (unsigned char *) fragP
->fr_literal
+ offset
, 0);
7965 fmt
= xtensa_format_decode (isa
, insnbuf
);
7967 if (fmt
== XTENSA_UNDEFINED
)
7969 as_fatal (_("undecodable instruction in instruction frag"));
7972 offset
+= xtensa_format_length (isa
, fmt
);
7980 static bfd_boolean
unrelaxed_frag_has_b_j (fragS
*);
7983 branch_before_loop_end (fragS
*base_fragP
)
7987 for (fragP
= base_fragP
;
7988 fragP
&& !fragP
->tc_frag_data
.is_loop_target
;
7989 fragP
= fragP
->fr_next
)
7991 if (unrelaxed_frag_has_b_j (fragP
))
7999 unrelaxed_frag_has_b_j (fragS
*fragP
)
8001 static xtensa_insnbuf insnbuf
= NULL
;
8002 xtensa_isa isa
= xtensa_default_isa
;
8005 if (!fragP
->tc_frag_data
.is_insn
)
8009 insnbuf
= xtensa_insnbuf_alloc (isa
);
8011 /* Decode the fixed instructions. */
8012 while (offset
< fragP
->fr_fix
)
8017 xtensa_insnbuf_from_chars
8018 (isa
, insnbuf
, (unsigned char *) fragP
->fr_literal
+ offset
, 0);
8019 fmt
= xtensa_format_decode (isa
, insnbuf
);
8020 if (fmt
== XTENSA_UNDEFINED
)
8023 for (slot
= 0; slot
< xtensa_format_num_slots (isa
, fmt
); slot
++)
8025 xtensa_opcode opcode
=
8026 get_opcode_from_buf (fragP
->fr_literal
+ offset
, slot
);
8027 if (xtensa_opcode_is_branch (isa
, opcode
) == 1
8028 || xtensa_opcode_is_jump (isa
, opcode
) == 1)
8031 offset
+= xtensa_format_length (isa
, fmt
);
8037 /* Checks to be made after initial assembly but before relaxation. */
8039 static bfd_boolean
is_empty_loop (const TInsn
*, fragS
*);
8040 static bfd_boolean
is_local_forward_loop (const TInsn
*, fragS
*);
8043 xtensa_sanity_check (void)
8050 as_where (&file_name
, &line
);
8051 for (s
= stdoutput
->sections
; s
; s
= s
->next
)
8052 for (frchP
= seg_info (s
)->frchainP
; frchP
; frchP
= frchP
->frch_next
)
8056 /* Walk over all of the fragments in a subsection. */
8057 for (fragP
= frchP
->frch_root
; fragP
; fragP
= fragP
->fr_next
)
8059 if (fragP
->fr_type
== rs_machine_dependent
8060 && fragP
->fr_subtype
== RELAX_SLOTS
8061 && fragP
->tc_frag_data
.slot_subtypes
[0] == RELAX_IMMED
)
8063 static xtensa_insnbuf insnbuf
= NULL
;
8066 if (fragP
->fr_opcode
!= NULL
)
8069 insnbuf
= xtensa_insnbuf_alloc (xtensa_default_isa
);
8070 tinsn_from_chars (&t_insn
, fragP
->fr_opcode
, 0);
8071 tinsn_immed_from_frag (&t_insn
, fragP
, 0);
8073 if (xtensa_opcode_is_loop (xtensa_default_isa
,
8074 t_insn
.opcode
) == 1)
8076 if (is_empty_loop (&t_insn
, fragP
))
8078 new_logical_line (fragP
->fr_file
, fragP
->fr_line
);
8079 as_bad (_("invalid empty loop"));
8081 if (!is_local_forward_loop (&t_insn
, fragP
))
8083 new_logical_line (fragP
->fr_file
, fragP
->fr_line
);
8084 as_bad (_("loop target does not follow "
8085 "loop instruction in section"));
8092 new_logical_line (file_name
, line
);
8096 #define LOOP_IMMED_OPN 1
8098 /* Return TRUE if the loop target is the next non-zero fragment. */
8101 is_empty_loop (const TInsn
*insn
, fragS
*fragP
)
8103 const expressionS
*expr
;
8107 if (insn
->insn_type
!= ITYPE_INSN
)
8110 if (xtensa_opcode_is_loop (xtensa_default_isa
, insn
->opcode
) != 1)
8113 if (insn
->ntok
<= LOOP_IMMED_OPN
)
8116 expr
= &insn
->tok
[LOOP_IMMED_OPN
];
8118 if (expr
->X_op
!= O_symbol
)
8121 symbolP
= expr
->X_add_symbol
;
8125 if (symbol_get_frag (symbolP
) == NULL
)
8128 if (S_GET_VALUE (symbolP
) != 0)
8131 /* Walk through the zero-size fragments from this one. If we find
8132 the target fragment, then this is a zero-size loop. */
8134 for (next_fragP
= fragP
->fr_next
;
8136 next_fragP
= next_fragP
->fr_next
)
8138 if (next_fragP
== symbol_get_frag (symbolP
))
8140 if (next_fragP
->fr_fix
!= 0)
8148 is_local_forward_loop (const TInsn
*insn
, fragS
*fragP
)
8150 const expressionS
*expr
;
8154 if (insn
->insn_type
!= ITYPE_INSN
)
8157 if (xtensa_opcode_is_loop (xtensa_default_isa
, insn
->opcode
) != 1)
8160 if (insn
->ntok
<= LOOP_IMMED_OPN
)
8163 expr
= &insn
->tok
[LOOP_IMMED_OPN
];
8165 if (expr
->X_op
!= O_symbol
)
8168 symbolP
= expr
->X_add_symbol
;
8172 if (symbol_get_frag (symbolP
) == NULL
)
8175 /* Walk through fragments until we find the target.
8176 If we do not find the target, then this is an invalid loop. */
8178 for (next_fragP
= fragP
->fr_next
;
8180 next_fragP
= next_fragP
->fr_next
)
8182 if (next_fragP
== symbol_get_frag (symbolP
))
8190 #define XTINFO_NAME "Xtensa_Info"
8191 #define XTINFO_NAMESZ 12
8192 #define XTINFO_TYPE 1
8195 xtensa_add_config_info (void)
8201 info_sec
= subseg_new (".xtensa.info", 0);
8202 bfd_set_section_flags (stdoutput
, info_sec
, SEC_HAS_CONTENTS
| SEC_READONLY
);
8204 data
= xmalloc (100);
8205 sprintf (data
, "USE_ABSOLUTE_LITERALS=%d\nABI=%d\n",
8206 XSHAL_USE_ABSOLUTE_LITERALS
, XSHAL_ABI
);
8207 sz
= strlen (data
) + 1;
8209 /* Add enough null terminators to pad to a word boundary. */
8212 while ((sz
& 3) != 0);
8214 /* Follow the standard note section layout:
8215 First write the length of the name string. */
8217 md_number_to_chars (p
, (valueT
) XTINFO_NAMESZ
, 4);
8219 /* Next comes the length of the "descriptor", i.e., the actual data. */
8221 md_number_to_chars (p
, (valueT
) sz
, 4);
8223 /* Write the note type. */
8225 md_number_to_chars (p
, (valueT
) XTINFO_TYPE
, 4);
8227 /* Write the name field. */
8228 p
= frag_more (XTINFO_NAMESZ
);
8229 memcpy (p
, XTINFO_NAME
, XTINFO_NAMESZ
);
8231 /* Finally, write the descriptor. */
8233 memcpy (p
, data
, sz
);
8239 /* Alignment Functions. */
8242 get_text_align_power (unsigned target_size
)
8244 if (target_size
<= 4)
8246 gas_assert (target_size
== 8);
8252 get_text_align_max_fill_size (int align_pow
,
8253 bfd_boolean use_nops
,
8254 bfd_boolean use_no_density
)
8257 return (1 << align_pow
);
8259 return 3 * (1 << align_pow
);
8261 return 1 + (1 << align_pow
);
8265 /* Calculate the minimum bytes of fill needed at "address" to align a
8266 target instruction of size "target_size" so that it does not cross a
8267 power-of-two boundary specified by "align_pow". If "use_nops" is FALSE,
8268 the fill can be an arbitrary number of bytes. Otherwise, the space must
8269 be filled by NOP instructions. */
8272 get_text_align_fill_size (addressT address
,
8275 bfd_boolean use_nops
,
8276 bfd_boolean use_no_density
)
8278 addressT alignment
, fill
, fill_limit
, fill_step
;
8279 bfd_boolean skip_one
= FALSE
;
8281 alignment
= (1 << align_pow
);
8282 gas_assert (target_size
> 0 && alignment
>= (addressT
) target_size
);
8286 fill_limit
= alignment
;
8289 else if (!use_no_density
)
8291 /* Combine 2- and 3-byte NOPs to fill anything larger than one. */
8292 fill_limit
= alignment
* 2;
8298 /* Fill with 3-byte NOPs -- can only fill multiples of 3. */
8299 fill_limit
= alignment
* 3;
8303 /* Try all fill sizes until finding one that works. */
8304 for (fill
= 0; fill
< fill_limit
; fill
+= fill_step
)
8306 if (skip_one
&& fill
== 1)
8308 if ((address
+ fill
) >> align_pow
8309 == (address
+ fill
+ target_size
- 1) >> align_pow
)
8318 branch_align_power (segT sec
)
8320 /* If the Xtensa processor has a fetch width of 8 bytes, and the section
8321 is aligned to at least an 8-byte boundary, then a branch target need
8322 only fit within an 8-byte aligned block of memory to avoid a stall.
8323 Otherwise, try to fit branch targets within 4-byte aligned blocks
8324 (which may be insufficient, e.g., if the section has no alignment, but
8325 it's good enough). */
8326 if (xtensa_fetch_width
== 8)
8328 if (get_recorded_alignment (sec
) >= 3)
8332 gas_assert (xtensa_fetch_width
== 4);
8338 /* This will assert if it is not possible. */
8341 get_text_align_nop_count (offsetT fill_size
, bfd_boolean use_no_density
)
8347 gas_assert (fill_size
% 3 == 0);
8348 return (fill_size
/ 3);
8351 gas_assert (fill_size
!= 1); /* Bad argument. */
8353 while (fill_size
> 1)
8356 if (fill_size
== 2 || fill_size
== 4)
8358 fill_size
-= insn_size
;
8361 gas_assert (fill_size
!= 1); /* Bad algorithm. */
8367 get_text_align_nth_nop_size (offsetT fill_size
,
8369 bfd_boolean use_no_density
)
8376 gas_assert (fill_size
!= 1); /* Bad argument. */
8378 while (fill_size
> 1)
8381 if (fill_size
== 2 || fill_size
== 4)
8383 fill_size
-= insn_size
;
8393 /* For the given fragment, find the appropriate address
8394 for it to begin at if we are using NOPs to align it. */
8397 get_noop_aligned_address (fragS
*fragP
, addressT address
)
8399 /* The rule is: get next fragment's FIRST instruction. Find
8400 the smallest number of bytes that need to be added to
8401 ensure that the next fragment's FIRST instruction will fit
8404 E.G., 2 bytes : 0, 1, 2 mod 4
8407 If the FIRST instruction MIGHT be relaxed,
8408 assume that it will become a 3-byte instruction.
8410 Note again here that LOOP instructions are not bundleable,
8411 and this relaxation only applies to LOOP opcodes. */
8414 int first_insn_size
;
8416 addressT pre_opcode_bytes
;
8419 xtensa_opcode opcode
;
8420 bfd_boolean is_loop
;
8422 gas_assert (fragP
->fr_type
== rs_machine_dependent
);
8423 gas_assert (fragP
->fr_subtype
== RELAX_ALIGN_NEXT_OPCODE
);
8425 /* Find the loop frag. */
8426 first_insn
= next_non_empty_frag (fragP
);
8427 /* Now find the first insn frag. */
8428 first_insn
= next_non_empty_frag (first_insn
);
8430 is_loop
= next_frag_opcode_is_loop (fragP
, &opcode
);
8431 gas_assert (is_loop
);
8432 loop_insn_size
= xg_get_single_size (opcode
);
8434 pre_opcode_bytes
= next_frag_pre_opcode_bytes (fragP
);
8435 pre_opcode_bytes
+= loop_insn_size
;
8437 /* For loops, the alignment depends on the size of the
8438 instruction following the loop, not the LOOP instruction. */
8440 if (first_insn
== NULL
)
8441 first_insn_size
= xtensa_fetch_width
;
8443 first_insn_size
= get_loop_align_size (frag_format_size (first_insn
));
8445 /* If it was 8, then we'll need a larger alignment for the section. */
8446 align_power
= get_text_align_power (first_insn_size
);
8447 record_alignment (now_seg
, align_power
);
8449 fill_size
= get_text_align_fill_size
8450 (address
+ pre_opcode_bytes
, align_power
, first_insn_size
, TRUE
,
8451 fragP
->tc_frag_data
.is_no_density
);
8453 return address
+ fill_size
;
8457 /* 3 mechanisms for relaxing an alignment:
8459 Align to a power of 2.
8460 Align so the next fragment's instruction does not cross a word boundary.
8461 Align the current instruction so that if the next instruction
8462 were 3 bytes, it would not cross a word boundary.
8466 zeros - This is easy; always insert zeros.
8467 nops - 3-byte and 2-byte instructions
8471 >=5 : 3-byte instruction + fn (n-3)
8472 widening - widen previous instructions. */
8475 get_aligned_diff (fragS
*fragP
, addressT address
, offsetT
*max_diff
)
8477 addressT target_address
, loop_insn_offset
;
8479 xtensa_opcode loop_opcode
;
8480 bfd_boolean is_loop
;
8483 offsetT branch_align
;
8486 gas_assert (fragP
->fr_type
== rs_machine_dependent
);
8487 switch (fragP
->fr_subtype
)
8489 case RELAX_DESIRE_ALIGN
:
8490 target_size
= next_frag_format_size (fragP
);
8491 if (target_size
== XTENSA_UNDEFINED
)
8493 align_power
= branch_align_power (now_seg
);
8494 branch_align
= 1 << align_power
;
8495 /* Don't count on the section alignment being as large as the target. */
8496 if (target_size
> branch_align
)
8497 target_size
= branch_align
;
8498 opt_diff
= get_text_align_fill_size (address
, align_power
,
8499 target_size
, FALSE
, FALSE
);
8501 *max_diff
= (opt_diff
+ branch_align
8502 - (target_size
+ ((address
+ opt_diff
) % branch_align
)));
8503 gas_assert (*max_diff
>= opt_diff
);
8506 case RELAX_ALIGN_NEXT_OPCODE
:
8507 /* The next non-empty frag after this one holds the LOOP instruction
8508 that needs to be aligned. The required alignment depends on the
8509 size of the next non-empty frag after the loop frag, i.e., the
8510 first instruction in the loop. */
8511 loop_frag
= next_non_empty_frag (fragP
);
8512 target_size
= get_loop_align_size (next_frag_format_size (loop_frag
));
8513 loop_insn_offset
= 0;
8514 is_loop
= next_frag_opcode_is_loop (fragP
, &loop_opcode
);
8515 gas_assert (is_loop
);
8517 /* If the loop has been expanded then the LOOP instruction
8518 could be at an offset from this fragment. */
8519 if (loop_frag
->tc_frag_data
.slot_subtypes
[0] != RELAX_IMMED
)
8520 loop_insn_offset
= get_expanded_loop_offset (loop_opcode
);
8522 /* In an ideal world, which is what we are shooting for here,
8523 we wouldn't need to use any NOPs immediately prior to the
8524 LOOP instruction. If this approach fails, relax_frag_loop_align
8525 will call get_noop_aligned_address. */
8527 address
+ loop_insn_offset
+ xg_get_single_size (loop_opcode
);
8528 align_power
= get_text_align_power (target_size
);
8529 opt_diff
= get_text_align_fill_size (target_address
, align_power
,
8530 target_size
, FALSE
, FALSE
);
8532 *max_diff
= xtensa_fetch_width
8533 - ((target_address
+ opt_diff
) % xtensa_fetch_width
)
8534 - target_size
+ opt_diff
;
8535 gas_assert (*max_diff
>= opt_diff
);
8546 /* md_relax_frag Hook and Helper Functions. */
8548 static long relax_frag_loop_align (fragS
*, long);
8549 static long relax_frag_for_align (fragS
*, long);
8550 static long relax_frag_immed
8551 (segT
, fragS
*, long, int, xtensa_format
, int, int *, bfd_boolean
);
8554 /* Return the number of bytes added to this fragment, given that the
8555 input has been stretched already by "stretch". */
8558 xtensa_relax_frag (fragS
*fragP
, long stretch
, int *stretched_p
)
8560 xtensa_isa isa
= xtensa_default_isa
;
8561 int unreported
= fragP
->tc_frag_data
.unreported_expansion
;
8562 long new_stretch
= 0;
8566 static xtensa_insnbuf vbuf
= NULL
;
8567 int slot
, num_slots
;
8570 as_where (&file_name
, &line
);
8571 new_logical_line (fragP
->fr_file
, fragP
->fr_line
);
8573 fragP
->tc_frag_data
.unreported_expansion
= 0;
8575 switch (fragP
->fr_subtype
)
8577 case RELAX_ALIGN_NEXT_OPCODE
:
8578 /* Always convert. */
8579 if (fragP
->tc_frag_data
.relax_seen
)
8580 new_stretch
= relax_frag_loop_align (fragP
, stretch
);
8583 case RELAX_LOOP_END
:
8587 case RELAX_LOOP_END_ADD_NOP
:
8588 /* Add a NOP and switch to .fill 0. */
8589 new_stretch
= relax_frag_add_nop (fragP
);
8593 case RELAX_DESIRE_ALIGN
:
8594 /* Do nothing. The narrowing before this frag will either align
8599 case RELAX_LITERAL_FINAL
:
8602 case RELAX_LITERAL_NR
:
8604 fragP
->fr_subtype
= RELAX_LITERAL_FINAL
;
8605 gas_assert (unreported
== lit_size
);
8606 memset (&fragP
->fr_literal
[fragP
->fr_fix
], 0, 4);
8607 fragP
->fr_var
-= lit_size
;
8608 fragP
->fr_fix
+= lit_size
;
8614 vbuf
= xtensa_insnbuf_alloc (isa
);
8616 xtensa_insnbuf_from_chars
8617 (isa
, vbuf
, (unsigned char *) fragP
->fr_opcode
, 0);
8618 fmt
= xtensa_format_decode (isa
, vbuf
);
8619 num_slots
= xtensa_format_num_slots (isa
, fmt
);
8621 for (slot
= 0; slot
< num_slots
; slot
++)
8623 switch (fragP
->tc_frag_data
.slot_subtypes
[slot
])
8626 if (fragP
->tc_frag_data
.relax_seen
)
8627 new_stretch
+= relax_frag_for_align (fragP
, stretch
);
8631 case RELAX_IMMED_STEP1
:
8632 case RELAX_IMMED_STEP2
:
8633 case RELAX_IMMED_STEP3
:
8634 /* Place the immediate. */
8635 new_stretch
+= relax_frag_immed
8636 (now_seg
, fragP
, stretch
,
8637 fragP
->tc_frag_data
.slot_subtypes
[slot
] - RELAX_IMMED
,
8638 fmt
, slot
, stretched_p
, FALSE
);
8642 /* This is OK; see the note in xg_assemble_vliw_tokens. */
8648 case RELAX_LITERAL_POOL_BEGIN
:
8649 case RELAX_LITERAL_POOL_END
:
8650 case RELAX_MAYBE_UNREACHABLE
:
8651 case RELAX_MAYBE_DESIRE_ALIGN
:
8652 /* No relaxation required. */
8655 case RELAX_FILL_NOP
:
8656 case RELAX_UNREACHABLE
:
8657 if (fragP
->tc_frag_data
.relax_seen
)
8658 new_stretch
+= relax_frag_for_align (fragP
, stretch
);
8662 as_bad (_("bad relaxation state"));
8665 /* Tell gas we need another relaxation pass. */
8666 if (! fragP
->tc_frag_data
.relax_seen
)
8668 fragP
->tc_frag_data
.relax_seen
= TRUE
;
8672 new_logical_line (file_name
, line
);
8678 relax_frag_loop_align (fragS
*fragP
, long stretch
)
8680 addressT old_address
, old_next_address
, old_size
;
8681 addressT new_address
, new_next_address
, new_size
;
8684 /* All the frags with relax_frag_for_alignment prior to this one in the
8685 section have been done, hopefully eliminating the need for a NOP here.
8686 But, this will put it in if necessary. */
8688 /* Calculate the old address of this fragment and the next fragment. */
8689 old_address
= fragP
->fr_address
- stretch
;
8690 old_next_address
= (fragP
->fr_address
- stretch
+ fragP
->fr_fix
+
8691 fragP
->tc_frag_data
.text_expansion
[0]);
8692 old_size
= old_next_address
- old_address
;
8694 /* Calculate the new address of this fragment and the next fragment. */
8695 new_address
= fragP
->fr_address
;
8697 get_noop_aligned_address (fragP
, fragP
->fr_address
+ fragP
->fr_fix
);
8698 new_size
= new_next_address
- new_address
;
8700 growth
= new_size
- old_size
;
8702 /* Fix up the text_expansion field and return the new growth. */
8703 fragP
->tc_frag_data
.text_expansion
[0] += growth
;
8708 /* Add a NOP instruction. */
8711 relax_frag_add_nop (fragS
*fragP
)
8713 char *nop_buf
= fragP
->fr_literal
+ fragP
->fr_fix
;
8714 int length
= fragP
->tc_frag_data
.is_no_density
? 3 : 2;
8715 assemble_nop (length
, nop_buf
);
8716 fragP
->tc_frag_data
.is_insn
= TRUE
;
8718 if (fragP
->fr_var
< length
)
8720 as_fatal (_("fr_var (%ld) < length (%d)"), (long) fragP
->fr_var
, length
);
8724 fragP
->fr_fix
+= length
;
8725 fragP
->fr_var
-= length
;
8730 static long future_alignment_required (fragS
*, long);
8733 relax_frag_for_align (fragS
*fragP
, long stretch
)
8735 /* Overview of the relaxation procedure for alignment:
8736 We can widen with NOPs or by widening instructions or by filling
8737 bytes after jump instructions. Find the opportune places and widen
8738 them if necessary. */
8743 gas_assert (fragP
->fr_subtype
== RELAX_FILL_NOP
8744 || fragP
->fr_subtype
== RELAX_UNREACHABLE
8745 || (fragP
->fr_subtype
== RELAX_SLOTS
8746 && fragP
->tc_frag_data
.slot_subtypes
[0] == RELAX_NARROW
));
8748 stretch_me
= future_alignment_required (fragP
, stretch
);
8749 diff
= stretch_me
- fragP
->tc_frag_data
.text_expansion
[0];
8755 /* We expanded on a previous pass. Can we shrink now? */
8756 long shrink
= fragP
->tc_frag_data
.text_expansion
[0] - stretch_me
;
8757 if (shrink
<= stretch
&& stretch
> 0)
8759 fragP
->tc_frag_data
.text_expansion
[0] = stretch_me
;
8765 /* Below here, diff > 0. */
8766 fragP
->tc_frag_data
.text_expansion
[0] = stretch_me
;
8772 /* Return the address of the next frag that should be aligned.
8774 By "address" we mean the address it _would_ be at if there
8775 is no action taken to align it between here and the target frag.
8776 In other words, if no narrows and no fill nops are used between
8777 here and the frag to align, _even_if_ some of the frags we use
8778 to align targets have already expanded on a previous relaxation
8781 Also, count each frag that may be used to help align the target.
8783 Return 0 if there are no frags left in the chain that need to be
8787 find_address_of_next_align_frag (fragS
**fragPP
,
8791 bfd_boolean
*paddable
)
8793 fragS
*fragP
= *fragPP
;
8794 addressT address
= fragP
->fr_address
;
8796 /* Do not reset the counts to 0. */
8800 /* Limit this to a small search. */
8801 if (*widens
>= (int) xtensa_fetch_width
)
8806 address
+= fragP
->fr_fix
;
8808 if (fragP
->fr_type
== rs_fill
)
8809 address
+= fragP
->fr_offset
* fragP
->fr_var
;
8810 else if (fragP
->fr_type
== rs_machine_dependent
)
8812 switch (fragP
->fr_subtype
)
8814 case RELAX_UNREACHABLE
:
8818 case RELAX_FILL_NOP
:
8820 if (!fragP
->tc_frag_data
.is_no_density
)
8825 if (fragP
->tc_frag_data
.slot_subtypes
[0] == RELAX_NARROW
)
8830 address
+= total_frag_text_expansion (fragP
);;
8834 address
+= fragP
->tc_frag_data
.text_expansion
[0];
8837 case RELAX_ALIGN_NEXT_OPCODE
:
8838 case RELAX_DESIRE_ALIGN
:
8842 case RELAX_MAYBE_UNREACHABLE
:
8843 case RELAX_MAYBE_DESIRE_ALIGN
:
8848 /* Just punt if we don't know the type. */
8855 /* Just punt if we don't know the type. */
8859 fragP
= fragP
->fr_next
;
8867 static long bytes_to_stretch (fragS
*, int, int, int, int);
8870 future_alignment_required (fragS
*fragP
, long stretch ATTRIBUTE_UNUSED
)
8872 fragS
*this_frag
= fragP
;
8876 int narrow_nops
= 0;
8877 bfd_boolean paddable
= FALSE
;
8878 offsetT local_opt_diff
;
8881 int stretch_amount
= 0;
8882 int local_stretch_amount
;
8883 int global_stretch_amount
;
8885 address
= find_address_of_next_align_frag
8886 (&fragP
, &wide_nops
, &narrow_nops
, &num_widens
, &paddable
);
8890 if (this_frag
->tc_frag_data
.is_aligning_branch
)
8891 this_frag
->tc_frag_data
.slot_subtypes
[0] = RELAX_IMMED
;
8893 frag_wane (this_frag
);
8897 local_opt_diff
= get_aligned_diff (fragP
, address
, &max_diff
);
8898 opt_diff
= local_opt_diff
;
8899 gas_assert (opt_diff
>= 0);
8900 gas_assert (max_diff
>= opt_diff
);
8905 fragP
= fragP
->fr_next
;
8907 while (fragP
&& opt_diff
< max_diff
&& address
)
8909 /* We only use these to determine if we can exit early
8910 because there will be plenty of ways to align future
8912 int glob_widens
= 0;
8915 bfd_boolean glob_pad
= 0;
8916 address
= find_address_of_next_align_frag
8917 (&fragP
, &glob_widens
, &dnn
, &dw
, &glob_pad
);
8918 /* If there is a padable portion, then skip. */
8919 if (glob_pad
|| glob_widens
>= (1 << branch_align_power (now_seg
)))
8924 offsetT next_m_diff
;
8925 offsetT next_o_diff
;
8927 /* Downrange frags haven't had stretch added to them yet. */
8930 /* The address also includes any text expansion from this
8931 frag in a previous pass, but we don't want that. */
8932 address
-= this_frag
->tc_frag_data
.text_expansion
[0];
8934 /* Assume we are going to move at least opt_diff. In
8935 reality, we might not be able to, but assuming that
8936 we will helps catch cases where moving opt_diff pushes
8937 the next target from aligned to unaligned. */
8938 address
+= opt_diff
;
8940 next_o_diff
= get_aligned_diff (fragP
, address
, &next_m_diff
);
8942 /* Now cleanup for the adjustments to address. */
8943 next_o_diff
+= opt_diff
;
8944 next_m_diff
+= opt_diff
;
8945 if (next_o_diff
<= max_diff
&& next_o_diff
> opt_diff
)
8946 opt_diff
= next_o_diff
;
8947 if (next_m_diff
< max_diff
)
8948 max_diff
= next_m_diff
;
8949 fragP
= fragP
->fr_next
;
8953 /* If there are enough wideners in between, do it. */
8956 if (this_frag
->fr_subtype
== RELAX_UNREACHABLE
)
8958 gas_assert (opt_diff
<= UNREACHABLE_MAX_WIDTH
);
8963 local_stretch_amount
8964 = bytes_to_stretch (this_frag
, wide_nops
, narrow_nops
,
8965 num_widens
, local_opt_diff
);
8966 global_stretch_amount
8967 = bytes_to_stretch (this_frag
, wide_nops
, narrow_nops
,
8968 num_widens
, opt_diff
);
8969 /* If the condition below is true, then the frag couldn't
8970 stretch the correct amount for the global case, so we just
8971 optimize locally. We'll rely on the subsequent frags to get
8972 the correct alignment in the global case. */
8973 if (global_stretch_amount
< local_stretch_amount
)
8974 stretch_amount
= local_stretch_amount
;
8976 stretch_amount
= global_stretch_amount
;
8978 if (this_frag
->fr_subtype
== RELAX_SLOTS
8979 && this_frag
->tc_frag_data
.slot_subtypes
[0] == RELAX_NARROW
)
8980 gas_assert (stretch_amount
<= 1);
8981 else if (this_frag
->fr_subtype
== RELAX_FILL_NOP
)
8983 if (this_frag
->tc_frag_data
.is_no_density
)
8984 gas_assert (stretch_amount
== 3 || stretch_amount
== 0);
8986 gas_assert (stretch_amount
<= 3);
8989 return stretch_amount
;
8993 /* The idea: widen everything you can to get a target or loop aligned,
8994 then start using NOPs.
8996 When we must have a NOP, here is a table of how we decide
8997 (so you don't have to fight through the control flow below):
8999 wide_nops = the number of wide NOPs available for aligning
9000 narrow_nops = the number of narrow NOPs available for aligning
9001 (a subset of wide_nops)
9002 widens = the number of narrow instructions that should be widened
9009 b 0 1 1 (case 3a makes this case unnecessary)
9012 c 0 1 2 (case 4a makes this case unnecessary)
9015 c 0 2 1 (case 5b makes this case unnecessary)
9018 c 0 1 4 (case 6b makes this case unnecessary)
9019 d 1 1 1 (case 6a makes this case unnecessary)
9020 e 0 2 2 (case 6a makes this case unnecessary)
9021 f 0 3 0 (case 6a makes this case unnecessary)
9024 c 1 1 2 (case 7b makes this case unnecessary)
9025 d 0 1 5 (case 7a makes this case unnecessary)
9026 e 0 2 3 (case 7b makes this case unnecessary)
9027 f 0 3 1 (case 7b makes this case unnecessary)
9028 g 1 2 1 (case 7b makes this case unnecessary)
9032 bytes_to_stretch (fragS
*this_frag
,
9038 int bytes_short
= desired_diff
- num_widens
;
9040 gas_assert (desired_diff
>= 0 && desired_diff
< 8);
9041 if (desired_diff
== 0)
9044 gas_assert (wide_nops
> 0 || num_widens
> 0);
9046 /* Always prefer widening to NOP-filling. */
9047 if (bytes_short
< 0)
9049 /* There are enough RELAX_NARROW frags after this one
9050 to align the target without widening this frag in any way. */
9054 if (bytes_short
== 0)
9056 /* Widen every narrow between here and the align target
9057 and the align target will be properly aligned. */
9058 if (this_frag
->fr_subtype
== RELAX_FILL_NOP
)
9064 /* From here we will need at least one NOP to get an alignment.
9065 However, we may not be able to align at all, in which case,
9067 if (this_frag
->fr_subtype
== RELAX_FILL_NOP
)
9069 switch (desired_diff
)
9074 if (!this_frag
->tc_frag_data
.is_no_density
&& narrow_nops
== 1)
9075 return 2; /* case 2 */
9081 return 3; /* case 3a */
9083 if (num_widens
>= 1 && wide_nops
== 1)
9084 return 3; /* case 4a */
9085 if (!this_frag
->tc_frag_data
.is_no_density
&& narrow_nops
== 2)
9086 return 2; /* case 4b */
9089 if (num_widens
>= 2 && wide_nops
== 1)
9090 return 3; /* case 5a */
9091 /* We will need two nops. Are there enough nops
9092 between here and the align target? */
9093 if (wide_nops
< 2 || narrow_nops
== 0)
9095 /* Are there other nops closer that can serve instead? */
9096 if (wide_nops
> 2 && narrow_nops
> 1)
9098 /* Take the density one first, because there might not be
9099 another density one available. */
9100 if (!this_frag
->tc_frag_data
.is_no_density
)
9101 return 2; /* case 5b narrow */
9103 return 3; /* case 5b wide */
9107 return 3; /* case 6a */
9108 else if (num_widens
>= 3 && wide_nops
== 1)
9109 return 3; /* case 6b */
9112 if (wide_nops
== 1 && num_widens
>= 4)
9113 return 3; /* case 7a */
9114 else if (wide_nops
== 2 && num_widens
>= 1)
9115 return 3; /* case 7b */
9123 /* We will need a NOP no matter what, but should we widen
9124 this instruction to help?
9126 This is a RELAX_NARROW frag. */
9127 switch (desired_diff
)
9136 if (wide_nops
>= 1 && num_widens
== 1)
9137 return 1; /* case 4a */
9140 if (wide_nops
>= 1 && num_widens
== 2)
9141 return 1; /* case 5a */
9145 return 0; /* case 6a */
9146 else if (wide_nops
>= 1 && num_widens
== 3)
9147 return 1; /* case 6b */
9150 if (wide_nops
>= 1 && num_widens
== 4)
9151 return 1; /* case 7a */
9152 else if (wide_nops
>= 2 && num_widens
== 1)
9153 return 1; /* case 7b */
9166 relax_frag_immed (segT segP
,
9173 bfd_boolean estimate_only
)
9177 bfd_boolean negatable_branch
= FALSE
;
9178 bfd_boolean branch_jmp_to_next
= FALSE
;
9179 bfd_boolean from_wide_insn
= FALSE
;
9180 xtensa_isa isa
= xtensa_default_isa
;
9182 offsetT frag_offset
;
9184 int num_text_bytes
, num_literal_bytes
;
9185 int literal_diff
, total_text_diff
, this_text_diff
;
9187 gas_assert (fragP
->fr_opcode
!= NULL
);
9189 xg_clear_vinsn (&cur_vinsn
);
9190 vinsn_from_chars (&cur_vinsn
, fragP
->fr_opcode
);
9191 if (cur_vinsn
.num_slots
> 1)
9192 from_wide_insn
= TRUE
;
9194 tinsn
= cur_vinsn
.slots
[slot
];
9195 tinsn_immed_from_frag (&tinsn
, fragP
, slot
);
9197 if (estimate_only
&& xtensa_opcode_is_loop (isa
, tinsn
.opcode
) == 1)
9200 if (workaround_b_j_loop_end
&& ! fragP
->tc_frag_data
.is_no_transform
)
9201 branch_jmp_to_next
= is_branch_jmp_to_next (&tinsn
, fragP
);
9203 negatable_branch
= (xtensa_opcode_is_branch (isa
, tinsn
.opcode
) == 1);
9205 old_size
= xtensa_format_length (isa
, fmt
);
9207 /* Special case: replace a branch to the next instruction with a NOP.
9208 This is required to work around a hardware bug in T1040.0 and also
9209 serves as an optimization. */
9211 if (branch_jmp_to_next
9212 && ((old_size
== 2) || (old_size
== 3))
9213 && !next_frag_is_loop_target (fragP
))
9216 /* Here is the fun stuff: Get the immediate field from this
9217 instruction. If it fits, we are done. If not, find the next
9218 instruction sequence that fits. */
9220 frag_offset
= fragP
->fr_opcode
- fragP
->fr_literal
;
9221 istack_init (&istack
);
9222 num_steps
= xg_assembly_relax (&istack
, &tinsn
, segP
, fragP
, frag_offset
,
9223 min_steps
, stretch
);
9224 gas_assert (num_steps
>= min_steps
&& num_steps
<= RELAX_IMMED_MAXSTEPS
);
9226 fragP
->tc_frag_data
.slot_subtypes
[slot
] = (int) RELAX_IMMED
+ num_steps
;
9228 /* Figure out the number of bytes needed. */
9229 num_literal_bytes
= get_num_stack_literal_bytes (&istack
);
9231 = num_literal_bytes
- fragP
->tc_frag_data
.literal_expansion
[slot
];
9232 num_text_bytes
= get_num_stack_text_bytes (&istack
);
9237 while (istack
.insn
[first
].opcode
== XTENSA_UNDEFINED
)
9240 num_text_bytes
+= old_size
;
9241 if (opcode_fits_format_slot (istack
.insn
[first
].opcode
, fmt
, slot
))
9242 num_text_bytes
-= xg_get_single_size (istack
.insn
[first
].opcode
);
9245 /* The first instruction in the relaxed sequence will go after
9246 the current wide instruction, and thus its symbolic immediates
9249 istack_init (&istack
);
9250 num_steps
= xg_assembly_relax (&istack
, &tinsn
, segP
, fragP
,
9251 frag_offset
+ old_size
,
9252 min_steps
, stretch
+ old_size
);
9253 gas_assert (num_steps
>= min_steps
&& num_steps
<= RELAX_IMMED_MAXSTEPS
);
9255 fragP
->tc_frag_data
.slot_subtypes
[slot
]
9256 = (int) RELAX_IMMED
+ num_steps
;
9258 num_literal_bytes
= get_num_stack_literal_bytes (&istack
);
9260 = num_literal_bytes
- fragP
->tc_frag_data
.literal_expansion
[slot
];
9262 num_text_bytes
= get_num_stack_text_bytes (&istack
) + old_size
;
9266 total_text_diff
= num_text_bytes
- old_size
;
9267 this_text_diff
= total_text_diff
- fragP
->tc_frag_data
.text_expansion
[slot
];
9269 /* It MUST get larger. If not, we could get an infinite loop. */
9270 gas_assert (num_text_bytes
>= 0);
9271 gas_assert (literal_diff
>= 0);
9272 gas_assert (total_text_diff
>= 0);
9274 fragP
->tc_frag_data
.text_expansion
[slot
] = total_text_diff
;
9275 fragP
->tc_frag_data
.literal_expansion
[slot
] = num_literal_bytes
;
9276 gas_assert (fragP
->tc_frag_data
.text_expansion
[slot
] >= 0);
9277 gas_assert (fragP
->tc_frag_data
.literal_expansion
[slot
] >= 0);
9279 /* Find the associated expandable literal for this. */
9280 if (literal_diff
!= 0)
9282 fragS
*lit_fragP
= fragP
->tc_frag_data
.literal_frags
[slot
];
9285 gas_assert (literal_diff
== 4);
9286 lit_fragP
->tc_frag_data
.unreported_expansion
+= literal_diff
;
9288 /* We expect that the literal section state has NOT been
9290 gas_assert (lit_fragP
->fr_type
== rs_machine_dependent
9291 && lit_fragP
->fr_subtype
== RELAX_LITERAL
);
9292 lit_fragP
->fr_subtype
= RELAX_LITERAL_NR
;
9294 /* We need to mark this section for another iteration
9300 if (negatable_branch
&& istack
.ninsn
> 1)
9301 update_next_frag_state (fragP
);
9303 return this_text_diff
;
9307 /* md_convert_frag Hook and Helper Functions. */
9309 static void convert_frag_align_next_opcode (fragS
*);
9310 static void convert_frag_narrow (segT
, fragS
*, xtensa_format
, int);
9311 static void convert_frag_fill_nop (fragS
*);
9312 static void convert_frag_immed (segT
, fragS
*, int, xtensa_format
, int);
9315 md_convert_frag (bfd
*abfd ATTRIBUTE_UNUSED
, segT sec
, fragS
*fragp
)
9317 static xtensa_insnbuf vbuf
= NULL
;
9318 xtensa_isa isa
= xtensa_default_isa
;
9325 as_where (&file_name
, &line
);
9326 new_logical_line (fragp
->fr_file
, fragp
->fr_line
);
9328 switch (fragp
->fr_subtype
)
9330 case RELAX_ALIGN_NEXT_OPCODE
:
9331 /* Always convert. */
9332 convert_frag_align_next_opcode (fragp
);
9335 case RELAX_DESIRE_ALIGN
:
9336 /* Do nothing. If not aligned already, too bad. */
9340 case RELAX_LITERAL_FINAL
:
9345 vbuf
= xtensa_insnbuf_alloc (isa
);
9347 xtensa_insnbuf_from_chars
9348 (isa
, vbuf
, (unsigned char *) fragp
->fr_opcode
, 0);
9349 fmt
= xtensa_format_decode (isa
, vbuf
);
9350 num_slots
= xtensa_format_num_slots (isa
, fmt
);
9352 for (slot
= 0; slot
< num_slots
; slot
++)
9354 switch (fragp
->tc_frag_data
.slot_subtypes
[slot
])
9357 convert_frag_narrow (sec
, fragp
, fmt
, slot
);
9361 case RELAX_IMMED_STEP1
:
9362 case RELAX_IMMED_STEP2
:
9363 case RELAX_IMMED_STEP3
:
9364 /* Place the immediate. */
9367 fragp
->tc_frag_data
.slot_subtypes
[slot
] - RELAX_IMMED
,
9372 /* This is OK because some slots could have
9373 relaxations and others have none. */
9379 case RELAX_UNREACHABLE
:
9380 memset (&fragp
->fr_literal
[fragp
->fr_fix
], 0, fragp
->fr_var
);
9381 fragp
->fr_fix
+= fragp
->tc_frag_data
.text_expansion
[0];
9382 fragp
->fr_var
-= fragp
->tc_frag_data
.text_expansion
[0];
9386 case RELAX_MAYBE_UNREACHABLE
:
9387 case RELAX_MAYBE_DESIRE_ALIGN
:
9391 case RELAX_FILL_NOP
:
9392 convert_frag_fill_nop (fragp
);
9395 case RELAX_LITERAL_NR
:
9396 if (use_literal_section
)
9398 /* This should have been handled during relaxation. When
9399 relaxing a code segment, literals sometimes need to be
9400 added to the corresponding literal segment. If that
9401 literal segment has already been relaxed, then we end up
9402 in this situation. Marking the literal segments as data
9403 would make this happen less often (since GAS always relaxes
9404 code before data), but we could still get into trouble if
9405 there are instructions in a segment that is not marked as
9406 containing code. Until we can implement a better solution,
9407 cheat and adjust the addresses of all the following frags.
9408 This could break subsequent alignments, but the linker's
9409 literal coalescing will do that anyway. */
9412 fragp
->fr_subtype
= RELAX_LITERAL_FINAL
;
9413 gas_assert (fragp
->tc_frag_data
.unreported_expansion
== 4);
9414 memset (&fragp
->fr_literal
[fragp
->fr_fix
], 0, 4);
9417 for (f
= fragp
->fr_next
; f
; f
= f
->fr_next
)
9421 as_bad (_("invalid relaxation fragment result"));
9426 new_logical_line (file_name
, line
);
9431 convert_frag_align_next_opcode (fragS
*fragp
)
9433 char *nop_buf
; /* Location for Writing. */
9434 bfd_boolean use_no_density
= fragp
->tc_frag_data
.is_no_density
;
9435 addressT aligned_address
;
9439 aligned_address
= get_noop_aligned_address (fragp
, fragp
->fr_address
+
9441 fill_size
= aligned_address
- (fragp
->fr_address
+ fragp
->fr_fix
);
9442 nop_count
= get_text_align_nop_count (fill_size
, use_no_density
);
9443 nop_buf
= fragp
->fr_literal
+ fragp
->fr_fix
;
9445 for (nop
= 0; nop
< nop_count
; nop
++)
9448 nop_size
= get_text_align_nth_nop_size (fill_size
, nop
, use_no_density
);
9450 assemble_nop (nop_size
, nop_buf
);
9451 nop_buf
+= nop_size
;
9454 fragp
->fr_fix
+= fill_size
;
9455 fragp
->fr_var
-= fill_size
;
9460 convert_frag_narrow (segT segP
, fragS
*fragP
, xtensa_format fmt
, int slot
)
9462 TInsn tinsn
, single_target
;
9463 int size
, old_size
, diff
;
9464 offsetT frag_offset
;
9466 gas_assert (slot
== 0);
9467 tinsn_from_chars (&tinsn
, fragP
->fr_opcode
, 0);
9469 if (fragP
->tc_frag_data
.is_aligning_branch
== 1)
9471 gas_assert (fragP
->tc_frag_data
.text_expansion
[0] == 1
9472 || fragP
->tc_frag_data
.text_expansion
[0] == 0);
9473 convert_frag_immed (segP
, fragP
, fragP
->tc_frag_data
.text_expansion
[0],
9478 if (fragP
->tc_frag_data
.text_expansion
[0] == 0)
9480 /* No conversion. */
9485 gas_assert (fragP
->fr_opcode
!= NULL
);
9487 /* Frags in this relaxation state should only contain
9488 single instruction bundles. */
9489 tinsn_immed_from_frag (&tinsn
, fragP
, 0);
9491 /* Just convert it to a wide form.... */
9493 old_size
= xg_get_single_size (tinsn
.opcode
);
9495 tinsn_init (&single_target
);
9496 frag_offset
= fragP
->fr_opcode
- fragP
->fr_literal
;
9498 if (! xg_is_single_relaxable_insn (&tinsn
, &single_target
, FALSE
))
9500 as_bad (_("unable to widen instruction"));
9504 size
= xg_get_single_size (single_target
.opcode
);
9505 xg_emit_insn_to_buf (&single_target
, fragP
->fr_opcode
, fragP
,
9508 diff
= size
- old_size
;
9509 gas_assert (diff
>= 0);
9510 gas_assert (diff
<= fragP
->fr_var
);
9511 fragP
->fr_var
-= diff
;
9512 fragP
->fr_fix
+= diff
;
9520 convert_frag_fill_nop (fragS
*fragP
)
9522 char *loc
= &fragP
->fr_literal
[fragP
->fr_fix
];
9523 int size
= fragP
->tc_frag_data
.text_expansion
[0];
9524 gas_assert ((unsigned) size
== (fragP
->fr_next
->fr_address
9525 - fragP
->fr_address
- fragP
->fr_fix
));
9528 /* No conversion. */
9532 assemble_nop (size
, loc
);
9533 fragP
->tc_frag_data
.is_insn
= TRUE
;
9534 fragP
->fr_var
-= size
;
9535 fragP
->fr_fix
+= size
;
9540 static fixS
*fix_new_exp_in_seg
9541 (segT
, subsegT
, fragS
*, int, int, expressionS
*, int,
9542 bfd_reloc_code_real_type
);
9543 static void convert_frag_immed_finish_loop (segT
, fragS
*, TInsn
*);
9546 convert_frag_immed (segT segP
,
9552 char *immed_instr
= fragP
->fr_opcode
;
9554 bfd_boolean expanded
= FALSE
;
9555 bfd_boolean branch_jmp_to_next
= FALSE
;
9556 char *fr_opcode
= fragP
->fr_opcode
;
9557 xtensa_isa isa
= xtensa_default_isa
;
9558 bfd_boolean from_wide_insn
= FALSE
;
9560 bfd_boolean is_loop
;
9562 gas_assert (fr_opcode
!= NULL
);
9564 xg_clear_vinsn (&cur_vinsn
);
9566 vinsn_from_chars (&cur_vinsn
, fr_opcode
);
9567 if (cur_vinsn
.num_slots
> 1)
9568 from_wide_insn
= TRUE
;
9570 orig_tinsn
= cur_vinsn
.slots
[slot
];
9571 tinsn_immed_from_frag (&orig_tinsn
, fragP
, slot
);
9573 is_loop
= xtensa_opcode_is_loop (xtensa_default_isa
, orig_tinsn
.opcode
) == 1;
9575 if (workaround_b_j_loop_end
&& ! fragP
->tc_frag_data
.is_no_transform
)
9576 branch_jmp_to_next
= is_branch_jmp_to_next (&orig_tinsn
, fragP
);
9578 if (branch_jmp_to_next
&& !next_frag_is_loop_target (fragP
))
9580 /* Conversion just inserts a NOP and marks the fix as completed. */
9581 bytes
= xtensa_format_length (isa
, fmt
);
9584 cur_vinsn
.slots
[slot
].opcode
=
9585 xtensa_format_slot_nop_opcode (isa
, cur_vinsn
.format
, slot
);
9586 cur_vinsn
.slots
[slot
].ntok
= 0;
9590 bytes
+= fragP
->tc_frag_data
.text_expansion
[0];
9591 gas_assert (bytes
== 2 || bytes
== 3);
9592 build_nop (&cur_vinsn
.slots
[0], bytes
);
9593 fragP
->fr_fix
+= fragP
->tc_frag_data
.text_expansion
[0];
9595 vinsn_to_insnbuf (&cur_vinsn
, fr_opcode
, frag_now
, TRUE
);
9596 xtensa_insnbuf_to_chars
9597 (isa
, cur_vinsn
.insnbuf
, (unsigned char *) fr_opcode
, 0);
9602 /* Here is the fun stuff: Get the immediate field from this
9603 instruction. If it fits, we're done. If not, find the next
9604 instruction sequence that fits. */
9608 symbolS
*lit_sym
= NULL
;
9610 int target_offset
= 0;
9613 symbolS
*gen_label
= NULL
;
9614 offsetT frag_offset
;
9615 bfd_boolean first
= TRUE
;
9616 bfd_boolean last_is_jump
;
9618 /* It does not fit. Find something that does and
9619 convert immediately. */
9620 frag_offset
= fr_opcode
- fragP
->fr_literal
;
9621 istack_init (&istack
);
9622 xg_assembly_relax (&istack
, &orig_tinsn
,
9623 segP
, fragP
, frag_offset
, min_steps
, 0);
9625 old_size
= xtensa_format_length (isa
, fmt
);
9627 /* Assemble this right inline. */
9629 /* First, create the mapping from a label name to the REAL label. */
9631 for (i
= 0; i
< istack
.ninsn
; i
++)
9633 TInsn
*tinsn
= &istack
.insn
[i
];
9636 switch (tinsn
->insn_type
)
9639 if (lit_sym
!= NULL
)
9640 as_bad (_("multiple literals in expansion"));
9641 /* First find the appropriate space in the literal pool. */
9642 lit_frag
= fragP
->tc_frag_data
.literal_frags
[slot
];
9643 if (lit_frag
== NULL
)
9644 as_bad (_("no registered fragment for literal"));
9645 if (tinsn
->ntok
!= 1)
9646 as_bad (_("number of literal tokens != 1"));
9648 /* Set the literal symbol and add a fixup. */
9649 lit_sym
= lit_frag
->fr_symbol
;
9653 if (align_targets
&& !is_loop
)
9655 fragS
*unreach
= fragP
->fr_next
;
9656 while (!(unreach
->fr_type
== rs_machine_dependent
9657 && (unreach
->fr_subtype
== RELAX_MAYBE_UNREACHABLE
9658 || unreach
->fr_subtype
== RELAX_UNREACHABLE
)))
9660 unreach
= unreach
->fr_next
;
9663 gas_assert (unreach
->fr_type
== rs_machine_dependent
9664 && (unreach
->fr_subtype
== RELAX_MAYBE_UNREACHABLE
9665 || unreach
->fr_subtype
== RELAX_UNREACHABLE
));
9667 target_offset
+= unreach
->tc_frag_data
.text_expansion
[0];
9669 gas_assert (gen_label
== NULL
);
9670 gen_label
= symbol_new (FAKE_LABEL_NAME
, now_seg
,
9671 fr_opcode
- fragP
->fr_literal
9672 + target_offset
, fragP
);
9676 if (first
&& from_wide_insn
)
9678 target_offset
+= xtensa_format_length (isa
, fmt
);
9680 if (!opcode_fits_format_slot (tinsn
->opcode
, fmt
, slot
))
9681 target_offset
+= xg_get_single_size (tinsn
->opcode
);
9684 target_offset
+= xg_get_single_size (tinsn
->opcode
);
9691 last_is_jump
= FALSE
;
9692 for (i
= 0; i
< istack
.ninsn
; i
++)
9694 TInsn
*tinsn
= &istack
.insn
[i
];
9698 bfd_reloc_code_real_type reloc_type
;
9700 switch (tinsn
->insn_type
)
9703 lit_frag
= fragP
->tc_frag_data
.literal_frags
[slot
];
9704 /* Already checked. */
9705 gas_assert (lit_frag
!= NULL
);
9706 gas_assert (lit_sym
!= NULL
);
9707 gas_assert (tinsn
->ntok
== 1);
9709 target_seg
= S_GET_SEGMENT (lit_sym
);
9710 gas_assert (target_seg
);
9711 reloc_type
= map_operator_to_reloc (tinsn
->tok
[0].X_op
, TRUE
);
9712 fix_new_exp_in_seg (target_seg
, 0, lit_frag
, 0, 4,
9713 &tinsn
->tok
[0], FALSE
, reloc_type
);
9720 xg_resolve_labels (tinsn
, gen_label
);
9721 xg_resolve_literals (tinsn
, lit_sym
);
9722 if (from_wide_insn
&& first
)
9725 if (opcode_fits_format_slot (tinsn
->opcode
, fmt
, slot
))
9727 cur_vinsn
.slots
[slot
] = *tinsn
;
9731 cur_vinsn
.slots
[slot
].opcode
=
9732 xtensa_format_slot_nop_opcode (isa
, fmt
, slot
);
9733 cur_vinsn
.slots
[slot
].ntok
= 0;
9735 vinsn_to_insnbuf (&cur_vinsn
, immed_instr
, fragP
, TRUE
);
9736 xtensa_insnbuf_to_chars (isa
, cur_vinsn
.insnbuf
,
9737 (unsigned char *) immed_instr
, 0);
9738 fragP
->tc_frag_data
.is_insn
= TRUE
;
9739 size
= xtensa_format_length (isa
, fmt
);
9740 if (!opcode_fits_format_slot (tinsn
->opcode
, fmt
, slot
))
9743 (tinsn
, immed_instr
+ size
, fragP
,
9744 immed_instr
- fragP
->fr_literal
+ size
, TRUE
);
9745 size
+= xg_get_single_size (tinsn
->opcode
);
9750 size
= xg_get_single_size (tinsn
->opcode
);
9751 xg_emit_insn_to_buf (tinsn
, immed_instr
, fragP
,
9752 immed_instr
- fragP
->fr_literal
, TRUE
);
9754 immed_instr
+= size
;
9760 diff
= total_size
- old_size
;
9761 gas_assert (diff
>= 0);
9764 gas_assert (diff
<= fragP
->fr_var
);
9765 fragP
->fr_var
-= diff
;
9766 fragP
->fr_fix
+= diff
;
9769 /* Check for undefined immediates in LOOP instructions. */
9773 sym
= orig_tinsn
.tok
[1].X_add_symbol
;
9774 if (sym
!= NULL
&& !S_IS_DEFINED (sym
))
9776 as_bad (_("unresolved loop target symbol: %s"), S_GET_NAME (sym
));
9779 sym
= orig_tinsn
.tok
[1].X_op_symbol
;
9780 if (sym
!= NULL
&& !S_IS_DEFINED (sym
))
9782 as_bad (_("unresolved loop target symbol: %s"), S_GET_NAME (sym
));
9787 if (expanded
&& xtensa_opcode_is_loop (isa
, orig_tinsn
.opcode
) == 1)
9788 convert_frag_immed_finish_loop (segP
, fragP
, &orig_tinsn
);
9790 if (expanded
&& is_direct_call_opcode (orig_tinsn
.opcode
))
9792 /* Add an expansion note on the expanded instruction. */
9793 fix_new_exp_in_seg (now_seg
, 0, fragP
, fr_opcode
- fragP
->fr_literal
, 4,
9794 &orig_tinsn
.tok
[0], TRUE
,
9795 BFD_RELOC_XTENSA_ASM_EXPAND
);
9800 /* Add a new fix expression into the desired segment. We have to
9801 switch to that segment to do this. */
9804 fix_new_exp_in_seg (segT new_seg
,
9811 bfd_reloc_code_real_type r_type
)
9815 subsegT subseg
= now_subseg
;
9817 gas_assert (new_seg
!= 0);
9818 subseg_set (new_seg
, new_subseg
);
9820 new_fix
= fix_new_exp (frag
, where
, size
, exp
, pcrel
, r_type
);
9821 subseg_set (seg
, subseg
);
9826 /* Relax a loop instruction so that it can span loop >256 bytes.
9832 addi as, as, lo8 (label-.L1)
9833 addmi as, as, mid8 (label-.L1)
9844 convert_frag_immed_finish_loop (segT segP
, fragS
*fragP
, TInsn
*tinsn
)
9849 unsigned long target
;
9850 static xtensa_insnbuf insnbuf
= NULL
;
9851 unsigned int loop_length
, loop_length_hi
, loop_length_lo
;
9852 xtensa_isa isa
= xtensa_default_isa
;
9853 addressT loop_offset
;
9854 addressT addi_offset
= 9;
9855 addressT addmi_offset
= 12;
9860 insnbuf
= xtensa_insnbuf_alloc (isa
);
9862 /* Get the loop offset. */
9863 loop_offset
= get_expanded_loop_offset (tinsn
->opcode
);
9865 /* Validate that there really is a LOOP at the loop_offset. Because
9866 loops are not bundleable, we can assume that the instruction will be
9868 tinsn_from_chars (&loop_insn
, fragP
->fr_opcode
+ loop_offset
, 0);
9869 tinsn_immed_from_frag (&loop_insn
, fragP
, 0);
9871 gas_assert (xtensa_opcode_is_loop (isa
, loop_insn
.opcode
) == 1);
9872 addi_offset
+= loop_offset
;
9873 addmi_offset
+= loop_offset
;
9875 gas_assert (tinsn
->ntok
== 2);
9876 if (tinsn
->tok
[1].X_op
== O_constant
)
9877 target
= tinsn
->tok
[1].X_add_number
;
9878 else if (tinsn
->tok
[1].X_op
== O_symbol
)
9880 /* Find the fragment. */
9881 symbolS
*sym
= tinsn
->tok
[1].X_add_symbol
;
9882 gas_assert (S_GET_SEGMENT (sym
) == segP
9883 || S_GET_SEGMENT (sym
) == absolute_section
);
9884 target
= (S_GET_VALUE (sym
) + tinsn
->tok
[1].X_add_number
);
9888 as_bad (_("invalid expression evaluation type %d"), tinsn
->tok
[1].X_op
);
9892 loop_length
= target
- (fragP
->fr_address
+ fragP
->fr_fix
);
9893 loop_length_hi
= loop_length
& ~0x0ff;
9894 loop_length_lo
= loop_length
& 0x0ff;
9895 if (loop_length_lo
>= 128)
9897 loop_length_lo
-= 256;
9898 loop_length_hi
+= 256;
9901 /* Because addmi sign-extends the immediate, 'loop_length_hi' can be at most
9902 32512. If the loop is larger than that, then we just fail. */
9903 if (loop_length_hi
> 32512)
9904 as_bad_where (fragP
->fr_file
, fragP
->fr_line
,
9905 _("loop too long for LOOP instruction"));
9907 tinsn_from_chars (&addi_insn
, fragP
->fr_opcode
+ addi_offset
, 0);
9908 gas_assert (addi_insn
.opcode
== xtensa_addi_opcode
);
9910 tinsn_from_chars (&addmi_insn
, fragP
->fr_opcode
+ addmi_offset
, 0);
9911 gas_assert (addmi_insn
.opcode
== xtensa_addmi_opcode
);
9913 set_expr_const (&addi_insn
.tok
[2], loop_length_lo
);
9914 tinsn_to_insnbuf (&addi_insn
, insnbuf
);
9916 fragP
->tc_frag_data
.is_insn
= TRUE
;
9917 xtensa_insnbuf_to_chars
9918 (isa
, insnbuf
, (unsigned char *) fragP
->fr_opcode
+ addi_offset
, 0);
9920 set_expr_const (&addmi_insn
.tok
[2], loop_length_hi
);
9921 tinsn_to_insnbuf (&addmi_insn
, insnbuf
);
9922 xtensa_insnbuf_to_chars
9923 (isa
, insnbuf
, (unsigned char *) fragP
->fr_opcode
+ addmi_offset
, 0);
9925 /* Walk through all of the frags from here to the loop end
9926 and mark them as no_transform to keep them from being modified
9927 by the linker. If we ever have a relocation for the
9928 addi/addmi of the difference of two symbols we can remove this. */
9931 for (next_fragP
= fragP
; next_fragP
!= NULL
;
9932 next_fragP
= next_fragP
->fr_next
)
9934 next_fragP
->tc_frag_data
.is_no_transform
= TRUE
;
9935 if (next_fragP
->tc_frag_data
.is_loop_target
)
9937 if (target_count
== 2)
9943 /* A map that keeps information on a per-subsegment basis. This is
9944 maintained during initial assembly, but is invalid once the
9945 subsegments are smashed together. I.E., it cannot be used during
9948 typedef struct subseg_map_struct
9956 float total_freq
; /* fall-through + branch target frequency */
9957 float target_freq
; /* branch target frequency alone */
9959 struct subseg_map_struct
*next
;
9963 static subseg_map
*sseg_map
= NULL
;
9966 get_subseg_info (segT seg
, subsegT subseg
)
9968 subseg_map
*subseg_e
;
9970 for (subseg_e
= sseg_map
; subseg_e
; subseg_e
= subseg_e
->next
)
9972 if (seg
== subseg_e
->seg
&& subseg
== subseg_e
->subseg
)
9980 add_subseg_info (segT seg
, subsegT subseg
)
9982 subseg_map
*subseg_e
= (subseg_map
*) xmalloc (sizeof (subseg_map
));
9983 memset (subseg_e
, 0, sizeof (subseg_map
));
9984 subseg_e
->seg
= seg
;
9985 subseg_e
->subseg
= subseg
;
9986 subseg_e
->flags
= 0;
9987 /* Start off considering every branch target very important. */
9988 subseg_e
->target_freq
= 1.0;
9989 subseg_e
->total_freq
= 1.0;
9990 subseg_e
->next
= sseg_map
;
9991 sseg_map
= subseg_e
;
9997 get_last_insn_flags (segT seg
, subsegT subseg
)
9999 subseg_map
*subseg_e
= get_subseg_info (seg
, subseg
);
10001 return subseg_e
->flags
;
10007 set_last_insn_flags (segT seg
,
10012 subseg_map
*subseg_e
= get_subseg_info (seg
, subseg
);
10014 subseg_e
= add_subseg_info (seg
, subseg
);
10016 subseg_e
->flags
|= fl
;
10018 subseg_e
->flags
&= ~fl
;
10023 get_subseg_total_freq (segT seg
, subsegT subseg
)
10025 subseg_map
*subseg_e
= get_subseg_info (seg
, subseg
);
10027 return subseg_e
->total_freq
;
10033 get_subseg_target_freq (segT seg
, subsegT subseg
)
10035 subseg_map
*subseg_e
= get_subseg_info (seg
, subseg
);
10037 return subseg_e
->target_freq
;
10043 set_subseg_freq (segT seg
, subsegT subseg
, float total_f
, float target_f
)
10045 subseg_map
*subseg_e
= get_subseg_info (seg
, subseg
);
10047 subseg_e
= add_subseg_info (seg
, subseg
);
10048 subseg_e
->total_freq
= total_f
;
10049 subseg_e
->target_freq
= target_f
;
10053 /* Segment Lists and emit_state Stuff. */
10056 xtensa_move_seg_list_to_beginning (seg_list
*head
)
10061 segT literal_section
= head
->seg
;
10063 /* Move the literal section to the front of the section list. */
10064 gas_assert (literal_section
);
10065 if (literal_section
!= stdoutput
->sections
)
10067 bfd_section_list_remove (stdoutput
, literal_section
);
10068 bfd_section_list_prepend (stdoutput
, literal_section
);
10075 static void mark_literal_frags (seg_list
*);
10078 xtensa_move_literals (void)
10081 frchainS
*frchain_from
, *frchain_to
;
10082 fragS
*search_frag
, *next_frag
, *last_frag
, *literal_pool
, *insert_after
;
10083 fragS
**frag_splice
;
10086 fixS
*fix
, *next_fix
, **fix_splice
;
10089 mark_literal_frags (literal_head
->next
);
10091 if (use_literal_section
)
10094 for (segment
= literal_head
->next
; segment
; segment
= segment
->next
)
10096 /* Keep the literals for .init and .fini in separate sections. */
10097 if (!strcmp (segment_name (segment
->seg
), INIT_SECTION_NAME
)
10098 || !strcmp (segment_name (segment
->seg
), FINI_SECTION_NAME
))
10101 frchain_from
= seg_info (segment
->seg
)->frchainP
;
10102 search_frag
= frchain_from
->frch_root
;
10103 literal_pool
= NULL
;
10105 frag_splice
= &(frchain_from
->frch_root
);
10107 while (!search_frag
->tc_frag_data
.literal_frag
)
10109 gas_assert (search_frag
->fr_fix
== 0
10110 || search_frag
->fr_type
== rs_align
);
10111 search_frag
= search_frag
->fr_next
;
10114 gas_assert (search_frag
->tc_frag_data
.literal_frag
->fr_subtype
10115 == RELAX_LITERAL_POOL_BEGIN
);
10116 xtensa_switch_section_emit_state (&state
, segment
->seg
, 0);
10118 /* Make sure that all the frags in this series are closed, and
10119 that there is at least one left over of zero-size. This
10120 prevents us from making a segment with an frchain without any
10122 frag_variant (rs_fill
, 0, 0, 0, NULL
, 0, NULL
);
10123 xtensa_set_frag_assembly_state (frag_now
);
10124 last_frag
= frag_now
;
10125 frag_variant (rs_fill
, 0, 0, 0, NULL
, 0, NULL
);
10126 xtensa_set_frag_assembly_state (frag_now
);
10128 while (search_frag
!= frag_now
)
10130 next_frag
= search_frag
->fr_next
;
10132 /* First, move the frag out of the literal section and
10133 to the appropriate place. */
10134 if (search_frag
->tc_frag_data
.literal_frag
)
10136 literal_pool
= search_frag
->tc_frag_data
.literal_frag
;
10137 gas_assert (literal_pool
->fr_subtype
== RELAX_LITERAL_POOL_BEGIN
);
10138 frchain_to
= literal_pool
->tc_frag_data
.lit_frchain
;
10139 gas_assert (frchain_to
);
10141 insert_after
= literal_pool
->tc_frag_data
.literal_frag
;
10142 dest_seg
= insert_after
->fr_next
->tc_frag_data
.lit_seg
;
10144 *frag_splice
= next_frag
;
10145 search_frag
->fr_next
= insert_after
->fr_next
;
10146 insert_after
->fr_next
= search_frag
;
10147 search_frag
->tc_frag_data
.lit_seg
= dest_seg
;
10148 literal_pool
->tc_frag_data
.literal_frag
= search_frag
;
10150 /* Now move any fixups associated with this frag to the
10152 fix
= frchain_from
->fix_root
;
10153 fix_splice
= &(frchain_from
->fix_root
);
10156 next_fix
= fix
->fx_next
;
10157 if (fix
->fx_frag
== search_frag
)
10159 *fix_splice
= next_fix
;
10160 fix
->fx_next
= frchain_to
->fix_root
;
10161 frchain_to
->fix_root
= fix
;
10162 if (frchain_to
->fix_tail
== NULL
)
10163 frchain_to
->fix_tail
= fix
;
10166 fix_splice
= &(fix
->fx_next
);
10169 search_frag
= next_frag
;
10172 if (frchain_from
->fix_root
!= NULL
)
10174 frchain_from
= seg_info (segment
->seg
)->frchainP
;
10175 as_warn (_("fixes not all moved from %s"), segment
->seg
->name
);
10177 gas_assert (frchain_from
->fix_root
== NULL
);
10179 frchain_from
->fix_tail
= NULL
;
10180 xtensa_restore_emit_state (&state
);
10183 /* Now fix up the SEGMENT value for all the literal symbols. */
10184 for (lit
= literal_syms
; lit
; lit
= lit
->next
)
10186 symbolS
*lit_sym
= lit
->sym
;
10187 segT dest_seg
= symbol_get_frag (lit_sym
)->tc_frag_data
.lit_seg
;
10189 S_SET_SEGMENT (lit_sym
, dest_seg
);
10194 /* Walk over all the frags for segments in a list and mark them as
10195 containing literals. As clunky as this is, we can't rely on frag_var
10196 and frag_variant to get called in all situations. */
10199 mark_literal_frags (seg_list
*segment
)
10201 frchainS
*frchain_from
;
10202 fragS
*search_frag
;
10206 frchain_from
= seg_info (segment
->seg
)->frchainP
;
10207 search_frag
= frchain_from
->frch_root
;
10208 while (search_frag
)
10210 search_frag
->tc_frag_data
.is_literal
= TRUE
;
10211 search_frag
= search_frag
->fr_next
;
10213 segment
= segment
->next
;
10219 xtensa_reorder_seg_list (seg_list
*head
, segT after
)
10221 /* Move all of the sections in the section list to come
10222 after "after" in the gnu segment list. */
10227 segT literal_section
= head
->seg
;
10229 /* Move the literal section after "after". */
10230 gas_assert (literal_section
);
10231 if (literal_section
!= after
)
10233 bfd_section_list_remove (stdoutput
, literal_section
);
10234 bfd_section_list_insert_after (stdoutput
, after
, literal_section
);
10242 /* Push all the literal segments to the end of the gnu list. */
10245 xtensa_reorder_segments (void)
10252 for (sec
= stdoutput
->sections
; sec
!= NULL
; sec
= sec
->next
)
10258 /* Now that we have the last section, push all the literal
10259 sections to the end. */
10260 xtensa_reorder_seg_list (literal_head
, last_sec
);
10262 /* Now perform the final error check. */
10263 for (sec
= stdoutput
->sections
; sec
!= NULL
; sec
= sec
->next
)
10265 gas_assert (new_count
== old_count
);
10269 /* Change the emit state (seg, subseg, and frag related stuff) to the
10270 correct location. Return a emit_state which can be passed to
10271 xtensa_restore_emit_state to return to current fragment. */
10274 xtensa_switch_to_literal_fragment (emit_state
*result
)
10276 if (directive_state
[directive_absolute_literals
])
10278 segT lit4_seg
= cache_literal_section (TRUE
);
10279 xtensa_switch_section_emit_state (result
, lit4_seg
, 0);
10282 xtensa_switch_to_non_abs_literal_fragment (result
);
10284 /* Do a 4-byte align here. */
10285 frag_align (2, 0, 0);
10286 record_alignment (now_seg
, 2);
10291 xtensa_switch_to_non_abs_literal_fragment (emit_state
*result
)
10293 static bfd_boolean recursive
= FALSE
;
10294 fragS
*pool_location
= get_literal_pool_location (now_seg
);
10296 bfd_boolean is_init
=
10297 (now_seg
&& !strcmp (segment_name (now_seg
), INIT_SECTION_NAME
));
10298 bfd_boolean is_fini
=
10299 (now_seg
&& !strcmp (segment_name (now_seg
), FINI_SECTION_NAME
));
10301 if (pool_location
== NULL
10302 && !use_literal_section
10304 && !is_init
&& ! is_fini
)
10306 as_bad (_("literal pool location required for text-section-literals; specify with .literal_position"));
10308 /* When we mark a literal pool location, we want to put a frag in
10309 the literal pool that points to it. But to do that, we want to
10310 switch_to_literal_fragment. But literal sections don't have
10311 literal pools, so their location is always null, so we would
10312 recurse forever. This is kind of hacky, but it works. */
10315 xtensa_mark_literal_pool_location ();
10319 lit_seg
= cache_literal_section (FALSE
);
10320 xtensa_switch_section_emit_state (result
, lit_seg
, 0);
10322 if (!use_literal_section
10323 && !is_init
&& !is_fini
10324 && get_literal_pool_location (now_seg
) != pool_location
)
10326 /* Close whatever frag is there. */
10327 frag_variant (rs_fill
, 0, 0, 0, NULL
, 0, NULL
);
10328 xtensa_set_frag_assembly_state (frag_now
);
10329 frag_now
->tc_frag_data
.literal_frag
= pool_location
;
10330 frag_variant (rs_fill
, 0, 0, 0, NULL
, 0, NULL
);
10331 xtensa_set_frag_assembly_state (frag_now
);
10336 /* Call this function before emitting data into the literal section.
10337 This is a helper function for xtensa_switch_to_literal_fragment.
10338 This is similar to a .section new_now_seg subseg. */
10341 xtensa_switch_section_emit_state (emit_state
*state
,
10343 subsegT new_now_subseg
)
10345 state
->name
= now_seg
->name
;
10346 state
->now_seg
= now_seg
;
10347 state
->now_subseg
= now_subseg
;
10348 state
->generating_literals
= generating_literals
;
10349 generating_literals
++;
10350 subseg_set (new_now_seg
, new_now_subseg
);
10354 /* Use to restore the emitting into the normal place. */
10357 xtensa_restore_emit_state (emit_state
*state
)
10359 generating_literals
= state
->generating_literals
;
10360 subseg_set (state
->now_seg
, state
->now_subseg
);
10364 /* Predicate function used to look up a section in a particular group. */
10367 match_section_group (bfd
*abfd ATTRIBUTE_UNUSED
, asection
*sec
, void *inf
)
10369 const char *gname
= inf
;
10370 const char *group_name
= elf_group_name (sec
);
10372 return (group_name
== gname
10373 || (group_name
!= NULL
10375 && strcmp (group_name
, gname
) == 0));
10379 /* Get the literal section to be used for the current text section.
10380 The result may be cached in the default_lit_sections structure. */
10383 cache_literal_section (bfd_boolean use_abs_literals
)
10385 const char *text_name
, *group_name
= 0;
10386 char *base_name
, *name
, *suffix
;
10388 segT seg
, current_section
;
10389 int current_subsec
;
10390 bfd_boolean linkonce
= FALSE
;
10392 /* Save the current section/subsection. */
10393 current_section
= now_seg
;
10394 current_subsec
= now_subseg
;
10396 /* Clear the cached values if they are no longer valid. */
10397 if (now_seg
!= default_lit_sections
.current_text_seg
)
10399 default_lit_sections
.current_text_seg
= now_seg
;
10400 default_lit_sections
.lit_seg
= NULL
;
10401 default_lit_sections
.lit4_seg
= NULL
;
10404 /* Check if the literal section is already cached. */
10405 if (use_abs_literals
)
10406 pcached
= &default_lit_sections
.lit4_seg
;
10408 pcached
= &default_lit_sections
.lit_seg
;
10413 text_name
= default_lit_sections
.lit_prefix
;
10414 if (! text_name
|| ! *text_name
)
10416 text_name
= segment_name (current_section
);
10417 group_name
= elf_group_name (current_section
);
10418 linkonce
= (current_section
->flags
& SEC_LINK_ONCE
) != 0;
10421 base_name
= use_abs_literals
? ".lit4" : ".literal";
10424 name
= xmalloc (strlen (base_name
) + strlen (group_name
) + 2);
10425 sprintf (name
, "%s.%s", base_name
, group_name
);
10427 else if (strncmp (text_name
, ".gnu.linkonce.", linkonce_len
) == 0)
10429 suffix
= strchr (text_name
+ linkonce_len
, '.');
10431 name
= xmalloc (linkonce_len
+ strlen (base_name
) + 1
10432 + (suffix
? strlen (suffix
) : 0));
10433 strcpy (name
, ".gnu.linkonce");
10434 strcat (name
, base_name
);
10436 strcat (name
, suffix
);
10441 /* If the section name ends with ".text", then replace that suffix
10442 instead of appending an additional suffix. */
10443 size_t len
= strlen (text_name
);
10444 if (len
>= 5 && strcmp (text_name
+ len
- 5, ".text") == 0)
10447 name
= xmalloc (len
+ strlen (base_name
) + 1);
10448 strcpy (name
, text_name
);
10449 strcpy (name
+ len
, base_name
);
10452 /* Canonicalize section names to allow renaming literal sections.
10453 The group name, if any, came from the current text section and
10454 has already been canonicalized. */
10455 name
= tc_canonicalize_symbol_name (name
);
10457 seg
= bfd_get_section_by_name_if (stdoutput
, name
, match_section_group
,
10458 (void *) group_name
);
10463 seg
= subseg_force_new (name
, 0);
10465 if (! use_abs_literals
)
10467 /* Add the newly created literal segment to the list. */
10468 seg_list
*n
= (seg_list
*) xmalloc (sizeof (seg_list
));
10470 n
->next
= literal_head
->next
;
10471 literal_head
->next
= n
;
10474 flags
= (SEC_HAS_CONTENTS
| SEC_READONLY
| SEC_ALLOC
| SEC_LOAD
10475 | (linkonce
? (SEC_LINK_ONCE
| SEC_LINK_DUPLICATES_DISCARD
) : 0)
10476 | (use_abs_literals
? SEC_DATA
: SEC_CODE
));
10478 elf_group_name (seg
) = group_name
;
10480 bfd_set_section_flags (stdoutput
, seg
, flags
);
10481 bfd_set_section_alignment (stdoutput
, seg
, 2);
10485 subseg_set (current_section
, current_subsec
);
10490 /* Property Tables Stuff. */
10492 #define XTENSA_INSN_SEC_NAME ".xt.insn"
10493 #define XTENSA_LIT_SEC_NAME ".xt.lit"
10494 #define XTENSA_PROP_SEC_NAME ".xt.prop"
10496 typedef bfd_boolean (*frag_predicate
) (const fragS
*);
10497 typedef void (*frag_flags_fn
) (const fragS
*, frag_flags
*);
10499 static bfd_boolean
get_frag_is_literal (const fragS
*);
10500 static void xtensa_create_property_segments
10501 (frag_predicate
, frag_predicate
, const char *, xt_section_type
);
10502 static void xtensa_create_xproperty_segments
10503 (frag_flags_fn
, const char *, xt_section_type
);
10504 static bfd_boolean
exclude_section_from_property_tables (segT
);
10505 static bfd_boolean
section_has_property (segT
, frag_predicate
);
10506 static bfd_boolean
section_has_xproperty (segT
, frag_flags_fn
);
10507 static void add_xt_block_frags
10508 (segT
, xtensa_block_info
**, frag_predicate
, frag_predicate
);
10509 static bfd_boolean
xtensa_frag_flags_is_empty (const frag_flags
*);
10510 static void xtensa_frag_flags_init (frag_flags
*);
10511 static void get_frag_property_flags (const fragS
*, frag_flags
*);
10512 static flagword
frag_flags_to_number (const frag_flags
*);
10513 static void add_xt_prop_frags (segT
, xtensa_block_info
**, frag_flags_fn
);
10515 /* Set up property tables after relaxation. */
10518 xtensa_post_relax_hook (void)
10520 xtensa_move_seg_list_to_beginning (literal_head
);
10522 xtensa_find_unmarked_state_frags ();
10523 xtensa_mark_frags_for_org ();
10524 xtensa_mark_difference_of_two_symbols ();
10526 xtensa_create_property_segments (get_frag_is_literal
,
10528 XTENSA_LIT_SEC_NAME
,
10530 xtensa_create_xproperty_segments (get_frag_property_flags
,
10531 XTENSA_PROP_SEC_NAME
,
10534 if (warn_unaligned_branch_targets
)
10535 bfd_map_over_sections (stdoutput
, xtensa_find_unaligned_branch_targets
, 0);
10536 bfd_map_over_sections (stdoutput
, xtensa_find_unaligned_loops
, 0);
10540 /* This function is only meaningful after xtensa_move_literals. */
10543 get_frag_is_literal (const fragS
*fragP
)
10545 gas_assert (fragP
!= NULL
);
10546 return fragP
->tc_frag_data
.is_literal
;
10551 xtensa_create_property_segments (frag_predicate property_function
,
10552 frag_predicate end_property_function
,
10553 const char *section_name_base
,
10554 xt_section_type sec_type
)
10558 /* Walk over all of the current segments.
10559 Walk over each fragment
10560 For each non-empty fragment,
10561 Build a property record (append where possible). */
10563 for (seclist
= &stdoutput
->sections
;
10564 seclist
&& *seclist
;
10565 seclist
= &(*seclist
)->next
)
10567 segT sec
= *seclist
;
10569 if (exclude_section_from_property_tables (sec
))
10572 if (section_has_property (sec
, property_function
))
10574 segment_info_type
*xt_seg_info
;
10575 xtensa_block_info
**xt_blocks
;
10576 segT prop_sec
= xtensa_make_property_section (sec
, section_name_base
);
10578 prop_sec
->output_section
= prop_sec
;
10579 subseg_set (prop_sec
, 0);
10580 xt_seg_info
= seg_info (prop_sec
);
10581 xt_blocks
= &xt_seg_info
->tc_segment_info_data
.blocks
[sec_type
];
10583 /* Walk over all of the frchains here and add new sections. */
10584 add_xt_block_frags (sec
, xt_blocks
, property_function
,
10585 end_property_function
);
10589 /* Now we fill them out.... */
10591 for (seclist
= &stdoutput
->sections
;
10592 seclist
&& *seclist
;
10593 seclist
= &(*seclist
)->next
)
10595 segment_info_type
*seginfo
;
10596 xtensa_block_info
*block
;
10597 segT sec
= *seclist
;
10599 seginfo
= seg_info (sec
);
10600 block
= seginfo
->tc_segment_info_data
.blocks
[sec_type
];
10604 xtensa_block_info
*cur_block
;
10606 bfd_size_type rec_size
;
10608 for (cur_block
= block
; cur_block
; cur_block
= cur_block
->next
)
10611 rec_size
= num_recs
* 8;
10612 bfd_set_section_size (stdoutput
, sec
, rec_size
);
10619 subseg_set (sec
, 0);
10620 frag_data
= frag_more (rec_size
);
10622 for (i
= 0; i
< num_recs
; i
++)
10626 /* Write the fixup. */
10627 gas_assert (cur_block
);
10628 fix
= fix_new (frag_now
, i
* 8, 4,
10629 section_symbol (cur_block
->sec
),
10631 FALSE
, BFD_RELOC_32
);
10632 fix
->fx_file
= "<internal>";
10635 /* Write the length. */
10636 md_number_to_chars (&frag_data
[4 + i
* 8],
10637 cur_block
->size
, 4);
10638 cur_block
= cur_block
->next
;
10640 frag_wane (frag_now
);
10642 frag_wane (frag_now
);
10650 xtensa_create_xproperty_segments (frag_flags_fn flag_fn
,
10651 const char *section_name_base
,
10652 xt_section_type sec_type
)
10656 /* Walk over all of the current segments.
10657 Walk over each fragment.
10658 For each fragment that has instructions,
10659 build an instruction record (append where possible). */
10661 for (seclist
= &stdoutput
->sections
;
10662 seclist
&& *seclist
;
10663 seclist
= &(*seclist
)->next
)
10665 segT sec
= *seclist
;
10667 if (exclude_section_from_property_tables (sec
))
10670 if (section_has_xproperty (sec
, flag_fn
))
10672 segment_info_type
*xt_seg_info
;
10673 xtensa_block_info
**xt_blocks
;
10674 segT prop_sec
= xtensa_make_property_section (sec
, section_name_base
);
10676 prop_sec
->output_section
= prop_sec
;
10677 subseg_set (prop_sec
, 0);
10678 xt_seg_info
= seg_info (prop_sec
);
10679 xt_blocks
= &xt_seg_info
->tc_segment_info_data
.blocks
[sec_type
];
10681 /* Walk over all of the frchains here and add new sections. */
10682 add_xt_prop_frags (sec
, xt_blocks
, flag_fn
);
10686 /* Now we fill them out.... */
10688 for (seclist
= &stdoutput
->sections
;
10689 seclist
&& *seclist
;
10690 seclist
= &(*seclist
)->next
)
10692 segment_info_type
*seginfo
;
10693 xtensa_block_info
*block
;
10694 segT sec
= *seclist
;
10696 seginfo
= seg_info (sec
);
10697 block
= seginfo
->tc_segment_info_data
.blocks
[sec_type
];
10701 xtensa_block_info
*cur_block
;
10703 bfd_size_type rec_size
;
10705 for (cur_block
= block
; cur_block
; cur_block
= cur_block
->next
)
10708 rec_size
= num_recs
* (8 + 4);
10709 bfd_set_section_size (stdoutput
, sec
, rec_size
);
10710 /* elf_section_data (sec)->this_hdr.sh_entsize = 12; */
10717 subseg_set (sec
, 0);
10718 frag_data
= frag_more (rec_size
);
10720 for (i
= 0; i
< num_recs
; i
++)
10724 /* Write the fixup. */
10725 gas_assert (cur_block
);
10726 fix
= fix_new (frag_now
, i
* 12, 4,
10727 section_symbol (cur_block
->sec
),
10729 FALSE
, BFD_RELOC_32
);
10730 fix
->fx_file
= "<internal>";
10733 /* Write the length. */
10734 md_number_to_chars (&frag_data
[4 + i
* 12],
10735 cur_block
->size
, 4);
10736 md_number_to_chars (&frag_data
[8 + i
* 12],
10737 frag_flags_to_number (&cur_block
->flags
),
10738 sizeof (flagword
));
10739 cur_block
= cur_block
->next
;
10741 frag_wane (frag_now
);
10743 frag_wane (frag_now
);
10751 exclude_section_from_property_tables (segT sec
)
10753 flagword flags
= bfd_get_section_flags (stdoutput
, sec
);
10755 /* Sections that don't contribute to the memory footprint are excluded. */
10756 if ((flags
& SEC_DEBUGGING
)
10757 || !(flags
& SEC_ALLOC
)
10758 || (flags
& SEC_MERGE
))
10761 /* Linker cie and fde optimizations mess up property entries for
10762 eh_frame sections, but there is nothing inside them relevant to
10763 property tables anyway. */
10764 if (strcmp (sec
->name
, ".eh_frame") == 0)
10772 section_has_property (segT sec
, frag_predicate property_function
)
10774 segment_info_type
*seginfo
= seg_info (sec
);
10777 if (seginfo
&& seginfo
->frchainP
)
10779 for (fragP
= seginfo
->frchainP
->frch_root
; fragP
; fragP
= fragP
->fr_next
)
10781 if (property_function (fragP
)
10782 && (fragP
->fr_type
!= rs_fill
|| fragP
->fr_fix
!= 0))
10791 section_has_xproperty (segT sec
, frag_flags_fn property_function
)
10793 segment_info_type
*seginfo
= seg_info (sec
);
10796 if (seginfo
&& seginfo
->frchainP
)
10798 for (fragP
= seginfo
->frchainP
->frch_root
; fragP
; fragP
= fragP
->fr_next
)
10800 frag_flags prop_flags
;
10801 property_function (fragP
, &prop_flags
);
10802 if (!xtensa_frag_flags_is_empty (&prop_flags
))
10810 /* Two types of block sections exist right now: literal and insns. */
10813 add_xt_block_frags (segT sec
,
10814 xtensa_block_info
**xt_block
,
10815 frag_predicate property_function
,
10816 frag_predicate end_property_function
)
10820 /* Build it if needed. */
10821 while (*xt_block
!= NULL
)
10822 xt_block
= &(*xt_block
)->next
;
10823 /* We are either at NULL at the beginning or at the end. */
10825 /* Walk through the frags. */
10826 if (seg_info (sec
)->frchainP
)
10828 for (fragP
= seg_info (sec
)->frchainP
->frch_root
;
10830 fragP
= fragP
->fr_next
)
10832 if (property_function (fragP
)
10833 && (fragP
->fr_type
!= rs_fill
|| fragP
->fr_fix
!= 0))
10835 if (*xt_block
!= NULL
)
10837 if ((*xt_block
)->offset
+ (*xt_block
)->size
10838 == fragP
->fr_address
)
10839 (*xt_block
)->size
+= fragP
->fr_fix
;
10841 xt_block
= &((*xt_block
)->next
);
10843 if (*xt_block
== NULL
)
10845 xtensa_block_info
*new_block
= (xtensa_block_info
*)
10846 xmalloc (sizeof (xtensa_block_info
));
10847 new_block
->sec
= sec
;
10848 new_block
->offset
= fragP
->fr_address
;
10849 new_block
->size
= fragP
->fr_fix
;
10850 new_block
->next
= NULL
;
10851 xtensa_frag_flags_init (&new_block
->flags
);
10852 *xt_block
= new_block
;
10854 if (end_property_function
10855 && end_property_function (fragP
))
10857 xt_block
= &((*xt_block
)->next
);
10865 /* Break the encapsulation of add_xt_prop_frags here. */
10868 xtensa_frag_flags_is_empty (const frag_flags
*prop_flags
)
10870 if (prop_flags
->is_literal
10871 || prop_flags
->is_insn
10872 || prop_flags
->is_data
10873 || prop_flags
->is_unreachable
)
10880 xtensa_frag_flags_init (frag_flags
*prop_flags
)
10882 memset (prop_flags
, 0, sizeof (frag_flags
));
10887 get_frag_property_flags (const fragS
*fragP
, frag_flags
*prop_flags
)
10889 xtensa_frag_flags_init (prop_flags
);
10890 if (fragP
->tc_frag_data
.is_literal
)
10891 prop_flags
->is_literal
= TRUE
;
10892 if (fragP
->tc_frag_data
.is_specific_opcode
10893 || fragP
->tc_frag_data
.is_no_transform
)
10895 prop_flags
->is_no_transform
= TRUE
;
10896 if (xtensa_frag_flags_is_empty (prop_flags
))
10897 prop_flags
->is_data
= TRUE
;
10899 if (fragP
->tc_frag_data
.is_unreachable
)
10900 prop_flags
->is_unreachable
= TRUE
;
10901 else if (fragP
->tc_frag_data
.is_insn
)
10903 prop_flags
->is_insn
= TRUE
;
10904 if (fragP
->tc_frag_data
.is_loop_target
)
10905 prop_flags
->insn
.is_loop_target
= TRUE
;
10906 if (fragP
->tc_frag_data
.is_branch_target
)
10907 prop_flags
->insn
.is_branch_target
= TRUE
;
10908 if (fragP
->tc_frag_data
.is_no_density
)
10909 prop_flags
->insn
.is_no_density
= TRUE
;
10910 if (fragP
->tc_frag_data
.use_absolute_literals
)
10911 prop_flags
->insn
.is_abslit
= TRUE
;
10913 if (fragP
->tc_frag_data
.is_align
)
10915 prop_flags
->is_align
= TRUE
;
10916 prop_flags
->alignment
= fragP
->tc_frag_data
.alignment
;
10917 if (xtensa_frag_flags_is_empty (prop_flags
))
10918 prop_flags
->is_data
= TRUE
;
10924 frag_flags_to_number (const frag_flags
*prop_flags
)
10927 if (prop_flags
->is_literal
)
10928 num
|= XTENSA_PROP_LITERAL
;
10929 if (prop_flags
->is_insn
)
10930 num
|= XTENSA_PROP_INSN
;
10931 if (prop_flags
->is_data
)
10932 num
|= XTENSA_PROP_DATA
;
10933 if (prop_flags
->is_unreachable
)
10934 num
|= XTENSA_PROP_UNREACHABLE
;
10935 if (prop_flags
->insn
.is_loop_target
)
10936 num
|= XTENSA_PROP_INSN_LOOP_TARGET
;
10937 if (prop_flags
->insn
.is_branch_target
)
10939 num
|= XTENSA_PROP_INSN_BRANCH_TARGET
;
10940 num
= SET_XTENSA_PROP_BT_ALIGN (num
, prop_flags
->insn
.bt_align_priority
);
10943 if (prop_flags
->insn
.is_no_density
)
10944 num
|= XTENSA_PROP_INSN_NO_DENSITY
;
10945 if (prop_flags
->is_no_transform
)
10946 num
|= XTENSA_PROP_NO_TRANSFORM
;
10947 if (prop_flags
->insn
.is_no_reorder
)
10948 num
|= XTENSA_PROP_INSN_NO_REORDER
;
10949 if (prop_flags
->insn
.is_abslit
)
10950 num
|= XTENSA_PROP_INSN_ABSLIT
;
10952 if (prop_flags
->is_align
)
10954 num
|= XTENSA_PROP_ALIGN
;
10955 num
= SET_XTENSA_PROP_ALIGNMENT (num
, prop_flags
->alignment
);
10963 xtensa_frag_flags_combinable (const frag_flags
*prop_flags_1
,
10964 const frag_flags
*prop_flags_2
)
10966 /* Cannot combine with an end marker. */
10968 if (prop_flags_1
->is_literal
!= prop_flags_2
->is_literal
)
10970 if (prop_flags_1
->is_insn
!= prop_flags_2
->is_insn
)
10972 if (prop_flags_1
->is_data
!= prop_flags_2
->is_data
)
10975 if (prop_flags_1
->is_insn
)
10977 /* Properties of the beginning of the frag. */
10978 if (prop_flags_2
->insn
.is_loop_target
)
10980 if (prop_flags_2
->insn
.is_branch_target
)
10982 if (prop_flags_1
->insn
.is_no_density
!=
10983 prop_flags_2
->insn
.is_no_density
)
10985 if (prop_flags_1
->is_no_transform
!=
10986 prop_flags_2
->is_no_transform
)
10988 if (prop_flags_1
->insn
.is_no_reorder
!=
10989 prop_flags_2
->insn
.is_no_reorder
)
10991 if (prop_flags_1
->insn
.is_abslit
!=
10992 prop_flags_2
->insn
.is_abslit
)
10996 if (prop_flags_1
->is_align
)
11004 xt_block_aligned_size (const xtensa_block_info
*xt_block
)
11007 unsigned align_bits
;
11009 if (!xt_block
->flags
.is_align
)
11010 return xt_block
->size
;
11012 end_addr
= xt_block
->offset
+ xt_block
->size
;
11013 align_bits
= xt_block
->flags
.alignment
;
11014 end_addr
= ((end_addr
+ ((1 << align_bits
) -1)) >> align_bits
) << align_bits
;
11015 return end_addr
- xt_block
->offset
;
11020 xtensa_xt_block_combine (xtensa_block_info
*xt_block
,
11021 const xtensa_block_info
*xt_block_2
)
11023 if (xt_block
->sec
!= xt_block_2
->sec
)
11025 if (xt_block
->offset
+ xt_block_aligned_size (xt_block
)
11026 != xt_block_2
->offset
)
11029 if (xt_block_2
->size
== 0
11030 && (!xt_block_2
->flags
.is_unreachable
11031 || xt_block
->flags
.is_unreachable
))
11033 if (xt_block_2
->flags
.is_align
11034 && xt_block
->flags
.is_align
)
11036 /* Nothing needed. */
11037 if (xt_block
->flags
.alignment
>= xt_block_2
->flags
.alignment
)
11042 if (xt_block_2
->flags
.is_align
)
11044 /* Push alignment to previous entry. */
11045 xt_block
->flags
.is_align
= xt_block_2
->flags
.is_align
;
11046 xt_block
->flags
.alignment
= xt_block_2
->flags
.alignment
;
11051 if (!xtensa_frag_flags_combinable (&xt_block
->flags
,
11052 &xt_block_2
->flags
))
11055 xt_block
->size
+= xt_block_2
->size
;
11057 if (xt_block_2
->flags
.is_align
)
11059 xt_block
->flags
.is_align
= TRUE
;
11060 xt_block
->flags
.alignment
= xt_block_2
->flags
.alignment
;
11068 add_xt_prop_frags (segT sec
,
11069 xtensa_block_info
**xt_block
,
11070 frag_flags_fn property_function
)
11074 /* Build it if needed. */
11075 while (*xt_block
!= NULL
)
11077 xt_block
= &(*xt_block
)->next
;
11079 /* We are either at NULL at the beginning or at the end. */
11081 /* Walk through the frags. */
11082 if (seg_info (sec
)->frchainP
)
11084 for (fragP
= seg_info (sec
)->frchainP
->frch_root
; fragP
;
11085 fragP
= fragP
->fr_next
)
11087 xtensa_block_info tmp_block
;
11088 tmp_block
.sec
= sec
;
11089 tmp_block
.offset
= fragP
->fr_address
;
11090 tmp_block
.size
= fragP
->fr_fix
;
11091 tmp_block
.next
= NULL
;
11092 property_function (fragP
, &tmp_block
.flags
);
11094 if (!xtensa_frag_flags_is_empty (&tmp_block
.flags
))
11095 /* && fragP->fr_fix != 0) */
11097 if ((*xt_block
) == NULL
11098 || !xtensa_xt_block_combine (*xt_block
, &tmp_block
))
11100 xtensa_block_info
*new_block
;
11101 if ((*xt_block
) != NULL
)
11102 xt_block
= &(*xt_block
)->next
;
11103 new_block
= (xtensa_block_info
*)
11104 xmalloc (sizeof (xtensa_block_info
));
11105 *new_block
= tmp_block
;
11106 *xt_block
= new_block
;
11114 /* op_placement_info_table */
11116 /* op_placement_info makes it easier to determine which
11117 ops can go in which slots. */
11120 init_op_placement_info_table (void)
11122 xtensa_isa isa
= xtensa_default_isa
;
11123 xtensa_insnbuf ibuf
= xtensa_insnbuf_alloc (isa
);
11124 xtensa_opcode opcode
;
11127 int num_opcodes
= xtensa_isa_num_opcodes (isa
);
11129 op_placement_table
= (op_placement_info_table
)
11130 xmalloc (sizeof (op_placement_info
) * num_opcodes
);
11131 gas_assert (xtensa_isa_num_formats (isa
) < MAX_FORMATS
);
11133 for (opcode
= 0; opcode
< num_opcodes
; opcode
++)
11135 op_placement_info
*opi
= &op_placement_table
[opcode
];
11136 /* FIXME: Make tinsn allocation dynamic. */
11137 if (xtensa_opcode_num_operands (isa
, opcode
) > MAX_INSN_ARGS
)
11138 as_fatal (_("too many operands in instruction"));
11139 opi
->narrowest
= XTENSA_UNDEFINED
;
11140 opi
->narrowest_size
= 0x7F;
11141 opi
->narrowest_slot
= 0;
11143 opi
->num_formats
= 0;
11145 for (fmt
= 0; fmt
< xtensa_isa_num_formats (isa
); fmt
++)
11147 opi
->slots
[fmt
] = 0;
11148 for (slot
= 0; slot
< xtensa_format_num_slots (isa
, fmt
); slot
++)
11150 if (xtensa_opcode_encode (isa
, fmt
, slot
, ibuf
, opcode
) == 0)
11152 int fmt_length
= xtensa_format_length (isa
, fmt
);
11154 set_bit (fmt
, opi
->formats
);
11155 set_bit (slot
, opi
->slots
[fmt
]);
11156 if (fmt_length
< opi
->narrowest_size
11157 || (fmt_length
== opi
->narrowest_size
11158 && (xtensa_format_num_slots (isa
, fmt
)
11159 < xtensa_format_num_slots (isa
,
11162 opi
->narrowest
= fmt
;
11163 opi
->narrowest_size
= fmt_length
;
11164 opi
->narrowest_slot
= slot
;
11169 opi
->num_formats
++;
11172 xtensa_insnbuf_free (isa
, ibuf
);
11177 opcode_fits_format_slot (xtensa_opcode opcode
, xtensa_format fmt
, int slot
)
11179 return bit_is_set (slot
, op_placement_table
[opcode
].slots
[fmt
]);
11183 /* If the opcode is available in a single slot format, return its size. */
11186 xg_get_single_size (xtensa_opcode opcode
)
11188 return op_placement_table
[opcode
].narrowest_size
;
11192 static xtensa_format
11193 xg_get_single_format (xtensa_opcode opcode
)
11195 return op_placement_table
[opcode
].narrowest
;
11200 xg_get_single_slot (xtensa_opcode opcode
)
11202 return op_placement_table
[opcode
].narrowest_slot
;
11206 /* Instruction Stack Functions (from "xtensa-istack.h"). */
11209 istack_init (IStack
*stack
)
11211 memset (stack
, 0, sizeof (IStack
));
11217 istack_empty (IStack
*stack
)
11219 return (stack
->ninsn
== 0);
11224 istack_full (IStack
*stack
)
11226 return (stack
->ninsn
== MAX_ISTACK
);
11230 /* Return a pointer to the top IStack entry.
11231 It is an error to call this if istack_empty () is TRUE. */
11234 istack_top (IStack
*stack
)
11236 int rec
= stack
->ninsn
- 1;
11237 gas_assert (!istack_empty (stack
));
11238 return &stack
->insn
[rec
];
11242 /* Add a new TInsn to an IStack.
11243 It is an error to call this if istack_full () is TRUE. */
11246 istack_push (IStack
*stack
, TInsn
*insn
)
11248 int rec
= stack
->ninsn
;
11249 gas_assert (!istack_full (stack
));
11250 stack
->insn
[rec
] = *insn
;
11255 /* Clear space for the next TInsn on the IStack and return a pointer
11256 to it. It is an error to call this if istack_full () is TRUE. */
11259 istack_push_space (IStack
*stack
)
11261 int rec
= stack
->ninsn
;
11263 gas_assert (!istack_full (stack
));
11264 insn
= &stack
->insn
[rec
];
11271 /* Remove the last pushed instruction. It is an error to call this if
11272 istack_empty () returns TRUE. */
11275 istack_pop (IStack
*stack
)
11277 int rec
= stack
->ninsn
- 1;
11278 gas_assert (!istack_empty (stack
));
11280 tinsn_init (&stack
->insn
[rec
]);
11284 /* TInsn functions. */
11287 tinsn_init (TInsn
*dst
)
11289 memset (dst
, 0, sizeof (TInsn
));
11293 /* Return TRUE if ANY of the operands in the insn are symbolic. */
11296 tinsn_has_symbolic_operands (const TInsn
*insn
)
11299 int n
= insn
->ntok
;
11301 gas_assert (insn
->insn_type
== ITYPE_INSN
);
11303 for (i
= 0; i
< n
; ++i
)
11305 switch (insn
->tok
[i
].X_op
)
11319 tinsn_has_invalid_symbolic_operands (const TInsn
*insn
)
11321 xtensa_isa isa
= xtensa_default_isa
;
11323 int n
= insn
->ntok
;
11325 gas_assert (insn
->insn_type
== ITYPE_INSN
);
11327 for (i
= 0; i
< n
; ++i
)
11329 switch (insn
->tok
[i
].X_op
)
11337 /* Errors for these types are caught later. */
11342 /* Symbolic immediates are only allowed on the last immediate
11343 operand. At this time, CONST16 is the only opcode where we
11344 support non-PC-relative relocations. */
11345 if (i
!= get_relaxable_immed (insn
->opcode
)
11346 || (xtensa_operand_is_PCrelative (isa
, insn
->opcode
, i
) != 1
11347 && insn
->opcode
!= xtensa_const16_opcode
))
11349 as_bad (_("invalid symbolic operand"));
11358 /* For assembly code with complex expressions (e.g. subtraction),
11359 we have to build them in the literal pool so that
11360 their results are calculated correctly after relaxation.
11361 The relaxation only handles expressions that
11362 boil down to SYMBOL + OFFSET. */
11365 tinsn_has_complex_operands (const TInsn
*insn
)
11368 int n
= insn
->ntok
;
11369 gas_assert (insn
->insn_type
== ITYPE_INSN
);
11370 for (i
= 0; i
< n
; ++i
)
11372 switch (insn
->tok
[i
].X_op
)
11388 /* Encode a TInsn opcode and its constant operands into slotbuf.
11389 Return TRUE if there is a symbol in the immediate field. This
11390 function assumes that:
11391 1) The number of operands are correct.
11392 2) The insn_type is ITYPE_INSN.
11393 3) The opcode can be encoded in the specified format and slot.
11394 4) Operands are either O_constant or O_symbol, and all constants fit. */
11397 tinsn_to_slotbuf (xtensa_format fmt
,
11400 xtensa_insnbuf slotbuf
)
11402 xtensa_isa isa
= xtensa_default_isa
;
11403 xtensa_opcode opcode
= tinsn
->opcode
;
11404 bfd_boolean has_fixup
= FALSE
;
11405 int noperands
= xtensa_opcode_num_operands (isa
, opcode
);
11408 gas_assert (tinsn
->insn_type
== ITYPE_INSN
);
11409 if (noperands
!= tinsn
->ntok
)
11410 as_fatal (_("operand number mismatch"));
11412 if (xtensa_opcode_encode (isa
, fmt
, slot
, slotbuf
, opcode
))
11414 as_bad (_("cannot encode opcode \"%s\" in the given format \"%s\""),
11415 xtensa_opcode_name (isa
, opcode
), xtensa_format_name (isa
, fmt
));
11419 for (i
= 0; i
< noperands
; i
++)
11421 expressionS
*expr
= &tinsn
->tok
[i
];
11427 switch (expr
->X_op
)
11430 if (xtensa_operand_is_visible (isa
, opcode
, i
) == 0)
11432 /* The register number has already been checked in
11433 expression_maybe_register, so we don't need to check here. */
11434 opnd_value
= expr
->X_add_number
;
11435 (void) xtensa_operand_encode (isa
, opcode
, i
, &opnd_value
);
11436 rc
= xtensa_operand_set_field (isa
, opcode
, i
, fmt
, slot
, slotbuf
,
11439 as_warn (_("xtensa-isa failure: %s"), xtensa_isa_error_msg (isa
));
11443 if (xtensa_operand_is_visible (isa
, opcode
, i
) == 0)
11445 as_where (&file_name
, &line
);
11446 /* It is a constant and we called this function
11447 then we have to try to fit it. */
11448 xtensa_insnbuf_set_operand (slotbuf
, fmt
, slot
, opcode
, i
,
11449 expr
->X_add_number
, file_name
, line
);
11462 /* Encode a single TInsn into an insnbuf. If the opcode can only be encoded
11463 into a multi-slot instruction, fill the other slots with NOPs.
11464 Return TRUE if there is a symbol in the immediate field. See also the
11465 assumptions listed for tinsn_to_slotbuf. */
11468 tinsn_to_insnbuf (TInsn
*tinsn
, xtensa_insnbuf insnbuf
)
11470 static xtensa_insnbuf slotbuf
= 0;
11471 static vliw_insn vinsn
;
11472 xtensa_isa isa
= xtensa_default_isa
;
11473 bfd_boolean has_fixup
= FALSE
;
11478 slotbuf
= xtensa_insnbuf_alloc (isa
);
11479 xg_init_vinsn (&vinsn
);
11482 xg_clear_vinsn (&vinsn
);
11484 bundle_tinsn (tinsn
, &vinsn
);
11486 xtensa_format_encode (isa
, vinsn
.format
, insnbuf
);
11488 for (i
= 0; i
< vinsn
.num_slots
; i
++)
11490 /* Only one slot may have a fix-up because the rest contains NOPs. */
11492 tinsn_to_slotbuf (vinsn
.format
, i
, &vinsn
.slots
[i
], vinsn
.slotbuf
[i
]);
11493 xtensa_format_set_slot (isa
, vinsn
.format
, i
, insnbuf
, vinsn
.slotbuf
[i
]);
11500 /* Check the instruction arguments. Return TRUE on failure. */
11503 tinsn_check_arguments (const TInsn
*insn
)
11505 xtensa_isa isa
= xtensa_default_isa
;
11506 xtensa_opcode opcode
= insn
->opcode
;
11507 xtensa_regfile t1_regfile
, t2_regfile
;
11508 int t1_reg
, t2_reg
;
11509 int t1_base_reg
, t1_last_reg
;
11510 int t2_base_reg
, t2_last_reg
;
11511 char t1_inout
, t2_inout
;
11514 if (opcode
== XTENSA_UNDEFINED
)
11516 as_bad (_("invalid opcode"));
11520 if (xtensa_opcode_num_operands (isa
, opcode
) > insn
->ntok
)
11522 as_bad (_("too few operands"));
11526 if (xtensa_opcode_num_operands (isa
, opcode
) < insn
->ntok
)
11528 as_bad (_("too many operands"));
11532 /* Check registers. */
11533 for (j
= 0; j
< insn
->ntok
; j
++)
11535 if (xtensa_operand_is_register (isa
, insn
->opcode
, j
) != 1)
11538 t2_regfile
= xtensa_operand_regfile (isa
, insn
->opcode
, j
);
11539 t2_base_reg
= insn
->tok
[j
].X_add_number
;
11541 = t2_base_reg
+ xtensa_operand_num_regs (isa
, insn
->opcode
, j
);
11543 for (i
= 0; i
< insn
->ntok
; i
++)
11548 if (xtensa_operand_is_register (isa
, insn
->opcode
, i
) != 1)
11551 t1_regfile
= xtensa_operand_regfile (isa
, insn
->opcode
, i
);
11553 if (t1_regfile
!= t2_regfile
)
11556 t1_inout
= xtensa_operand_inout (isa
, insn
->opcode
, i
);
11557 t2_inout
= xtensa_operand_inout (isa
, insn
->opcode
, j
);
11559 t1_base_reg
= insn
->tok
[i
].X_add_number
;
11560 t1_last_reg
= (t1_base_reg
11561 + xtensa_operand_num_regs (isa
, insn
->opcode
, i
));
11563 for (t1_reg
= t1_base_reg
; t1_reg
< t1_last_reg
; t1_reg
++)
11565 for (t2_reg
= t2_base_reg
; t2_reg
< t2_last_reg
; t2_reg
++)
11567 if (t1_reg
!= t2_reg
)
11570 if (t1_inout
!= 'i' && t2_inout
!= 'i')
11572 as_bad (_("multiple writes to the same register"));
11583 /* Load an instruction from its encoded form. */
11586 tinsn_from_chars (TInsn
*tinsn
, char *f
, int slot
)
11590 xg_init_vinsn (&vinsn
);
11591 vinsn_from_chars (&vinsn
, f
);
11593 *tinsn
= vinsn
.slots
[slot
];
11594 xg_free_vinsn (&vinsn
);
11599 tinsn_from_insnbuf (TInsn
*tinsn
,
11600 xtensa_insnbuf slotbuf
,
11605 xtensa_isa isa
= xtensa_default_isa
;
11607 /* Find the immed. */
11608 tinsn_init (tinsn
);
11609 tinsn
->insn_type
= ITYPE_INSN
;
11610 tinsn
->is_specific_opcode
= FALSE
; /* must not be specific */
11611 tinsn
->opcode
= xtensa_opcode_decode (isa
, fmt
, slot
, slotbuf
);
11612 tinsn
->ntok
= xtensa_opcode_num_operands (isa
, tinsn
->opcode
);
11613 for (i
= 0; i
< tinsn
->ntok
; i
++)
11615 set_expr_const (&tinsn
->tok
[i
],
11616 xtensa_insnbuf_get_operand (slotbuf
, fmt
, slot
,
11617 tinsn
->opcode
, i
));
11622 /* Read the value of the relaxable immed from the fr_symbol and fr_offset. */
11625 tinsn_immed_from_frag (TInsn
*tinsn
, fragS
*fragP
, int slot
)
11627 xtensa_opcode opcode
= tinsn
->opcode
;
11630 if (fragP
->tc_frag_data
.slot_symbols
[slot
])
11632 opnum
= get_relaxable_immed (opcode
);
11633 gas_assert (opnum
>= 0);
11634 set_expr_symbol_offset (&tinsn
->tok
[opnum
],
11635 fragP
->tc_frag_data
.slot_symbols
[slot
],
11636 fragP
->tc_frag_data
.slot_offsets
[slot
]);
11638 tinsn
->extra_arg
= fragP
->tc_frag_data
.free_reg
[slot
];
11643 get_num_stack_text_bytes (IStack
*istack
)
11646 int text_bytes
= 0;
11648 for (i
= 0; i
< istack
->ninsn
; i
++)
11650 TInsn
*tinsn
= &istack
->insn
[i
];
11651 if (tinsn
->insn_type
== ITYPE_INSN
)
11652 text_bytes
+= xg_get_single_size (tinsn
->opcode
);
11659 get_num_stack_literal_bytes (IStack
*istack
)
11664 for (i
= 0; i
< istack
->ninsn
; i
++)
11666 TInsn
*tinsn
= &istack
->insn
[i
];
11667 if (tinsn
->insn_type
== ITYPE_LITERAL
&& tinsn
->ntok
== 1)
11674 /* vliw_insn functions. */
11677 xg_init_vinsn (vliw_insn
*v
)
11680 xtensa_isa isa
= xtensa_default_isa
;
11682 xg_clear_vinsn (v
);
11684 v
->insnbuf
= xtensa_insnbuf_alloc (isa
);
11685 if (v
->insnbuf
== NULL
)
11686 as_fatal (_("out of memory"));
11688 for (i
= 0; i
< config_max_slots
; i
++)
11690 v
->slotbuf
[i
] = xtensa_insnbuf_alloc (isa
);
11691 if (v
->slotbuf
[i
] == NULL
)
11692 as_fatal (_("out of memory"));
11698 xg_clear_vinsn (vliw_insn
*v
)
11702 memset (v
, 0, offsetof (vliw_insn
, slots
)
11703 + sizeof(TInsn
) * config_max_slots
);
11705 v
->format
= XTENSA_UNDEFINED
;
11707 v
->inside_bundle
= FALSE
;
11709 if (xt_saved_debug_type
!= DEBUG_NONE
)
11710 debug_type
= xt_saved_debug_type
;
11712 for (i
= 0; i
< config_max_slots
; i
++)
11713 v
->slots
[i
].opcode
= XTENSA_UNDEFINED
;
11718 xg_copy_vinsn (vliw_insn
*dst
, vliw_insn
*src
)
11721 offsetof(vliw_insn
, slots
) + src
->num_slots
* sizeof(TInsn
));
11722 dst
->insnbuf
= src
->insnbuf
;
11723 memcpy (dst
->slotbuf
, src
->slotbuf
, src
->num_slots
* sizeof(xtensa_insnbuf
));
11728 vinsn_has_specific_opcodes (vliw_insn
*v
)
11732 for (i
= 0; i
< v
->num_slots
; i
++)
11734 if (v
->slots
[i
].is_specific_opcode
)
11742 xg_free_vinsn (vliw_insn
*v
)
11745 xtensa_insnbuf_free (xtensa_default_isa
, v
->insnbuf
);
11746 for (i
= 0; i
< config_max_slots
; i
++)
11747 xtensa_insnbuf_free (xtensa_default_isa
, v
->slotbuf
[i
]);
11751 /* Encode a vliw_insn into an insnbuf. Return TRUE if there are any symbolic
11752 operands. See also the assumptions listed for tinsn_to_slotbuf. */
11755 vinsn_to_insnbuf (vliw_insn
*vinsn
,
11758 bfd_boolean record_fixup
)
11760 xtensa_isa isa
= xtensa_default_isa
;
11761 xtensa_format fmt
= vinsn
->format
;
11762 xtensa_insnbuf insnbuf
= vinsn
->insnbuf
;
11764 bfd_boolean has_fixup
= FALSE
;
11766 xtensa_format_encode (isa
, fmt
, insnbuf
);
11768 for (slot
= 0; slot
< vinsn
->num_slots
; slot
++)
11770 TInsn
*tinsn
= &vinsn
->slots
[slot
];
11771 expressionS
*extra_arg
= &tinsn
->extra_arg
;
11772 bfd_boolean tinsn_has_fixup
=
11773 tinsn_to_slotbuf (vinsn
->format
, slot
, tinsn
,
11774 vinsn
->slotbuf
[slot
]);
11776 xtensa_format_set_slot (isa
, fmt
, slot
,
11777 insnbuf
, vinsn
->slotbuf
[slot
]);
11778 if (extra_arg
->X_op
!= O_illegal
&& extra_arg
->X_op
!= O_register
)
11780 if (vinsn
->num_slots
!= 1)
11781 as_bad (_("TLS relocation not allowed in FLIX bundle"));
11782 else if (record_fixup
)
11783 /* Instructions that generate TLS relocations should always be
11784 relaxed in the front-end. If "record_fixup" is set, then this
11785 function is being called during back-end relaxation, so flag
11786 the unexpected behavior as an error. */
11787 as_bad (_("unexpected TLS relocation"));
11789 fix_new (fragP
, frag_offset
- fragP
->fr_literal
,
11790 xtensa_format_length (isa
, fmt
),
11791 extra_arg
->X_add_symbol
, extra_arg
->X_add_number
,
11792 FALSE
, map_operator_to_reloc (extra_arg
->X_op
, FALSE
));
11794 if (tinsn_has_fixup
)
11797 xtensa_opcode opcode
= tinsn
->opcode
;
11798 int noperands
= xtensa_opcode_num_operands (isa
, opcode
);
11801 for (i
= 0; i
< noperands
; i
++)
11803 expressionS
* expr
= &tinsn
->tok
[i
];
11804 switch (expr
->X_op
)
11809 if (get_relaxable_immed (opcode
) == i
)
11811 /* Add a fix record for the instruction, except if this
11812 function is being called prior to relaxation, i.e.,
11813 if record_fixup is false, and the instruction might
11814 be relaxed later. */
11816 || tinsn
->is_specific_opcode
11817 || !xg_is_relaxable_insn (tinsn
, 0))
11819 xg_add_opcode_fix (tinsn
, i
, fmt
, slot
, expr
, fragP
,
11820 frag_offset
- fragP
->fr_literal
);
11824 if (expr
->X_op
!= O_symbol
)
11825 as_bad (_("invalid operand"));
11826 tinsn
->symbol
= expr
->X_add_symbol
;
11827 tinsn
->offset
= expr
->X_add_number
;
11831 as_bad (_("symbolic operand not allowed"));
11839 as_bad (_("expression too complex"));
11851 vinsn_from_chars (vliw_insn
*vinsn
, char *f
)
11853 static xtensa_insnbuf insnbuf
= NULL
;
11854 static xtensa_insnbuf slotbuf
= NULL
;
11857 xtensa_isa isa
= xtensa_default_isa
;
11861 insnbuf
= xtensa_insnbuf_alloc (isa
);
11862 slotbuf
= xtensa_insnbuf_alloc (isa
);
11865 xtensa_insnbuf_from_chars (isa
, insnbuf
, (unsigned char *) f
, 0);
11866 fmt
= xtensa_format_decode (isa
, insnbuf
);
11867 if (fmt
== XTENSA_UNDEFINED
)
11868 as_fatal (_("cannot decode instruction format"));
11869 vinsn
->format
= fmt
;
11870 vinsn
->num_slots
= xtensa_format_num_slots (isa
, fmt
);
11872 for (i
= 0; i
< vinsn
->num_slots
; i
++)
11874 TInsn
*tinsn
= &vinsn
->slots
[i
];
11875 xtensa_format_get_slot (isa
, fmt
, i
, insnbuf
, slotbuf
);
11876 tinsn_from_insnbuf (tinsn
, slotbuf
, fmt
, i
);
11881 /* Expression utilities. */
11883 /* Return TRUE if the expression is an integer constant. */
11886 expr_is_const (const expressionS
*s
)
11888 return (s
->X_op
== O_constant
);
11892 /* Get the expression constant.
11893 Calling this is illegal if expr_is_const () returns TRUE. */
11896 get_expr_const (const expressionS
*s
)
11898 gas_assert (expr_is_const (s
));
11899 return s
->X_add_number
;
11903 /* Set the expression to a constant value. */
11906 set_expr_const (expressionS
*s
, offsetT val
)
11908 s
->X_op
= O_constant
;
11909 s
->X_add_number
= val
;
11910 s
->X_add_symbol
= NULL
;
11911 s
->X_op_symbol
= NULL
;
11916 expr_is_register (const expressionS
*s
)
11918 return (s
->X_op
== O_register
);
11922 /* Get the expression constant.
11923 Calling this is illegal if expr_is_const () returns TRUE. */
11926 get_expr_register (const expressionS
*s
)
11928 gas_assert (expr_is_register (s
));
11929 return s
->X_add_number
;
11933 /* Set the expression to a symbol + constant offset. */
11936 set_expr_symbol_offset (expressionS
*s
, symbolS
*sym
, offsetT offset
)
11938 s
->X_op
= O_symbol
;
11939 s
->X_add_symbol
= sym
;
11940 s
->X_op_symbol
= NULL
; /* unused */
11941 s
->X_add_number
= offset
;
11945 /* Return TRUE if the two expressions are equal. */
11948 expr_is_equal (expressionS
*s1
, expressionS
*s2
)
11950 if (s1
->X_op
!= s2
->X_op
)
11952 if (s1
->X_add_symbol
!= s2
->X_add_symbol
)
11954 if (s1
->X_op_symbol
!= s2
->X_op_symbol
)
11956 if (s1
->X_add_number
!= s2
->X_add_number
)
11963 copy_expr (expressionS
*dst
, const expressionS
*src
)
11965 memcpy (dst
, src
, sizeof (expressionS
));
11969 /* Support for the "--rename-section" option. */
11971 struct rename_section_struct
11975 struct rename_section_struct
*next
;
11978 static struct rename_section_struct
*section_rename
;
11981 /* Parse the string "oldname=new_name(:oldname2=new_name2)*" and add
11982 entries to the section_rename list. Note: Specifying multiple
11983 renamings separated by colons is not documented and is retained only
11984 for backward compatibility. */
11987 build_section_rename (const char *arg
)
11989 struct rename_section_struct
*r
;
11990 char *this_arg
= NULL
;
11991 char *next_arg
= NULL
;
11993 for (this_arg
= xstrdup (arg
); this_arg
!= NULL
; this_arg
= next_arg
)
11995 char *old_name
, *new_name
;
11999 next_arg
= strchr (this_arg
, ':');
12007 old_name
= this_arg
;
12008 new_name
= strchr (this_arg
, '=');
12010 if (*old_name
== '\0')
12012 as_warn (_("ignoring extra '-rename-section' delimiter ':'"));
12015 if (!new_name
|| new_name
[1] == '\0')
12017 as_warn (_("ignoring invalid '-rename-section' specification: '%s'"),
12024 /* Check for invalid section renaming. */
12025 for (r
= section_rename
; r
!= NULL
; r
= r
->next
)
12027 if (strcmp (r
->old_name
, old_name
) == 0)
12028 as_bad (_("section %s renamed multiple times"), old_name
);
12029 if (strcmp (r
->new_name
, new_name
) == 0)
12030 as_bad (_("multiple sections remapped to output section %s"),
12035 r
= (struct rename_section_struct
*)
12036 xmalloc (sizeof (struct rename_section_struct
));
12037 r
->old_name
= xstrdup (old_name
);
12038 r
->new_name
= xstrdup (new_name
);
12039 r
->next
= section_rename
;
12040 section_rename
= r
;
12046 xtensa_section_rename (char *name
)
12048 struct rename_section_struct
*r
= section_rename
;
12050 for (r
= section_rename
; r
!= NULL
; r
= r
->next
)
12052 if (strcmp (r
->old_name
, name
) == 0)
12053 return r
->new_name
;