1 /* CPU data header for m32c.
3 THIS FILE IS MACHINE GENERATED WITH CGEN.
5 Copyright 1996-2009 Free Software Foundation, Inc.
7 This file is part of the GNU Binutils and/or GDB, the GNU debugger.
9 This file is free software; you can redistribute it and/or modify
10 it under the terms of the GNU General Public License as published by
11 the Free Software Foundation; either version 3, or (at your option)
14 It is distributed in the hope that it will be useful, but WITHOUT
15 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
16 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
17 License for more details.
19 You should have received a copy of the GNU General Public License along
20 with this program; if not, write to the Free Software Foundation, Inc.,
21 51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA.
28 #define CGEN_ARCH m32c
30 /* Given symbol S, return m32c_cgen_<S>. */
31 #if defined (__STDC__) || defined (ALMOST_STDC) || defined (HAVE_STRINGIZE)
32 #define CGEN_SYM(s) m32c##_cgen_##s
34 #define CGEN_SYM(s) m32c/**/_cgen_/**/s
38 /* Selected cpu families. */
39 #define HAVE_CPU_M16CBF
40 #define HAVE_CPU_M32CBF
42 #define CGEN_INSN_LSB0_P 0
44 /* Minimum size of any insn (in bytes). */
45 #define CGEN_MIN_INSN_SIZE 1
47 /* Maximum size of any insn (in bytes). */
48 #define CGEN_MAX_INSN_SIZE 10
50 #define CGEN_INT_INSN_P 0
52 /* Maximum number of syntax elements in an instruction. */
53 #define CGEN_ACTUAL_MAX_SYNTAX_ELEMENTS 21
55 /* CGEN_MNEMONIC_OPERANDS is defined if mnemonics have operands.
56 e.g. In "b,a foo" the ",a" is an operand. If mnemonics have operands
57 we can't hash on everything up to the space. */
58 #define CGEN_MNEMONIC_OPERANDS
60 /* Maximum number of fields in an instruction. */
61 #define CGEN_ACTUAL_MAX_IFMT_OPERANDS 13
67 /* Enum declaration for machine type selection. */
68 typedef enum mach_attr
{
69 MACH_BASE
, MACH_M16C
, MACH_M32C
, MACH_MAX
72 /* Enum declaration for instruction set selection. */
73 typedef enum isa_attr
{
74 ISA_M16C
, ISA_M32C
, ISA_MAX
77 /* Enum declaration for . */
78 typedef enum rl_type_attr
{
79 RL_TYPE_NONE
, RL_TYPE_JUMP
, RL_TYPE_1ADDR
, RL_TYPE_2ADDR
82 /* Number of architecture variants. */
83 #define MAX_ISAS ((int) ISA_MAX)
84 #define MAX_MACHS ((int) MACH_MAX)
88 /* Ifield attribute indices. */
90 /* Enum declaration for cgen_ifld attrs. */
91 typedef enum cgen_ifld_attr
{
92 CGEN_IFLD_VIRTUAL
, CGEN_IFLD_PCREL_ADDR
, CGEN_IFLD_ABS_ADDR
, CGEN_IFLD_RESERVED
93 , CGEN_IFLD_SIGN_OPT
, CGEN_IFLD_SIGNED
, CGEN_IFLD_END_BOOLS
, CGEN_IFLD_START_NBOOLS
= 31
94 , CGEN_IFLD_MACH
, CGEN_IFLD_ISA
, CGEN_IFLD_RL_TYPE
, CGEN_IFLD_END_NBOOLS
97 /* Number of non-boolean elements in cgen_ifld_attr. */
98 #define CGEN_IFLD_NBOOL_ATTRS (CGEN_IFLD_END_NBOOLS - CGEN_IFLD_START_NBOOLS - 1)
100 /* cgen_ifld attribute accessor macros. */
101 #define CGEN_ATTR_CGEN_IFLD_MACH_VALUE(attrs) ((attrs)->nonbool[CGEN_IFLD_MACH-CGEN_IFLD_START_NBOOLS-1].nonbitset)
102 #define CGEN_ATTR_CGEN_IFLD_ISA_VALUE(attrs) ((attrs)->nonbool[CGEN_IFLD_ISA-CGEN_IFLD_START_NBOOLS-1].bitset)
103 #define CGEN_ATTR_CGEN_IFLD_RL_TYPE_VALUE(attrs) ((attrs)->nonbool[CGEN_IFLD_RL_TYPE-CGEN_IFLD_START_NBOOLS-1].nonbitset)
104 #define CGEN_ATTR_CGEN_IFLD_VIRTUAL_VALUE(attrs) (((attrs)->bool & (1 << CGEN_IFLD_VIRTUAL)) != 0)
105 #define CGEN_ATTR_CGEN_IFLD_PCREL_ADDR_VALUE(attrs) (((attrs)->bool & (1 << CGEN_IFLD_PCREL_ADDR)) != 0)
106 #define CGEN_ATTR_CGEN_IFLD_ABS_ADDR_VALUE(attrs) (((attrs)->bool & (1 << CGEN_IFLD_ABS_ADDR)) != 0)
107 #define CGEN_ATTR_CGEN_IFLD_RESERVED_VALUE(attrs) (((attrs)->bool & (1 << CGEN_IFLD_RESERVED)) != 0)
108 #define CGEN_ATTR_CGEN_IFLD_SIGN_OPT_VALUE(attrs) (((attrs)->bool & (1 << CGEN_IFLD_SIGN_OPT)) != 0)
109 #define CGEN_ATTR_CGEN_IFLD_SIGNED_VALUE(attrs) (((attrs)->bool & (1 << CGEN_IFLD_SIGNED)) != 0)
111 /* Enum declaration for m32c ifield types. */
112 typedef enum ifield_type
{
113 M32C_F_NIL
, M32C_F_ANYOF
, M32C_F_0_1
, M32C_F_0_2
114 , M32C_F_0_3
, M32C_F_0_4
, M32C_F_1_3
, M32C_F_2_2
115 , M32C_F_3_4
, M32C_F_3_1
, M32C_F_4_1
, M32C_F_4_3
116 , M32C_F_4_4
, M32C_F_4_6
, M32C_F_5_1
, M32C_F_5_3
117 , M32C_F_6_2
, M32C_F_7_1
, M32C_F_8_1
, M32C_F_8_2
118 , M32C_F_8_3
, M32C_F_8_4
, M32C_F_8_8
, M32C_F_9_3
119 , M32C_F_9_1
, M32C_F_10_1
, M32C_F_10_2
, M32C_F_10_3
120 , M32C_F_11_1
, M32C_F_12_1
, M32C_F_12_2
, M32C_F_12_3
121 , M32C_F_12_4
, M32C_F_12_6
, M32C_F_13_3
, M32C_F_14_1
122 , M32C_F_14_2
, M32C_F_15_1
, M32C_F_16_1
, M32C_F_16_2
123 , M32C_F_16_4
, M32C_F_16_8
, M32C_F_18_1
, M32C_F_18_2
124 , M32C_F_18_3
, M32C_F_20_1
, M32C_F_20_3
, M32C_F_20_2
125 , M32C_F_20_4
, M32C_F_21_3
, M32C_F_24_2
, M32C_F_24_8
126 , M32C_F_32_16
, M32C_F_SRC16_RN
, M32C_F_SRC16_AN
, M32C_F_SRC32_AN_UNPREFIXED
127 , M32C_F_SRC32_AN_PREFIXED
, M32C_F_SRC32_RN_UNPREFIXED_QI
, M32C_F_SRC32_RN_PREFIXED_QI
, M32C_F_SRC32_RN_UNPREFIXED_HI
128 , M32C_F_SRC32_RN_PREFIXED_HI
, M32C_F_SRC32_RN_UNPREFIXED_SI
, M32C_F_SRC32_RN_PREFIXED_SI
, M32C_F_DST32_RN_EXT_UNPREFIXED
129 , M32C_F_DST16_RN
, M32C_F_DST16_RN_EXT
, M32C_F_DST16_RN_QI_S
, M32C_F_DST16_AN
130 , M32C_F_DST16_AN_S
, M32C_F_DST32_AN_UNPREFIXED
, M32C_F_DST32_AN_PREFIXED
, M32C_F_DST32_RN_UNPREFIXED_QI
131 , M32C_F_DST32_RN_PREFIXED_QI
, M32C_F_DST32_RN_UNPREFIXED_HI
, M32C_F_DST32_RN_PREFIXED_HI
, M32C_F_DST32_RN_UNPREFIXED_SI
132 , M32C_F_DST32_RN_PREFIXED_SI
, M32C_F_DST16_1_S
, M32C_F_IMM_8_S4
, M32C_F_IMM_12_S4
133 , M32C_F_IMM_13_U3
, M32C_F_IMM_20_S4
, M32C_F_IMM1_S
, M32C_F_IMM3_S
134 , M32C_F_DSP_8_U6
, M32C_F_DSP_8_U8
, M32C_F_DSP_8_S8
, M32C_F_DSP_10_U6
135 , M32C_F_DSP_16_U8
, M32C_F_DSP_16_S8
, M32C_F_DSP_24_U8
, M32C_F_DSP_24_S8
136 , M32C_F_DSP_32_U8
, M32C_F_DSP_32_S8
, M32C_F_DSP_40_U8
, M32C_F_DSP_40_S8
137 , M32C_F_DSP_48_U8
, M32C_F_DSP_48_S8
, M32C_F_DSP_56_U8
, M32C_F_DSP_56_S8
138 , M32C_F_DSP_64_U8
, M32C_F_DSP_64_S8
, M32C_F_DSP_8_U16
, M32C_F_DSP_8_S16
139 , M32C_F_DSP_16_U16
, M32C_F_DSP_16_S16
, M32C_F_DSP_24_U16
, M32C_F_DSP_24_S16
140 , M32C_F_DSP_32_U16
, M32C_F_DSP_32_S16
, M32C_F_DSP_40_U16
, M32C_F_DSP_40_S16
141 , M32C_F_DSP_48_U16
, M32C_F_DSP_48_S16
, M32C_F_DSP_64_U16
, M32C_F_DSP_8_S24
142 , M32C_F_DSP_8_U24
, M32C_F_DSP_16_U24
, M32C_F_DSP_24_U24
, M32C_F_DSP_32_U24
143 , M32C_F_DSP_40_U20
, M32C_F_DSP_40_U24
, M32C_F_DSP_40_S32
, M32C_F_DSP_48_U20
144 , M32C_F_DSP_48_U24
, M32C_F_DSP_16_S32
, M32C_F_DSP_24_S32
, M32C_F_DSP_32_S32
145 , M32C_F_DSP_48_U32
, M32C_F_DSP_48_S32
, M32C_F_DSP_56_S16
, M32C_F_DSP_64_S16
146 , M32C_F_BITNO16_S
, M32C_F_BITNO32_PREFIXED
, M32C_F_BITNO32_UNPREFIXED
, M32C_F_BITBASE16_U11_S
147 , M32C_F_BITBASE32_16_U11_UNPREFIXED
, M32C_F_BITBASE32_16_S11_UNPREFIXED
, M32C_F_BITBASE32_16_U19_UNPREFIXED
, M32C_F_BITBASE32_16_S19_UNPREFIXED
148 , M32C_F_BITBASE32_16_U27_UNPREFIXED
, M32C_F_BITBASE32_24_U11_PREFIXED
, M32C_F_BITBASE32_24_S11_PREFIXED
, M32C_F_BITBASE32_24_U19_PREFIXED
149 , M32C_F_BITBASE32_24_S19_PREFIXED
, M32C_F_BITBASE32_24_U27_PREFIXED
, M32C_F_LAB_5_3
, M32C_F_LAB32_JMP_S
150 , M32C_F_LAB_8_8
, M32C_F_LAB_8_16
, M32C_F_LAB_8_24
, M32C_F_LAB_16_8
151 , M32C_F_LAB_24_8
, M32C_F_LAB_32_8
, M32C_F_LAB_40_8
, M32C_F_COND16
152 , M32C_F_COND16J_5
, M32C_F_COND32
, M32C_F_COND32J
, M32C_F_MAX
155 #define MAX_IFLD ((int) M32C_F_MAX)
157 /* Hardware attribute indices. */
159 /* Enum declaration for cgen_hw attrs. */
160 typedef enum cgen_hw_attr
{
161 CGEN_HW_VIRTUAL
, CGEN_HW_CACHE_ADDR
, CGEN_HW_PC
, CGEN_HW_PROFILE
162 , CGEN_HW_END_BOOLS
, CGEN_HW_START_NBOOLS
= 31, CGEN_HW_MACH
, CGEN_HW_ISA
163 , CGEN_HW_RL_TYPE
, CGEN_HW_END_NBOOLS
166 /* Number of non-boolean elements in cgen_hw_attr. */
167 #define CGEN_HW_NBOOL_ATTRS (CGEN_HW_END_NBOOLS - CGEN_HW_START_NBOOLS - 1)
169 /* cgen_hw attribute accessor macros. */
170 #define CGEN_ATTR_CGEN_HW_MACH_VALUE(attrs) ((attrs)->nonbool[CGEN_HW_MACH-CGEN_HW_START_NBOOLS-1].nonbitset)
171 #define CGEN_ATTR_CGEN_HW_ISA_VALUE(attrs) ((attrs)->nonbool[CGEN_HW_ISA-CGEN_HW_START_NBOOLS-1].bitset)
172 #define CGEN_ATTR_CGEN_HW_RL_TYPE_VALUE(attrs) ((attrs)->nonbool[CGEN_HW_RL_TYPE-CGEN_HW_START_NBOOLS-1].nonbitset)
173 #define CGEN_ATTR_CGEN_HW_VIRTUAL_VALUE(attrs) (((attrs)->bool & (1 << CGEN_HW_VIRTUAL)) != 0)
174 #define CGEN_ATTR_CGEN_HW_CACHE_ADDR_VALUE(attrs) (((attrs)->bool & (1 << CGEN_HW_CACHE_ADDR)) != 0)
175 #define CGEN_ATTR_CGEN_HW_PC_VALUE(attrs) (((attrs)->bool & (1 << CGEN_HW_PC)) != 0)
176 #define CGEN_ATTR_CGEN_HW_PROFILE_VALUE(attrs) (((attrs)->bool & (1 << CGEN_HW_PROFILE)) != 0)
178 /* Enum declaration for m32c hardware types. */
179 typedef enum cgen_hw_type
{
180 HW_H_MEMORY
, HW_H_SINT
, HW_H_UINT
, HW_H_ADDR
181 , HW_H_IADDR
, HW_H_PC
, HW_H_GR
, HW_H_GR_QI
182 , HW_H_GR_HI
, HW_H_GR_SI
, HW_H_GR_EXT_QI
, HW_H_GR_EXT_HI
183 , HW_H_R0L
, HW_H_R0H
, HW_H_R1L
, HW_H_R1H
184 , HW_H_R0
, HW_H_R1
, HW_H_R2
, HW_H_R3
185 , HW_H_R0L_R0H
, HW_H_R2R0
, HW_H_R3R1
, HW_H_R1R2R0
186 , HW_H_AR
, HW_H_AR_QI
, HW_H_AR_HI
, HW_H_AR_SI
187 , HW_H_A0
, HW_H_A1
, HW_H_SB
, HW_H_FB
188 , HW_H_SP
, HW_H_SBIT
, HW_H_ZBIT
, HW_H_OBIT
189 , HW_H_CBIT
, HW_H_UBIT
, HW_H_IBIT
, HW_H_BBIT
190 , HW_H_DBIT
, HW_H_DCT0
, HW_H_DCT1
, HW_H_SVF
191 , HW_H_DRC0
, HW_H_DRC1
, HW_H_DMD0
, HW_H_DMD1
192 , HW_H_INTB
, HW_H_SVP
, HW_H_VCT
, HW_H_ISP
193 , HW_H_DMA0
, HW_H_DMA1
, HW_H_DRA0
, HW_H_DRA1
194 , HW_H_DSA0
, HW_H_DSA1
, HW_H_COND16
, HW_H_COND16C
195 , HW_H_COND16J
, HW_H_COND16J_5
, HW_H_COND32
, HW_H_CR1_32
196 , HW_H_CR2_32
, HW_H_CR3_32
, HW_H_CR_16
, HW_H_FLAGS
197 , HW_H_SHIMM
, HW_H_BIT_INDEX
, HW_H_SRC_INDEX
, HW_H_DST_INDEX
198 , HW_H_SRC_INDIRECT
, HW_H_DST_INDIRECT
, HW_H_NONE
, HW_MAX
201 #define MAX_HW ((int) HW_MAX)
203 /* Operand attribute indices. */
205 /* Enum declaration for cgen_operand attrs. */
206 typedef enum cgen_operand_attr
{
207 CGEN_OPERAND_VIRTUAL
, CGEN_OPERAND_PCREL_ADDR
, CGEN_OPERAND_ABS_ADDR
, CGEN_OPERAND_SIGN_OPT
208 , CGEN_OPERAND_SIGNED
, CGEN_OPERAND_NEGATIVE
, CGEN_OPERAND_RELAX
, CGEN_OPERAND_SEM_ONLY
209 , CGEN_OPERAND_END_BOOLS
, CGEN_OPERAND_START_NBOOLS
= 31, CGEN_OPERAND_MACH
, CGEN_OPERAND_ISA
210 , CGEN_OPERAND_RL_TYPE
, CGEN_OPERAND_END_NBOOLS
213 /* Number of non-boolean elements in cgen_operand_attr. */
214 #define CGEN_OPERAND_NBOOL_ATTRS (CGEN_OPERAND_END_NBOOLS - CGEN_OPERAND_START_NBOOLS - 1)
216 /* cgen_operand attribute accessor macros. */
217 #define CGEN_ATTR_CGEN_OPERAND_MACH_VALUE(attrs) ((attrs)->nonbool[CGEN_OPERAND_MACH-CGEN_OPERAND_START_NBOOLS-1].nonbitset)
218 #define CGEN_ATTR_CGEN_OPERAND_ISA_VALUE(attrs) ((attrs)->nonbool[CGEN_OPERAND_ISA-CGEN_OPERAND_START_NBOOLS-1].bitset)
219 #define CGEN_ATTR_CGEN_OPERAND_RL_TYPE_VALUE(attrs) ((attrs)->nonbool[CGEN_OPERAND_RL_TYPE-CGEN_OPERAND_START_NBOOLS-1].nonbitset)
220 #define CGEN_ATTR_CGEN_OPERAND_VIRTUAL_VALUE(attrs) (((attrs)->bool & (1 << CGEN_OPERAND_VIRTUAL)) != 0)
221 #define CGEN_ATTR_CGEN_OPERAND_PCREL_ADDR_VALUE(attrs) (((attrs)->bool & (1 << CGEN_OPERAND_PCREL_ADDR)) != 0)
222 #define CGEN_ATTR_CGEN_OPERAND_ABS_ADDR_VALUE(attrs) (((attrs)->bool & (1 << CGEN_OPERAND_ABS_ADDR)) != 0)
223 #define CGEN_ATTR_CGEN_OPERAND_SIGN_OPT_VALUE(attrs) (((attrs)->bool & (1 << CGEN_OPERAND_SIGN_OPT)) != 0)
224 #define CGEN_ATTR_CGEN_OPERAND_SIGNED_VALUE(attrs) (((attrs)->bool & (1 << CGEN_OPERAND_SIGNED)) != 0)
225 #define CGEN_ATTR_CGEN_OPERAND_NEGATIVE_VALUE(attrs) (((attrs)->bool & (1 << CGEN_OPERAND_NEGATIVE)) != 0)
226 #define CGEN_ATTR_CGEN_OPERAND_RELAX_VALUE(attrs) (((attrs)->bool & (1 << CGEN_OPERAND_RELAX)) != 0)
227 #define CGEN_ATTR_CGEN_OPERAND_SEM_ONLY_VALUE(attrs) (((attrs)->bool & (1 << CGEN_OPERAND_SEM_ONLY)) != 0)
229 /* Enum declaration for m32c operand types. */
230 typedef enum cgen_operand_type
{
231 M32C_OPERAND_PC
, M32C_OPERAND_SRC16RNQI
, M32C_OPERAND_SRC16RNHI
, M32C_OPERAND_SRC32RNUNPREFIXEDQI
232 , M32C_OPERAND_SRC32RNUNPREFIXEDHI
, M32C_OPERAND_SRC32RNUNPREFIXEDSI
, M32C_OPERAND_SRC32RNPREFIXEDQI
, M32C_OPERAND_SRC32RNPREFIXEDHI
233 , M32C_OPERAND_SRC32RNPREFIXEDSI
, M32C_OPERAND_SRC16AN
, M32C_OPERAND_SRC16ANQI
, M32C_OPERAND_SRC16ANHI
234 , M32C_OPERAND_SRC32ANUNPREFIXED
, M32C_OPERAND_SRC32ANUNPREFIXEDQI
, M32C_OPERAND_SRC32ANUNPREFIXEDHI
, M32C_OPERAND_SRC32ANUNPREFIXEDSI
235 , M32C_OPERAND_SRC32ANPREFIXED
, M32C_OPERAND_SRC32ANPREFIXEDQI
, M32C_OPERAND_SRC32ANPREFIXEDHI
, M32C_OPERAND_SRC32ANPREFIXEDSI
236 , M32C_OPERAND_DST16RNQI
, M32C_OPERAND_DST16RNHI
, M32C_OPERAND_DST16RNSI
, M32C_OPERAND_DST16RNEXTQI
237 , M32C_OPERAND_DST32R0QI_S
, M32C_OPERAND_DST32R0HI_S
, M32C_OPERAND_DST32RNUNPREFIXEDQI
, M32C_OPERAND_DST32RNUNPREFIXEDHI
238 , M32C_OPERAND_DST32RNUNPREFIXEDSI
, M32C_OPERAND_DST32RNEXTUNPREFIXEDQI
, M32C_OPERAND_DST32RNEXTUNPREFIXEDHI
, M32C_OPERAND_DST32RNPREFIXEDQI
239 , M32C_OPERAND_DST32RNPREFIXEDHI
, M32C_OPERAND_DST32RNPREFIXEDSI
, M32C_OPERAND_DST16RNQI_S
, M32C_OPERAND_DST16ANQI_S
240 , M32C_OPERAND_BIT16RN
, M32C_OPERAND_BIT32RNPREFIXED
, M32C_OPERAND_BIT32RNUNPREFIXED
, M32C_OPERAND_R0
241 , M32C_OPERAND_R1
, M32C_OPERAND_R2
, M32C_OPERAND_R3
, M32C_OPERAND_R0L
242 , M32C_OPERAND_R0H
, M32C_OPERAND_R2R0
, M32C_OPERAND_R3R1
, M32C_OPERAND_R1R2R0
243 , M32C_OPERAND_DST16AN
, M32C_OPERAND_DST16ANQI
, M32C_OPERAND_DST16ANHI
, M32C_OPERAND_DST16ANSI
244 , M32C_OPERAND_DST16AN_S
, M32C_OPERAND_DST32ANUNPREFIXED
, M32C_OPERAND_DST32ANUNPREFIXEDQI
, M32C_OPERAND_DST32ANUNPREFIXEDHI
245 , M32C_OPERAND_DST32ANUNPREFIXEDSI
, M32C_OPERAND_DST32ANEXTUNPREFIXED
, M32C_OPERAND_DST32ANPREFIXED
, M32C_OPERAND_DST32ANPREFIXEDQI
246 , M32C_OPERAND_DST32ANPREFIXEDHI
, M32C_OPERAND_DST32ANPREFIXEDSI
, M32C_OPERAND_BIT16AN
, M32C_OPERAND_BIT32ANPREFIXED
247 , M32C_OPERAND_BIT32ANUNPREFIXED
, M32C_OPERAND_A0
, M32C_OPERAND_A1
, M32C_OPERAND_SB
248 , M32C_OPERAND_FB
, M32C_OPERAND_SP
, M32C_OPERAND_SRCDST16_R0L_R0H_S_NORMAL
, M32C_OPERAND_REGSETPOP
249 , M32C_OPERAND_REGSETPUSH
, M32C_OPERAND_RN16_PUSH_S
, M32C_OPERAND_AN16_PUSH_S
, M32C_OPERAND_DSP_8_U6
250 , M32C_OPERAND_DSP_8_U8
, M32C_OPERAND_DSP_8_U16
, M32C_OPERAND_DSP_8_S8
, M32C_OPERAND_DSP_8_S24
251 , M32C_OPERAND_DSP_8_U24
, M32C_OPERAND_DSP_10_U6
, M32C_OPERAND_DSP_16_U8
, M32C_OPERAND_DSP_16_U16
252 , M32C_OPERAND_DSP_16_U20
, M32C_OPERAND_DSP_16_U24
, M32C_OPERAND_DSP_16_S8
, M32C_OPERAND_DSP_16_S16
253 , M32C_OPERAND_DSP_24_U8
, M32C_OPERAND_DSP_24_U16
, M32C_OPERAND_DSP_24_U20
, M32C_OPERAND_DSP_24_U24
254 , M32C_OPERAND_DSP_24_S8
, M32C_OPERAND_DSP_24_S16
, M32C_OPERAND_DSP_32_U8
, M32C_OPERAND_DSP_32_U16
255 , M32C_OPERAND_DSP_32_U24
, M32C_OPERAND_DSP_32_U20
, M32C_OPERAND_DSP_32_S8
, M32C_OPERAND_DSP_32_S16
256 , M32C_OPERAND_DSP_40_U8
, M32C_OPERAND_DSP_40_S8
, M32C_OPERAND_DSP_40_U16
, M32C_OPERAND_DSP_40_S16
257 , M32C_OPERAND_DSP_40_U20
, M32C_OPERAND_DSP_40_U24
, M32C_OPERAND_DSP_48_U8
, M32C_OPERAND_DSP_48_S8
258 , M32C_OPERAND_DSP_48_U16
, M32C_OPERAND_DSP_48_S16
, M32C_OPERAND_DSP_48_U20
, M32C_OPERAND_DSP_48_U24
259 , M32C_OPERAND_IMM_8_S4
, M32C_OPERAND_IMM_8_S4N
, M32C_OPERAND_IMM_SH_8_S4
, M32C_OPERAND_IMM_8_QI
260 , M32C_OPERAND_IMM_8_HI
, M32C_OPERAND_IMM_12_S4
, M32C_OPERAND_IMM_12_S4N
, M32C_OPERAND_IMM_SH_12_S4
261 , M32C_OPERAND_IMM_13_U3
, M32C_OPERAND_IMM_20_S4
, M32C_OPERAND_IMM_SH_20_S4
, M32C_OPERAND_IMM_16_QI
262 , M32C_OPERAND_IMM_16_HI
, M32C_OPERAND_IMM_16_SI
, M32C_OPERAND_IMM_24_QI
, M32C_OPERAND_IMM_24_HI
263 , M32C_OPERAND_IMM_24_SI
, M32C_OPERAND_IMM_32_QI
, M32C_OPERAND_IMM_32_SI
, M32C_OPERAND_IMM_32_HI
264 , M32C_OPERAND_IMM_40_QI
, M32C_OPERAND_IMM_40_HI
, M32C_OPERAND_IMM_40_SI
, M32C_OPERAND_IMM_48_QI
265 , M32C_OPERAND_IMM_48_HI
, M32C_OPERAND_IMM_48_SI
, M32C_OPERAND_IMM_56_QI
, M32C_OPERAND_IMM_56_HI
266 , M32C_OPERAND_IMM_64_HI
, M32C_OPERAND_IMM1_S
, M32C_OPERAND_IMM3_S
, M32C_OPERAND_BIT3_S
267 , M32C_OPERAND_BITNO16R
, M32C_OPERAND_BITNO32PREFIXED
, M32C_OPERAND_BITNO32UNPREFIXED
, M32C_OPERAND_BITBASE16_16_U8
268 , M32C_OPERAND_BITBASE16_16_S8
, M32C_OPERAND_BITBASE16_16_U16
, M32C_OPERAND_BITBASE16_8_U11_S
, M32C_OPERAND_BITBASE32_16_U11_UNPREFIXED
269 , M32C_OPERAND_BITBASE32_16_S11_UNPREFIXED
, M32C_OPERAND_BITBASE32_16_U19_UNPREFIXED
, M32C_OPERAND_BITBASE32_16_S19_UNPREFIXED
, M32C_OPERAND_BITBASE32_16_U27_UNPREFIXED
270 , M32C_OPERAND_BITBASE32_24_U11_PREFIXED
, M32C_OPERAND_BITBASE32_24_S11_PREFIXED
, M32C_OPERAND_BITBASE32_24_U19_PREFIXED
, M32C_OPERAND_BITBASE32_24_S19_PREFIXED
271 , M32C_OPERAND_BITBASE32_24_U27_PREFIXED
, M32C_OPERAND_LAB_5_3
, M32C_OPERAND_LAB32_JMP_S
, M32C_OPERAND_LAB_8_8
272 , M32C_OPERAND_LAB_8_16
, M32C_OPERAND_LAB_8_24
, M32C_OPERAND_LAB_16_8
, M32C_OPERAND_LAB_24_8
273 , M32C_OPERAND_LAB_32_8
, M32C_OPERAND_LAB_40_8
, M32C_OPERAND_SBIT
, M32C_OPERAND_OBIT
274 , M32C_OPERAND_ZBIT
, M32C_OPERAND_CBIT
, M32C_OPERAND_UBIT
, M32C_OPERAND_IBIT
275 , M32C_OPERAND_BBIT
, M32C_OPERAND_DBIT
, M32C_OPERAND_COND16_16
, M32C_OPERAND_COND16_24
276 , M32C_OPERAND_COND16_32
, M32C_OPERAND_COND32_16
, M32C_OPERAND_COND32_24
, M32C_OPERAND_COND32_32
277 , M32C_OPERAND_COND32_40
, M32C_OPERAND_COND16C
, M32C_OPERAND_COND16J
, M32C_OPERAND_COND16J5
278 , M32C_OPERAND_COND32
, M32C_OPERAND_COND32J
, M32C_OPERAND_SCCOND32
, M32C_OPERAND_FLAGS16
279 , M32C_OPERAND_FLAGS32
, M32C_OPERAND_CR16
, M32C_OPERAND_CR1_UNPREFIXED_32
, M32C_OPERAND_CR1_PREFIXED_32
280 , M32C_OPERAND_CR2_32
, M32C_OPERAND_CR3_UNPREFIXED_32
, M32C_OPERAND_CR3_PREFIXED_32
, M32C_OPERAND_Z
281 , M32C_OPERAND_S
, M32C_OPERAND_Q
, M32C_OPERAND_G
, M32C_OPERAND_X
282 , M32C_OPERAND_SIZE
, M32C_OPERAND_BITINDEX
, M32C_OPERAND_SRCINDEX
, M32C_OPERAND_DSTINDEX
283 , M32C_OPERAND_NOREMAINDER
, M32C_OPERAND_SRC16_RN_DIRECT_QI
, M32C_OPERAND_SRC16_RN_DIRECT_HI
, M32C_OPERAND_SRC32_RN_DIRECT_UNPREFIXED_QI
284 , M32C_OPERAND_SRC32_RN_DIRECT_PREFIXED_QI
, M32C_OPERAND_SRC32_RN_DIRECT_UNPREFIXED_HI
, M32C_OPERAND_SRC32_RN_DIRECT_PREFIXED_HI
, M32C_OPERAND_SRC32_RN_DIRECT_UNPREFIXED_SI
285 , M32C_OPERAND_SRC32_RN_DIRECT_PREFIXED_SI
, M32C_OPERAND_SRC16_AN_DIRECT_QI
, M32C_OPERAND_SRC16_AN_DIRECT_HI
, M32C_OPERAND_SRC32_AN_DIRECT_UNPREFIXED_QI
286 , M32C_OPERAND_SRC32_AN_DIRECT_UNPREFIXED_HI
, M32C_OPERAND_SRC32_AN_DIRECT_UNPREFIXED_SI
, M32C_OPERAND_SRC32_AN_DIRECT_PREFIXED_QI
, M32C_OPERAND_SRC32_AN_DIRECT_PREFIXED_HI
287 , M32C_OPERAND_SRC32_AN_DIRECT_PREFIXED_SI
, M32C_OPERAND_SRC16_AN_INDIRECT_QI
, M32C_OPERAND_SRC16_AN_INDIRECT_HI
, M32C_OPERAND_SRC32_AN_INDIRECT_UNPREFIXED_QI
288 , M32C_OPERAND_SRC32_AN_INDIRECT_UNPREFIXED_HI
, M32C_OPERAND_SRC32_AN_INDIRECT_UNPREFIXED_SI
, M32C_OPERAND_SRC32_AN_INDIRECT_PREFIXED_QI
, M32C_OPERAND_SRC32_AN_INDIRECT_PREFIXED_HI
289 , M32C_OPERAND_SRC32_AN_INDIRECT_PREFIXED_SI
, M32C_OPERAND_SRC16_16_8_SB_RELATIVE_QI
, M32C_OPERAND_SRC16_16_16_SB_RELATIVE_QI
, M32C_OPERAND_SRC16_16_8_FB_RELATIVE_QI
290 , M32C_OPERAND_SRC16_16_8_AN_RELATIVE_QI
, M32C_OPERAND_SRC16_16_16_AN_RELATIVE_QI
, M32C_OPERAND_SRC16_16_20_AN_RELATIVE_QI
, M32C_OPERAND_SRC16_16_8_SB_RELATIVE_HI
291 , M32C_OPERAND_SRC16_16_16_SB_RELATIVE_HI
, M32C_OPERAND_SRC16_16_8_FB_RELATIVE_HI
, M32C_OPERAND_SRC16_16_8_AN_RELATIVE_HI
, M32C_OPERAND_SRC16_16_16_AN_RELATIVE_HI
292 , M32C_OPERAND_SRC16_16_20_AN_RELATIVE_HI
, M32C_OPERAND_SRC32_16_8_SB_RELATIVE_UNPREFIXED_QI
, M32C_OPERAND_SRC32_16_16_SB_RELATIVE_UNPREFIXED_QI
, M32C_OPERAND_SRC32_16_8_FB_RELATIVE_UNPREFIXED_QI
293 , M32C_OPERAND_SRC32_16_16_FB_RELATIVE_UNPREFIXED_QI
, M32C_OPERAND_SRC32_16_8_AN_RELATIVE_UNPREFIXED_QI
, M32C_OPERAND_SRC32_16_16_AN_RELATIVE_UNPREFIXED_QI
, M32C_OPERAND_SRC32_16_24_AN_RELATIVE_UNPREFIXED_QI
294 , M32C_OPERAND_SRC32_16_8_SB_RELATIVE_UNPREFIXED_HI
, M32C_OPERAND_SRC32_16_16_SB_RELATIVE_UNPREFIXED_HI
, M32C_OPERAND_SRC32_16_8_FB_RELATIVE_UNPREFIXED_HI
, M32C_OPERAND_SRC32_16_16_FB_RELATIVE_UNPREFIXED_HI
295 , M32C_OPERAND_SRC32_16_8_AN_RELATIVE_UNPREFIXED_HI
, M32C_OPERAND_SRC32_16_16_AN_RELATIVE_UNPREFIXED_HI
, M32C_OPERAND_SRC32_16_24_AN_RELATIVE_UNPREFIXED_HI
, M32C_OPERAND_SRC32_16_8_SB_RELATIVE_UNPREFIXED_SI
296 , M32C_OPERAND_SRC32_16_16_SB_RELATIVE_UNPREFIXED_SI
, M32C_OPERAND_SRC32_16_8_FB_RELATIVE_UNPREFIXED_SI
, M32C_OPERAND_SRC32_16_16_FB_RELATIVE_UNPREFIXED_SI
, M32C_OPERAND_SRC32_16_8_AN_RELATIVE_UNPREFIXED_SI
297 , M32C_OPERAND_SRC32_16_16_AN_RELATIVE_UNPREFIXED_SI
, M32C_OPERAND_SRC32_16_24_AN_RELATIVE_UNPREFIXED_SI
, M32C_OPERAND_SRC32_24_8_SB_RELATIVE_PREFIXED_QI
, M32C_OPERAND_SRC32_24_16_SB_RELATIVE_PREFIXED_QI
298 , M32C_OPERAND_SRC32_24_8_FB_RELATIVE_PREFIXED_QI
, M32C_OPERAND_SRC32_24_16_FB_RELATIVE_PREFIXED_QI
, M32C_OPERAND_SRC32_24_8_AN_RELATIVE_PREFIXED_QI
, M32C_OPERAND_SRC32_24_16_AN_RELATIVE_PREFIXED_QI
299 , M32C_OPERAND_SRC32_24_24_AN_RELATIVE_PREFIXED_QI
, M32C_OPERAND_SRC32_24_8_SB_RELATIVE_PREFIXED_HI
, M32C_OPERAND_SRC32_24_16_SB_RELATIVE_PREFIXED_HI
, M32C_OPERAND_SRC32_24_8_FB_RELATIVE_PREFIXED_HI
300 , M32C_OPERAND_SRC32_24_16_FB_RELATIVE_PREFIXED_HI
, M32C_OPERAND_SRC32_24_8_AN_RELATIVE_PREFIXED_HI
, M32C_OPERAND_SRC32_24_16_AN_RELATIVE_PREFIXED_HI
, M32C_OPERAND_SRC32_24_24_AN_RELATIVE_PREFIXED_HI
301 , M32C_OPERAND_SRC32_24_8_SB_RELATIVE_PREFIXED_SI
, M32C_OPERAND_SRC32_24_16_SB_RELATIVE_PREFIXED_SI
, M32C_OPERAND_SRC32_24_8_FB_RELATIVE_PREFIXED_SI
, M32C_OPERAND_SRC32_24_16_FB_RELATIVE_PREFIXED_SI
302 , M32C_OPERAND_SRC32_24_8_AN_RELATIVE_PREFIXED_SI
, M32C_OPERAND_SRC32_24_16_AN_RELATIVE_PREFIXED_SI
, M32C_OPERAND_SRC32_24_24_AN_RELATIVE_PREFIXED_SI
, M32C_OPERAND_SRC16_16_16_ABSOLUTE_QI
303 , M32C_OPERAND_SRC16_16_16_ABSOLUTE_HI
, M32C_OPERAND_SRC32_16_16_ABSOLUTE_UNPREFIXED_QI
, M32C_OPERAND_SRC32_16_24_ABSOLUTE_UNPREFIXED_QI
, M32C_OPERAND_SRC32_16_16_ABSOLUTE_UNPREFIXED_HI
304 , M32C_OPERAND_SRC32_16_24_ABSOLUTE_UNPREFIXED_HI
, M32C_OPERAND_SRC32_16_16_ABSOLUTE_UNPREFIXED_SI
, M32C_OPERAND_SRC32_16_24_ABSOLUTE_UNPREFIXED_SI
, M32C_OPERAND_SRC32_24_16_ABSOLUTE_PREFIXED_QI
305 , M32C_OPERAND_SRC32_24_24_ABSOLUTE_PREFIXED_QI
, M32C_OPERAND_SRC32_24_16_ABSOLUTE_PREFIXED_HI
, M32C_OPERAND_SRC32_24_24_ABSOLUTE_PREFIXED_HI
, M32C_OPERAND_SRC32_24_16_ABSOLUTE_PREFIXED_SI
306 , M32C_OPERAND_SRC32_24_24_ABSOLUTE_PREFIXED_SI
, M32C_OPERAND_SRC16_2_S_8_SB_RELATIVE_QI
, M32C_OPERAND_SRC16_2_S_8_FB_RELATIVE_QI
, M32C_OPERAND_SRC16_2_S_16_ABSOLUTE_QI
307 , M32C_OPERAND_SRC32_2_S_8_SB_RELATIVE_QI
, M32C_OPERAND_SRC32_2_S_8_FB_RELATIVE_QI
, M32C_OPERAND_SRC32_2_S_16_ABSOLUTE_QI
, M32C_OPERAND_SRC32_2_S_8_SB_RELATIVE_HI
308 , M32C_OPERAND_SRC32_2_S_8_FB_RELATIVE_HI
, M32C_OPERAND_SRC32_2_S_16_ABSOLUTE_HI
, M32C_OPERAND_DST16_RN_DIRECT_QI
, M32C_OPERAND_DST16_RN_DIRECT_HI
309 , M32C_OPERAND_DST16_RN_DIRECT_SI
, M32C_OPERAND_DST16_RN_DIRECT_EXT_QI
, M32C_OPERAND_DST32_RN_DIRECT_UNPREFIXED_QI
, M32C_OPERAND_DST32_RN_DIRECT_PREFIXED_QI
310 , M32C_OPERAND_DST32_RN_DIRECT_UNPREFIXED_HI
, M32C_OPERAND_DST32_RN_DIRECT_PREFIXED_HI
, M32C_OPERAND_DST32_RN_DIRECT_UNPREFIXED_SI
, M32C_OPERAND_DST32_RN_DIRECT_PREFIXED_SI
311 , M32C_OPERAND_DST32_RN_DIRECT_EXTUNPREFIXED_QI
, M32C_OPERAND_DST32_RN_DIRECT_EXTUNPREFIXED_HI
, M32C_OPERAND_DST32_R3_DIRECT_UNPREFIXED_HI
, M32C_OPERAND_DST16_AN_DIRECT_QI
312 , M32C_OPERAND_DST16_AN_DIRECT_HI
, M32C_OPERAND_DST16_AN_DIRECT_SI
, M32C_OPERAND_DST32_AN_DIRECT_UNPREFIXED_QI
, M32C_OPERAND_DST32_AN_DIRECT_PREFIXED_QI
313 , M32C_OPERAND_DST32_AN_DIRECT_UNPREFIXED_HI
, M32C_OPERAND_DST32_AN_DIRECT_PREFIXED_HI
, M32C_OPERAND_DST32_AN_DIRECT_UNPREFIXED_SI
, M32C_OPERAND_DST32_AN_DIRECT_PREFIXED_SI
314 , M32C_OPERAND_DST16_AN_INDIRECT_QI
, M32C_OPERAND_DST16_AN_INDIRECT_HI
, M32C_OPERAND_DST16_AN_INDIRECT_SI
, M32C_OPERAND_DST16_AN_INDIRECT_EXT_QI
315 , M32C_OPERAND_DST32_AN_INDIRECT_UNPREFIXED_QI
, M32C_OPERAND_DST32_AN_INDIRECT_PREFIXED_QI
, M32C_OPERAND_DST32_AN_INDIRECT_UNPREFIXED_HI
, M32C_OPERAND_DST32_AN_INDIRECT_PREFIXED_HI
316 , M32C_OPERAND_DST32_AN_INDIRECT_UNPREFIXED_SI
, M32C_OPERAND_DST32_AN_INDIRECT_PREFIXED_SI
, M32C_OPERAND_DST32_AN_INDIRECT_EXTUNPREFIXED_QI
, M32C_OPERAND_DST32_AN_INDIRECT_EXTUNPREFIXED_HI
317 , M32C_OPERAND_DST16_16_8_SB_RELATIVE_QI
, M32C_OPERAND_DST16_16_16_SB_RELATIVE_QI
, M32C_OPERAND_DST16_16_8_FB_RELATIVE_QI
, M32C_OPERAND_DST16_16_8_AN_RELATIVE_QI
318 , M32C_OPERAND_DST16_16_16_AN_RELATIVE_QI
, M32C_OPERAND_DST16_16_20_AN_RELATIVE_QI
, M32C_OPERAND_DST16_24_8_SB_RELATIVE_QI
, M32C_OPERAND_DST16_24_16_SB_RELATIVE_QI
319 , M32C_OPERAND_DST16_24_8_FB_RELATIVE_QI
, M32C_OPERAND_DST16_24_8_AN_RELATIVE_QI
, M32C_OPERAND_DST16_24_16_AN_RELATIVE_QI
, M32C_OPERAND_DST16_24_20_AN_RELATIVE_QI
320 , M32C_OPERAND_DST16_32_8_SB_RELATIVE_QI
, M32C_OPERAND_DST16_32_16_SB_RELATIVE_QI
, M32C_OPERAND_DST16_32_8_FB_RELATIVE_QI
, M32C_OPERAND_DST16_32_8_AN_RELATIVE_QI
321 , M32C_OPERAND_DST16_32_16_AN_RELATIVE_QI
, M32C_OPERAND_DST16_32_20_AN_RELATIVE_QI
, M32C_OPERAND_DST16_40_8_SB_RELATIVE_QI
, M32C_OPERAND_DST16_40_16_SB_RELATIVE_QI
322 , M32C_OPERAND_DST16_40_8_FB_RELATIVE_QI
, M32C_OPERAND_DST16_40_8_AN_RELATIVE_QI
, M32C_OPERAND_DST16_40_16_AN_RELATIVE_QI
, M32C_OPERAND_DST16_40_20_AN_RELATIVE_QI
323 , M32C_OPERAND_DST16_48_8_SB_RELATIVE_QI
, M32C_OPERAND_DST16_48_16_SB_RELATIVE_QI
, M32C_OPERAND_DST16_48_8_FB_RELATIVE_QI
, M32C_OPERAND_DST16_48_8_AN_RELATIVE_QI
324 , M32C_OPERAND_DST16_48_16_AN_RELATIVE_QI
, M32C_OPERAND_DST16_48_20_AN_RELATIVE_QI
, M32C_OPERAND_DST16_16_8_SB_RELATIVE_HI
, M32C_OPERAND_DST16_16_16_SB_RELATIVE_HI
325 , M32C_OPERAND_DST16_16_8_FB_RELATIVE_HI
, M32C_OPERAND_DST16_16_8_AN_RELATIVE_HI
, M32C_OPERAND_DST16_16_16_AN_RELATIVE_HI
, M32C_OPERAND_DST16_16_20_AN_RELATIVE_HI
326 , M32C_OPERAND_DST16_24_8_SB_RELATIVE_HI
, M32C_OPERAND_DST16_24_16_SB_RELATIVE_HI
, M32C_OPERAND_DST16_24_8_FB_RELATIVE_HI
, M32C_OPERAND_DST16_24_8_AN_RELATIVE_HI
327 , M32C_OPERAND_DST16_24_16_AN_RELATIVE_HI
, M32C_OPERAND_DST16_24_20_AN_RELATIVE_HI
, M32C_OPERAND_DST16_32_8_SB_RELATIVE_HI
, M32C_OPERAND_DST16_32_16_SB_RELATIVE_HI
328 , M32C_OPERAND_DST16_32_8_FB_RELATIVE_HI
, M32C_OPERAND_DST16_32_8_AN_RELATIVE_HI
, M32C_OPERAND_DST16_32_16_AN_RELATIVE_HI
, M32C_OPERAND_DST16_32_20_AN_RELATIVE_HI
329 , M32C_OPERAND_DST16_40_8_SB_RELATIVE_HI
, M32C_OPERAND_DST16_40_16_SB_RELATIVE_HI
, M32C_OPERAND_DST16_40_8_FB_RELATIVE_HI
, M32C_OPERAND_DST16_40_8_AN_RELATIVE_HI
330 , M32C_OPERAND_DST16_40_16_AN_RELATIVE_HI
, M32C_OPERAND_DST16_40_20_AN_RELATIVE_HI
, M32C_OPERAND_DST16_48_8_SB_RELATIVE_HI
, M32C_OPERAND_DST16_48_16_SB_RELATIVE_HI
331 , M32C_OPERAND_DST16_48_8_FB_RELATIVE_HI
, M32C_OPERAND_DST16_48_8_AN_RELATIVE_HI
, M32C_OPERAND_DST16_48_16_AN_RELATIVE_HI
, M32C_OPERAND_DST16_48_20_AN_RELATIVE_HI
332 , M32C_OPERAND_DST16_16_8_SB_RELATIVE_SI
, M32C_OPERAND_DST16_16_16_SB_RELATIVE_SI
, M32C_OPERAND_DST16_16_8_FB_RELATIVE_SI
, M32C_OPERAND_DST16_16_8_AN_RELATIVE_SI
333 , M32C_OPERAND_DST16_16_16_AN_RELATIVE_SI
, M32C_OPERAND_DST16_16_20_AN_RELATIVE_SI
, M32C_OPERAND_DST16_24_8_SB_RELATIVE_SI
, M32C_OPERAND_DST16_24_16_SB_RELATIVE_SI
334 , M32C_OPERAND_DST16_24_8_FB_RELATIVE_SI
, M32C_OPERAND_DST16_24_8_AN_RELATIVE_SI
, M32C_OPERAND_DST16_24_16_AN_RELATIVE_SI
, M32C_OPERAND_DST16_24_20_AN_RELATIVE_SI
335 , M32C_OPERAND_DST16_32_8_SB_RELATIVE_SI
, M32C_OPERAND_DST16_32_16_SB_RELATIVE_SI
, M32C_OPERAND_DST16_32_8_FB_RELATIVE_SI
, M32C_OPERAND_DST16_32_8_AN_RELATIVE_SI
336 , M32C_OPERAND_DST16_32_16_AN_RELATIVE_SI
, M32C_OPERAND_DST16_32_20_AN_RELATIVE_SI
, M32C_OPERAND_DST16_40_8_SB_RELATIVE_SI
, M32C_OPERAND_DST16_40_16_SB_RELATIVE_SI
337 , M32C_OPERAND_DST16_40_8_FB_RELATIVE_SI
, M32C_OPERAND_DST16_40_8_AN_RELATIVE_SI
, M32C_OPERAND_DST16_40_16_AN_RELATIVE_SI
, M32C_OPERAND_DST16_40_20_AN_RELATIVE_SI
338 , M32C_OPERAND_DST16_48_8_SB_RELATIVE_SI
, M32C_OPERAND_DST16_48_16_SB_RELATIVE_SI
, M32C_OPERAND_DST16_48_8_FB_RELATIVE_SI
, M32C_OPERAND_DST16_48_8_AN_RELATIVE_SI
339 , M32C_OPERAND_DST16_48_16_AN_RELATIVE_SI
, M32C_OPERAND_DST16_48_20_AN_RELATIVE_SI
, M32C_OPERAND_DST16_16_8_SB_RELATIVE_EXT_QI
, M32C_OPERAND_DST16_16_16_SB_RELATIVE_EXT_QI
340 , M32C_OPERAND_DST16_16_8_FB_RELATIVE_EXT_QI
, M32C_OPERAND_DST16_16_8_AN_RELATIVE_EXT_QI
, M32C_OPERAND_DST16_16_16_AN_RELATIVE_EXT_QI
, M32C_OPERAND_DST32_16_8_SB_RELATIVE_UNPREFIXED_QI
341 , M32C_OPERAND_DST32_16_16_SB_RELATIVE_UNPREFIXED_QI
, M32C_OPERAND_DST32_16_8_FB_RELATIVE_UNPREFIXED_QI
, M32C_OPERAND_DST32_16_16_FB_RELATIVE_UNPREFIXED_QI
, M32C_OPERAND_DST32_16_8_AN_RELATIVE_UNPREFIXED_QI
342 , M32C_OPERAND_DST32_16_16_AN_RELATIVE_UNPREFIXED_QI
, M32C_OPERAND_DST32_16_24_AN_RELATIVE_UNPREFIXED_QI
, M32C_OPERAND_DST32_24_8_SB_RELATIVE_UNPREFIXED_QI
, M32C_OPERAND_DST32_24_16_SB_RELATIVE_UNPREFIXED_QI
343 , M32C_OPERAND_DST32_24_8_FB_RELATIVE_UNPREFIXED_QI
, M32C_OPERAND_DST32_24_16_FB_RELATIVE_UNPREFIXED_QI
, M32C_OPERAND_DST32_24_8_AN_RELATIVE_UNPREFIXED_QI
, M32C_OPERAND_DST32_24_16_AN_RELATIVE_UNPREFIXED_QI
344 , M32C_OPERAND_DST32_24_24_AN_RELATIVE_UNPREFIXED_QI
, M32C_OPERAND_DST32_32_8_SB_RELATIVE_UNPREFIXED_QI
, M32C_OPERAND_DST32_32_16_SB_RELATIVE_UNPREFIXED_QI
, M32C_OPERAND_DST32_32_8_FB_RELATIVE_UNPREFIXED_QI
345 , M32C_OPERAND_DST32_32_16_FB_RELATIVE_UNPREFIXED_QI
, M32C_OPERAND_DST32_32_8_AN_RELATIVE_UNPREFIXED_QI
, M32C_OPERAND_DST32_32_16_AN_RELATIVE_UNPREFIXED_QI
, M32C_OPERAND_DST32_32_24_AN_RELATIVE_UNPREFIXED_QI
346 , M32C_OPERAND_DST32_40_8_SB_RELATIVE_UNPREFIXED_QI
, M32C_OPERAND_DST32_40_16_SB_RELATIVE_UNPREFIXED_QI
, M32C_OPERAND_DST32_40_8_FB_RELATIVE_UNPREFIXED_QI
, M32C_OPERAND_DST32_40_16_FB_RELATIVE_UNPREFIXED_QI
347 , M32C_OPERAND_DST32_40_8_AN_RELATIVE_UNPREFIXED_QI
, M32C_OPERAND_DST32_40_16_AN_RELATIVE_UNPREFIXED_QI
, M32C_OPERAND_DST32_40_24_AN_RELATIVE_UNPREFIXED_QI
, M32C_OPERAND_DST32_16_8_SB_RELATIVE_UNPREFIXED_HI
348 , M32C_OPERAND_DST32_16_16_SB_RELATIVE_UNPREFIXED_HI
, M32C_OPERAND_DST32_16_8_FB_RELATIVE_UNPREFIXED_HI
, M32C_OPERAND_DST32_16_16_FB_RELATIVE_UNPREFIXED_HI
, M32C_OPERAND_DST32_16_8_AN_RELATIVE_UNPREFIXED_HI
349 , M32C_OPERAND_DST32_16_16_AN_RELATIVE_UNPREFIXED_HI
, M32C_OPERAND_DST32_16_24_AN_RELATIVE_UNPREFIXED_HI
, M32C_OPERAND_DST32_24_8_SB_RELATIVE_UNPREFIXED_HI
, M32C_OPERAND_DST32_24_16_SB_RELATIVE_UNPREFIXED_HI
350 , M32C_OPERAND_DST32_24_8_FB_RELATIVE_UNPREFIXED_HI
, M32C_OPERAND_DST32_24_16_FB_RELATIVE_UNPREFIXED_HI
, M32C_OPERAND_DST32_24_8_AN_RELATIVE_UNPREFIXED_HI
, M32C_OPERAND_DST32_24_16_AN_RELATIVE_UNPREFIXED_HI
351 , M32C_OPERAND_DST32_24_24_AN_RELATIVE_UNPREFIXED_HI
, M32C_OPERAND_DST32_32_8_SB_RELATIVE_UNPREFIXED_HI
, M32C_OPERAND_DST32_32_16_SB_RELATIVE_UNPREFIXED_HI
, M32C_OPERAND_DST32_32_8_FB_RELATIVE_UNPREFIXED_HI
352 , M32C_OPERAND_DST32_32_16_FB_RELATIVE_UNPREFIXED_HI
, M32C_OPERAND_DST32_32_8_AN_RELATIVE_UNPREFIXED_HI
, M32C_OPERAND_DST32_32_16_AN_RELATIVE_UNPREFIXED_HI
, M32C_OPERAND_DST32_32_24_AN_RELATIVE_UNPREFIXED_HI
353 , M32C_OPERAND_DST32_40_8_SB_RELATIVE_UNPREFIXED_HI
, M32C_OPERAND_DST32_40_16_SB_RELATIVE_UNPREFIXED_HI
, M32C_OPERAND_DST32_40_8_FB_RELATIVE_UNPREFIXED_HI
, M32C_OPERAND_DST32_40_16_FB_RELATIVE_UNPREFIXED_HI
354 , M32C_OPERAND_DST32_40_8_AN_RELATIVE_UNPREFIXED_HI
, M32C_OPERAND_DST32_40_16_AN_RELATIVE_UNPREFIXED_HI
, M32C_OPERAND_DST32_40_24_AN_RELATIVE_UNPREFIXED_HI
, M32C_OPERAND_DST32_16_8_SB_RELATIVE_UNPREFIXED_SI
355 , M32C_OPERAND_DST32_16_16_SB_RELATIVE_UNPREFIXED_SI
, M32C_OPERAND_DST32_16_8_FB_RELATIVE_UNPREFIXED_SI
, M32C_OPERAND_DST32_16_16_FB_RELATIVE_UNPREFIXED_SI
, M32C_OPERAND_DST32_16_8_AN_RELATIVE_UNPREFIXED_SI
356 , M32C_OPERAND_DST32_16_16_AN_RELATIVE_UNPREFIXED_SI
, M32C_OPERAND_DST32_16_24_AN_RELATIVE_UNPREFIXED_SI
, M32C_OPERAND_DST32_24_8_SB_RELATIVE_UNPREFIXED_SI
, M32C_OPERAND_DST32_24_16_SB_RELATIVE_UNPREFIXED_SI
357 , M32C_OPERAND_DST32_24_8_FB_RELATIVE_UNPREFIXED_SI
, M32C_OPERAND_DST32_24_16_FB_RELATIVE_UNPREFIXED_SI
, M32C_OPERAND_DST32_24_8_AN_RELATIVE_UNPREFIXED_SI
, M32C_OPERAND_DST32_24_16_AN_RELATIVE_UNPREFIXED_SI
358 , M32C_OPERAND_DST32_24_24_AN_RELATIVE_UNPREFIXED_SI
, M32C_OPERAND_DST32_32_8_SB_RELATIVE_UNPREFIXED_SI
, M32C_OPERAND_DST32_32_16_SB_RELATIVE_UNPREFIXED_SI
, M32C_OPERAND_DST32_32_8_FB_RELATIVE_UNPREFIXED_SI
359 , M32C_OPERAND_DST32_32_16_FB_RELATIVE_UNPREFIXED_SI
, M32C_OPERAND_DST32_32_8_AN_RELATIVE_UNPREFIXED_SI
, M32C_OPERAND_DST32_32_16_AN_RELATIVE_UNPREFIXED_SI
, M32C_OPERAND_DST32_32_24_AN_RELATIVE_UNPREFIXED_SI
360 , M32C_OPERAND_DST32_40_8_SB_RELATIVE_UNPREFIXED_SI
, M32C_OPERAND_DST32_40_16_SB_RELATIVE_UNPREFIXED_SI
, M32C_OPERAND_DST32_40_8_FB_RELATIVE_UNPREFIXED_SI
, M32C_OPERAND_DST32_40_16_FB_RELATIVE_UNPREFIXED_SI
361 , M32C_OPERAND_DST32_40_8_AN_RELATIVE_UNPREFIXED_SI
, M32C_OPERAND_DST32_40_16_AN_RELATIVE_UNPREFIXED_SI
, M32C_OPERAND_DST32_40_24_AN_RELATIVE_UNPREFIXED_SI
, M32C_OPERAND_DST32_24_8_SB_RELATIVE_PREFIXED_QI
362 , M32C_OPERAND_DST32_24_16_SB_RELATIVE_PREFIXED_QI
, M32C_OPERAND_DST32_24_8_FB_RELATIVE_PREFIXED_QI
, M32C_OPERAND_DST32_24_16_FB_RELATIVE_PREFIXED_QI
, M32C_OPERAND_DST32_24_8_AN_RELATIVE_PREFIXED_QI
363 , M32C_OPERAND_DST32_24_16_AN_RELATIVE_PREFIXED_QI
, M32C_OPERAND_DST32_24_24_AN_RELATIVE_PREFIXED_QI
, M32C_OPERAND_DST32_32_8_SB_RELATIVE_PREFIXED_QI
, M32C_OPERAND_DST32_32_16_SB_RELATIVE_PREFIXED_QI
364 , M32C_OPERAND_DST32_32_8_FB_RELATIVE_PREFIXED_QI
, M32C_OPERAND_DST32_32_16_FB_RELATIVE_PREFIXED_QI
, M32C_OPERAND_DST32_32_8_AN_RELATIVE_PREFIXED_QI
, M32C_OPERAND_DST32_32_16_AN_RELATIVE_PREFIXED_QI
365 , M32C_OPERAND_DST32_32_24_AN_RELATIVE_PREFIXED_QI
, M32C_OPERAND_DST32_40_8_SB_RELATIVE_PREFIXED_QI
, M32C_OPERAND_DST32_40_16_SB_RELATIVE_PREFIXED_QI
, M32C_OPERAND_DST32_40_8_FB_RELATIVE_PREFIXED_QI
366 , M32C_OPERAND_DST32_40_16_FB_RELATIVE_PREFIXED_QI
, M32C_OPERAND_DST32_40_8_AN_RELATIVE_PREFIXED_QI
, M32C_OPERAND_DST32_40_16_AN_RELATIVE_PREFIXED_QI
, M32C_OPERAND_DST32_40_24_AN_RELATIVE_PREFIXED_QI
367 , M32C_OPERAND_DST32_48_8_SB_RELATIVE_PREFIXED_QI
, M32C_OPERAND_DST32_48_16_SB_RELATIVE_PREFIXED_QI
, M32C_OPERAND_DST32_48_8_FB_RELATIVE_PREFIXED_QI
, M32C_OPERAND_DST32_48_16_FB_RELATIVE_PREFIXED_QI
368 , M32C_OPERAND_DST32_48_8_AN_RELATIVE_PREFIXED_QI
, M32C_OPERAND_DST32_48_16_AN_RELATIVE_PREFIXED_QI
, M32C_OPERAND_DST32_48_24_AN_RELATIVE_PREFIXED_QI
, M32C_OPERAND_DST32_24_8_SB_RELATIVE_PREFIXED_HI
369 , M32C_OPERAND_DST32_24_16_SB_RELATIVE_PREFIXED_HI
, M32C_OPERAND_DST32_24_8_FB_RELATIVE_PREFIXED_HI
, M32C_OPERAND_DST32_24_16_FB_RELATIVE_PREFIXED_HI
, M32C_OPERAND_DST32_24_8_AN_RELATIVE_PREFIXED_HI
370 , M32C_OPERAND_DST32_24_16_AN_RELATIVE_PREFIXED_HI
, M32C_OPERAND_DST32_24_24_AN_RELATIVE_PREFIXED_HI
, M32C_OPERAND_DST32_32_8_SB_RELATIVE_PREFIXED_HI
, M32C_OPERAND_DST32_32_16_SB_RELATIVE_PREFIXED_HI
371 , M32C_OPERAND_DST32_32_8_FB_RELATIVE_PREFIXED_HI
, M32C_OPERAND_DST32_32_16_FB_RELATIVE_PREFIXED_HI
, M32C_OPERAND_DST32_32_8_AN_RELATIVE_PREFIXED_HI
, M32C_OPERAND_DST32_32_16_AN_RELATIVE_PREFIXED_HI
372 , M32C_OPERAND_DST32_32_24_AN_RELATIVE_PREFIXED_HI
, M32C_OPERAND_DST32_40_8_SB_RELATIVE_PREFIXED_HI
, M32C_OPERAND_DST32_40_16_SB_RELATIVE_PREFIXED_HI
, M32C_OPERAND_DST32_40_8_FB_RELATIVE_PREFIXED_HI
373 , M32C_OPERAND_DST32_40_16_FB_RELATIVE_PREFIXED_HI
, M32C_OPERAND_DST32_40_8_AN_RELATIVE_PREFIXED_HI
, M32C_OPERAND_DST32_40_16_AN_RELATIVE_PREFIXED_HI
, M32C_OPERAND_DST32_40_24_AN_RELATIVE_PREFIXED_HI
374 , M32C_OPERAND_DST32_48_8_SB_RELATIVE_PREFIXED_HI
, M32C_OPERAND_DST32_48_16_SB_RELATIVE_PREFIXED_HI
, M32C_OPERAND_DST32_48_8_FB_RELATIVE_PREFIXED_HI
, M32C_OPERAND_DST32_48_16_FB_RELATIVE_PREFIXED_HI
375 , M32C_OPERAND_DST32_48_8_AN_RELATIVE_PREFIXED_HI
, M32C_OPERAND_DST32_48_16_AN_RELATIVE_PREFIXED_HI
, M32C_OPERAND_DST32_48_24_AN_RELATIVE_PREFIXED_HI
, M32C_OPERAND_DST32_24_8_SB_RELATIVE_PREFIXED_SI
376 , M32C_OPERAND_DST32_24_16_SB_RELATIVE_PREFIXED_SI
, M32C_OPERAND_DST32_24_8_FB_RELATIVE_PREFIXED_SI
, M32C_OPERAND_DST32_24_16_FB_RELATIVE_PREFIXED_SI
, M32C_OPERAND_DST32_24_8_AN_RELATIVE_PREFIXED_SI
377 , M32C_OPERAND_DST32_24_16_AN_RELATIVE_PREFIXED_SI
, M32C_OPERAND_DST32_24_24_AN_RELATIVE_PREFIXED_SI
, M32C_OPERAND_DST32_32_8_SB_RELATIVE_PREFIXED_SI
, M32C_OPERAND_DST32_32_16_SB_RELATIVE_PREFIXED_SI
378 , M32C_OPERAND_DST32_32_8_FB_RELATIVE_PREFIXED_SI
, M32C_OPERAND_DST32_32_16_FB_RELATIVE_PREFIXED_SI
, M32C_OPERAND_DST32_32_8_AN_RELATIVE_PREFIXED_SI
, M32C_OPERAND_DST32_32_16_AN_RELATIVE_PREFIXED_SI
379 , M32C_OPERAND_DST32_32_24_AN_RELATIVE_PREFIXED_SI
, M32C_OPERAND_DST32_40_8_SB_RELATIVE_PREFIXED_SI
, M32C_OPERAND_DST32_40_16_SB_RELATIVE_PREFIXED_SI
, M32C_OPERAND_DST32_40_8_FB_RELATIVE_PREFIXED_SI
380 , M32C_OPERAND_DST32_40_16_FB_RELATIVE_PREFIXED_SI
, M32C_OPERAND_DST32_40_8_AN_RELATIVE_PREFIXED_SI
, M32C_OPERAND_DST32_40_16_AN_RELATIVE_PREFIXED_SI
, M32C_OPERAND_DST32_40_24_AN_RELATIVE_PREFIXED_SI
381 , M32C_OPERAND_DST32_48_8_SB_RELATIVE_PREFIXED_SI
, M32C_OPERAND_DST32_48_16_SB_RELATIVE_PREFIXED_SI
, M32C_OPERAND_DST32_48_8_FB_RELATIVE_PREFIXED_SI
, M32C_OPERAND_DST32_48_16_FB_RELATIVE_PREFIXED_SI
382 , M32C_OPERAND_DST32_48_8_AN_RELATIVE_PREFIXED_SI
, M32C_OPERAND_DST32_48_16_AN_RELATIVE_PREFIXED_SI
, M32C_OPERAND_DST32_48_24_AN_RELATIVE_PREFIXED_SI
, M32C_OPERAND_DST32_16_8_SB_RELATIVE_EXTUNPREFIXED_QI
383 , M32C_OPERAND_DST32_16_16_SB_RELATIVE_EXTUNPREFIXED_QI
, M32C_OPERAND_DST32_16_8_FB_RELATIVE_EXTUNPREFIXED_QI
, M32C_OPERAND_DST32_16_16_FB_RELATIVE_EXTUNPREFIXED_QI
, M32C_OPERAND_DST32_16_8_AN_RELATIVE_EXTUNPREFIXED_QI
384 , M32C_OPERAND_DST32_16_16_AN_RELATIVE_EXTUNPREFIXED_QI
, M32C_OPERAND_DST32_16_24_AN_RELATIVE_EXTUNPREFIXED_QI
, M32C_OPERAND_DST32_16_8_SB_RELATIVE_EXTUNPREFIXED_HI
, M32C_OPERAND_DST32_16_16_SB_RELATIVE_EXTUNPREFIXED_HI
385 , M32C_OPERAND_DST32_16_8_FB_RELATIVE_EXTUNPREFIXED_HI
, M32C_OPERAND_DST32_16_16_FB_RELATIVE_EXTUNPREFIXED_HI
, M32C_OPERAND_DST32_16_8_AN_RELATIVE_EXTUNPREFIXED_HI
, M32C_OPERAND_DST32_16_16_AN_RELATIVE_EXTUNPREFIXED_HI
386 , M32C_OPERAND_DST32_16_24_AN_RELATIVE_EXTUNPREFIXED_HI
, M32C_OPERAND_DST16_16_16_ABSOLUTE_QI
, M32C_OPERAND_DST16_24_16_ABSOLUTE_QI
, M32C_OPERAND_DST16_32_16_ABSOLUTE_QI
387 , M32C_OPERAND_DST16_40_16_ABSOLUTE_QI
, M32C_OPERAND_DST16_48_16_ABSOLUTE_QI
, M32C_OPERAND_DST16_16_16_ABSOLUTE_HI
, M32C_OPERAND_DST16_24_16_ABSOLUTE_HI
388 , M32C_OPERAND_DST16_32_16_ABSOLUTE_HI
, M32C_OPERAND_DST16_40_16_ABSOLUTE_HI
, M32C_OPERAND_DST16_48_16_ABSOLUTE_HI
, M32C_OPERAND_DST16_16_16_ABSOLUTE_SI
389 , M32C_OPERAND_DST16_24_16_ABSOLUTE_SI
, M32C_OPERAND_DST16_32_16_ABSOLUTE_SI
, M32C_OPERAND_DST16_40_16_ABSOLUTE_SI
, M32C_OPERAND_DST16_48_16_ABSOLUTE_SI
390 , M32C_OPERAND_DST16_16_16_ABSOLUTE_EXT_QI
, M32C_OPERAND_DST32_16_16_ABSOLUTE_UNPREFIXED_QI
, M32C_OPERAND_DST32_16_24_ABSOLUTE_UNPREFIXED_QI
, M32C_OPERAND_DST32_24_16_ABSOLUTE_UNPREFIXED_QI
391 , M32C_OPERAND_DST32_24_24_ABSOLUTE_UNPREFIXED_QI
, M32C_OPERAND_DST32_32_16_ABSOLUTE_UNPREFIXED_QI
, M32C_OPERAND_DST32_32_24_ABSOLUTE_UNPREFIXED_QI
, M32C_OPERAND_DST32_40_16_ABSOLUTE_UNPREFIXED_QI
392 , M32C_OPERAND_DST32_40_24_ABSOLUTE_UNPREFIXED_QI
, M32C_OPERAND_DST32_16_16_ABSOLUTE_UNPREFIXED_HI
, M32C_OPERAND_DST32_16_24_ABSOLUTE_UNPREFIXED_HI
, M32C_OPERAND_DST32_24_16_ABSOLUTE_UNPREFIXED_HI
393 , M32C_OPERAND_DST32_24_24_ABSOLUTE_UNPREFIXED_HI
, M32C_OPERAND_DST32_32_16_ABSOLUTE_UNPREFIXED_HI
, M32C_OPERAND_DST32_32_24_ABSOLUTE_UNPREFIXED_HI
, M32C_OPERAND_DST32_40_16_ABSOLUTE_UNPREFIXED_HI
394 , M32C_OPERAND_DST32_40_24_ABSOLUTE_UNPREFIXED_HI
, M32C_OPERAND_DST32_16_16_ABSOLUTE_UNPREFIXED_SI
, M32C_OPERAND_DST32_16_24_ABSOLUTE_UNPREFIXED_SI
, M32C_OPERAND_DST32_24_16_ABSOLUTE_UNPREFIXED_SI
395 , M32C_OPERAND_DST32_24_24_ABSOLUTE_UNPREFIXED_SI
, M32C_OPERAND_DST32_32_16_ABSOLUTE_UNPREFIXED_SI
, M32C_OPERAND_DST32_32_24_ABSOLUTE_UNPREFIXED_SI
, M32C_OPERAND_DST32_40_16_ABSOLUTE_UNPREFIXED_SI
396 , M32C_OPERAND_DST32_40_24_ABSOLUTE_UNPREFIXED_SI
, M32C_OPERAND_DST32_24_16_ABSOLUTE_PREFIXED_QI
, M32C_OPERAND_DST32_24_24_ABSOLUTE_PREFIXED_QI
, M32C_OPERAND_DST32_32_16_ABSOLUTE_PREFIXED_QI
397 , M32C_OPERAND_DST32_32_24_ABSOLUTE_PREFIXED_QI
, M32C_OPERAND_DST32_40_16_ABSOLUTE_PREFIXED_QI
, M32C_OPERAND_DST32_40_24_ABSOLUTE_PREFIXED_QI
, M32C_OPERAND_DST32_48_16_ABSOLUTE_PREFIXED_QI
398 , M32C_OPERAND_DST32_48_24_ABSOLUTE_PREFIXED_QI
, M32C_OPERAND_DST32_24_16_ABSOLUTE_PREFIXED_HI
, M32C_OPERAND_DST32_24_24_ABSOLUTE_PREFIXED_HI
, M32C_OPERAND_DST32_32_16_ABSOLUTE_PREFIXED_HI
399 , M32C_OPERAND_DST32_32_24_ABSOLUTE_PREFIXED_HI
, M32C_OPERAND_DST32_40_16_ABSOLUTE_PREFIXED_HI
, M32C_OPERAND_DST32_40_24_ABSOLUTE_PREFIXED_HI
, M32C_OPERAND_DST32_48_16_ABSOLUTE_PREFIXED_HI
400 , M32C_OPERAND_DST32_48_24_ABSOLUTE_PREFIXED_HI
, M32C_OPERAND_DST32_24_16_ABSOLUTE_PREFIXED_SI
, M32C_OPERAND_DST32_24_24_ABSOLUTE_PREFIXED_SI
, M32C_OPERAND_DST32_32_16_ABSOLUTE_PREFIXED_SI
401 , M32C_OPERAND_DST32_32_24_ABSOLUTE_PREFIXED_SI
, M32C_OPERAND_DST32_40_16_ABSOLUTE_PREFIXED_SI
, M32C_OPERAND_DST32_40_24_ABSOLUTE_PREFIXED_SI
, M32C_OPERAND_DST32_48_16_ABSOLUTE_PREFIXED_SI
402 , M32C_OPERAND_DST32_48_24_ABSOLUTE_PREFIXED_SI
, M32C_OPERAND_DST32_16_16_ABSOLUTE_EXTUNPREFIXED_QI
, M32C_OPERAND_DST32_16_24_ABSOLUTE_EXTUNPREFIXED_QI
, M32C_OPERAND_DST32_16_16_ABSOLUTE_EXTUNPREFIXED_HI
403 , M32C_OPERAND_DST32_16_24_ABSOLUTE_EXTUNPREFIXED_HI
, M32C_OPERAND_BIT16_RN_DIRECT
, M32C_OPERAND_BIT32_RN_DIRECT_UNPREFIXED
, M32C_OPERAND_BIT32_RN_DIRECT_PREFIXED
404 , M32C_OPERAND_BIT16_AN_DIRECT
, M32C_OPERAND_BIT32_AN_DIRECT_UNPREFIXED
, M32C_OPERAND_BIT32_AN_DIRECT_PREFIXED
, M32C_OPERAND_BIT16_AN_INDIRECT
405 , M32C_OPERAND_BIT32_AN_INDIRECT_UNPREFIXED
, M32C_OPERAND_BIT32_AN_INDIRECT_PREFIXED
, M32C_OPERAND_BIT16_16_8_SB_RELATIVE
, M32C_OPERAND_BIT16_16_16_SB_RELATIVE
406 , M32C_OPERAND_BIT16_16_8_FB_RELATIVE
, M32C_OPERAND_BIT16_16_8_AN_RELATIVE
, M32C_OPERAND_BIT16_16_16_AN_RELATIVE
, M32C_OPERAND_BIT32_16_11_SB_RELATIVE_UNPREFIXED
407 , M32C_OPERAND_BIT32_16_19_SB_RELATIVE_UNPREFIXED
, M32C_OPERAND_BIT32_16_11_FB_RELATIVE_UNPREFIXED
, M32C_OPERAND_BIT32_16_19_FB_RELATIVE_UNPREFIXED
, M32C_OPERAND_BIT32_16_11_AN_RELATIVE_UNPREFIXED
408 , M32C_OPERAND_BIT32_16_19_AN_RELATIVE_UNPREFIXED
, M32C_OPERAND_BIT32_16_27_AN_RELATIVE_UNPREFIXED
, M32C_OPERAND_BIT32_24_11_SB_RELATIVE_PREFIXED
, M32C_OPERAND_BIT32_24_19_SB_RELATIVE_PREFIXED
409 , M32C_OPERAND_BIT32_24_11_FB_RELATIVE_PREFIXED
, M32C_OPERAND_BIT32_24_19_FB_RELATIVE_PREFIXED
, M32C_OPERAND_BIT32_24_11_AN_RELATIVE_PREFIXED
, M32C_OPERAND_BIT32_24_19_AN_RELATIVE_PREFIXED
410 , M32C_OPERAND_BIT32_24_27_AN_RELATIVE_PREFIXED
, M32C_OPERAND_BIT16_11_SB_RELATIVE_S
, M32C_OPERAND_RN16_PUSH_S_DERIVED
, M32C_OPERAND_AN16_PUSH_S_DERIVED
411 , M32C_OPERAND_BIT16_16_16_ABSOLUTE
, M32C_OPERAND_BIT32_16_19_ABSOLUTE_UNPREFIXED
, M32C_OPERAND_BIT32_16_27_ABSOLUTE_UNPREFIXED
, M32C_OPERAND_BIT32_24_19_ABSOLUTE_PREFIXED
412 , M32C_OPERAND_BIT32_24_27_ABSOLUTE_PREFIXED
, M32C_OPERAND_DST16_3_S_R0L_DIRECT_QI
, M32C_OPERAND_DST16_3_S_R0H_DIRECT_QI
, M32C_OPERAND_DST16_3_S_8_8_SB_RELATIVE_QI
413 , M32C_OPERAND_DST16_3_S_8_8_FB_RELATIVE_QI
, M32C_OPERAND_DST16_3_S_8_16_ABSOLUTE_QI
, M32C_OPERAND_DST16_3_S_16_8_SB_RELATIVE_QI
, M32C_OPERAND_DST16_3_S_16_8_FB_RELATIVE_QI
414 , M32C_OPERAND_DST16_3_S_16_16_ABSOLUTE_QI
, M32C_OPERAND_SRCDST16_R0L_R0H_S_DERIVED
, M32C_OPERAND_DST32_2_S_R0L_DIRECT_QI
, M32C_OPERAND_DST32_2_S_R0_DIRECT_HI
415 , M32C_OPERAND_DST32_1_S_A0_DIRECT_HI
, M32C_OPERAND_DST32_1_S_A1_DIRECT_HI
, M32C_OPERAND_DST32_2_S_8_SB_RELATIVE_QI
, M32C_OPERAND_DST32_2_S_8_FB_RELATIVE_QI
416 , M32C_OPERAND_DST32_2_S_16_ABSOLUTE_QI
, M32C_OPERAND_DST32_2_S_8_SB_RELATIVE_HI
, M32C_OPERAND_DST32_2_S_8_FB_RELATIVE_HI
, M32C_OPERAND_DST32_2_S_16_ABSOLUTE_HI
417 , M32C_OPERAND_DST32_2_S_8_SB_RELATIVE_SI
, M32C_OPERAND_DST32_2_S_8_FB_RELATIVE_SI
, M32C_OPERAND_DST32_2_S_16_ABSOLUTE_SI
, M32C_OPERAND_SRC16_BASIC_QI
418 , M32C_OPERAND_SRC16_BASIC_HI
, M32C_OPERAND_SRC32_BASIC_UNPREFIXED_QI
, M32C_OPERAND_SRC32_BASIC_PREFIXED_QI
, M32C_OPERAND_SRC32_BASIC_UNPREFIXED_HI
419 , M32C_OPERAND_SRC32_BASIC_PREFIXED_HI
, M32C_OPERAND_SRC32_BASIC_UNPREFIXED_SI
, M32C_OPERAND_SRC32_BASIC_PREFIXED_SI
, M32C_OPERAND_SRC32_BASIC_EXTPREFIXED_QI
420 , M32C_OPERAND_SRC16_16_8_QI
, M32C_OPERAND_SRC16_16_16_QI
, M32C_OPERAND_SRC16_16_8_HI
, M32C_OPERAND_SRC16_16_16_HI
421 , M32C_OPERAND_SRC32_16_8_UNPREFIXED_QI
, M32C_OPERAND_SRC32_16_16_UNPREFIXED_QI
, M32C_OPERAND_SRC32_16_24_UNPREFIXED_QI
, M32C_OPERAND_SRC32_16_8_UNPREFIXED_HI
422 , M32C_OPERAND_SRC32_16_16_UNPREFIXED_HI
, M32C_OPERAND_SRC32_16_24_UNPREFIXED_HI
, M32C_OPERAND_SRC32_16_8_UNPREFIXED_SI
, M32C_OPERAND_SRC32_16_16_UNPREFIXED_SI
423 , M32C_OPERAND_SRC32_16_24_UNPREFIXED_SI
, M32C_OPERAND_SRC32_24_8_PREFIXED_QI
, M32C_OPERAND_SRC32_24_16_PREFIXED_QI
, M32C_OPERAND_SRC32_24_24_PREFIXED_QI
424 , M32C_OPERAND_SRC32_24_8_PREFIXED_HI
, M32C_OPERAND_SRC32_24_16_PREFIXED_HI
, M32C_OPERAND_SRC32_24_24_PREFIXED_HI
, M32C_OPERAND_SRC32_24_8_PREFIXED_SI
425 , M32C_OPERAND_SRC32_24_16_PREFIXED_SI
, M32C_OPERAND_SRC32_24_24_PREFIXED_SI
, M32C_OPERAND_DST16_BASIC_QI
, M32C_OPERAND_DST16_BASIC_HI
426 , M32C_OPERAND_DST16_BASIC_SI
, M32C_OPERAND_DST32_BASIC_UNPREFIXED_QI
, M32C_OPERAND_DST32_BASIC_PREFIXED_QI
, M32C_OPERAND_DST32_BASIC_UNPREFIXED_HI
427 , M32C_OPERAND_DST32_BASIC_PREFIXED_HI
, M32C_OPERAND_DST32_BASIC_UNPREFIXED_SI
, M32C_OPERAND_DST32_BASIC_PREFIXED_SI
, M32C_OPERAND_DST16_16_QI
428 , M32C_OPERAND_DST16_16_8_QI
, M32C_OPERAND_DST16_16_16_QI
, M32C_OPERAND_DST16_16_16SA_QI
, M32C_OPERAND_DST16_16_20AR_QI
429 , M32C_OPERAND_DST16_16_HI
, M32C_OPERAND_DST16_16_8_HI
, M32C_OPERAND_DST16_16_16_HI
, M32C_OPERAND_DST16_16_16SA_HI
430 , M32C_OPERAND_DST16_16_20AR_HI
, M32C_OPERAND_DST16_16_SI
, M32C_OPERAND_DST16_16_8_SI
, M32C_OPERAND_DST16_16_16_SI
431 , M32C_OPERAND_DST16_16_16SA_SI
, M32C_OPERAND_DST16_16_20AR_SI
, M32C_OPERAND_DST16_16_EXT_QI
, M32C_OPERAND_DST16_AN_INDIRECT_MOVA_HI
432 , M32C_OPERAND_DST16_16_8_AN_RELATIVE_MOVA_HI
, M32C_OPERAND_DST16_16_16_AN_RELATIVE_MOVA_HI
, M32C_OPERAND_DST16_16_8_SB_RELATIVE_MOVA_HI
, M32C_OPERAND_DST16_16_16_SB_RELATIVE_MOVA_HI
433 , M32C_OPERAND_DST16_16_8_FB_RELATIVE_MOVA_HI
, M32C_OPERAND_DST16_16_16_ABSOLUTE_MOVA_HI
, M32C_OPERAND_DST16_16_MOVA_HI
, M32C_OPERAND_DST32_AN_INDIRECT_UNPREFIXED_MOVA_SI
434 , M32C_OPERAND_DST32_16_8_AN_RELATIVE_UNPREFIXED_MOVA_SI
, M32C_OPERAND_DST32_16_16_AN_RELATIVE_UNPREFIXED_MOVA_SI
, M32C_OPERAND_DST32_16_24_AN_RELATIVE_UNPREFIXED_MOVA_SI
, M32C_OPERAND_DST32_16_8_SB_RELATIVE_UNPREFIXED_MOVA_SI
435 , M32C_OPERAND_DST32_16_16_SB_RELATIVE_UNPREFIXED_MOVA_SI
, M32C_OPERAND_DST32_16_8_FB_RELATIVE_UNPREFIXED_MOVA_SI
, M32C_OPERAND_DST32_16_16_FB_RELATIVE_UNPREFIXED_MOVA_SI
, M32C_OPERAND_DST32_16_16_ABSOLUTE_UNPREFIXED_MOVA_SI
436 , M32C_OPERAND_DST32_16_24_ABSOLUTE_UNPREFIXED_MOVA_SI
, M32C_OPERAND_DST32_16_UNPREFIXED_MOVA_SI
, M32C_OPERAND_DST32_16_UNPREFIXED_QI
, M32C_OPERAND_DST32_16_8_UNPREFIXED_QI
437 , M32C_OPERAND_DST32_16_16_UNPREFIXED_QI
, M32C_OPERAND_DST32_16_16SA_UNPREFIXED_QI
, M32C_OPERAND_DST32_16_24_UNPREFIXED_QI
, M32C_OPERAND_DST32_16_UNPREFIXED_HI
438 , M32C_OPERAND_DST32_16_8_UNPREFIXED_HI
, M32C_OPERAND_DST32_16_16_UNPREFIXED_HI
, M32C_OPERAND_DST32_16_16SA_UNPREFIXED_HI
, M32C_OPERAND_DST32_16_24_UNPREFIXED_HI
439 , M32C_OPERAND_DST32_16_UNPREFIXED_SI
, M32C_OPERAND_DST32_16_8_UNPREFIXED_SI
, M32C_OPERAND_DST32_16_16_UNPREFIXED_SI
, M32C_OPERAND_DST32_16_16SA_UNPREFIXED_SI
440 , M32C_OPERAND_DST32_16_24_UNPREFIXED_SI
, M32C_OPERAND_DST32_16_EXTUNPREFIXED_QI
, M32C_OPERAND_DST32_16_EXTUNPREFIXED_HI
, M32C_OPERAND_DST32_16_UNPREFIXED_MULEX_HI
441 , M32C_OPERAND_DST16_24_QI
, M32C_OPERAND_DST16_24_HI
, M32C_OPERAND_DST32_24_UNPREFIXED_QI
, M32C_OPERAND_DST32_24_PREFIXED_QI
442 , M32C_OPERAND_DST32_24_8_PREFIXED_QI
, M32C_OPERAND_DST32_24_16_PREFIXED_QI
, M32C_OPERAND_DST32_24_24_PREFIXED_QI
, M32C_OPERAND_DST32_24_UNPREFIXED_HI
443 , M32C_OPERAND_DST32_24_PREFIXED_HI
, M32C_OPERAND_DST32_24_8_PREFIXED_HI
, M32C_OPERAND_DST32_24_16_PREFIXED_HI
, M32C_OPERAND_DST32_24_24_PREFIXED_HI
444 , M32C_OPERAND_DST32_24_UNPREFIXED_SI
, M32C_OPERAND_DST32_24_PREFIXED_SI
, M32C_OPERAND_DST32_24_8_PREFIXED_SI
, M32C_OPERAND_DST32_24_16_PREFIXED_SI
445 , M32C_OPERAND_DST32_24_24_PREFIXED_SI
, M32C_OPERAND_DST16_32_QI
, M32C_OPERAND_DST16_32_HI
, M32C_OPERAND_DST32_32_UNPREFIXED_QI
446 , M32C_OPERAND_DST32_32_PREFIXED_QI
, M32C_OPERAND_DST32_32_UNPREFIXED_HI
, M32C_OPERAND_DST32_32_PREFIXED_HI
, M32C_OPERAND_DST32_32_UNPREFIXED_SI
447 , M32C_OPERAND_DST32_32_PREFIXED_SI
, M32C_OPERAND_DST32_40_UNPREFIXED_QI
, M32C_OPERAND_DST32_40_PREFIXED_QI
, M32C_OPERAND_DST32_40_UNPREFIXED_HI
448 , M32C_OPERAND_DST32_40_PREFIXED_HI
, M32C_OPERAND_DST32_40_UNPREFIXED_SI
, M32C_OPERAND_DST32_40_PREFIXED_SI
, M32C_OPERAND_DST32_48_PREFIXED_QI
449 , M32C_OPERAND_DST32_48_PREFIXED_HI
, M32C_OPERAND_DST32_48_PREFIXED_SI
, M32C_OPERAND_BIT16_16
, M32C_OPERAND_BIT16_16_BASIC
450 , M32C_OPERAND_BIT16_16_8
, M32C_OPERAND_BIT16_16_16
, M32C_OPERAND_BIT32_16_UNPREFIXED
, M32C_OPERAND_BIT32_24_PREFIXED
451 , M32C_OPERAND_BIT32_BASIC_UNPREFIXED
, M32C_OPERAND_BIT32_16_8_UNPREFIXED
, M32C_OPERAND_BIT32_16_16_UNPREFIXED
, M32C_OPERAND_BIT32_16_24_UNPREFIXED
452 , M32C_OPERAND_SRC16_2_S
, M32C_OPERAND_SRC32_2_S_QI
, M32C_OPERAND_SRC32_2_S_HI
, M32C_OPERAND_DST16_3_S_8
453 , M32C_OPERAND_DST16_3_S_16
, M32C_OPERAND_SRCDST16_R0L_R0H_S
, M32C_OPERAND_DST32_2_S_BASIC_QI
, M32C_OPERAND_DST32_2_S_BASIC_HI
454 , M32C_OPERAND_DST32_2_S_8_QI
, M32C_OPERAND_DST32_2_S_16_QI
, M32C_OPERAND_DST32_2_S_8_HI
, M32C_OPERAND_DST32_2_S_16_HI
455 , M32C_OPERAND_DST32_2_S_8_SI
, M32C_OPERAND_DST32_2_S_16_SI
, M32C_OPERAND_DST32_AN_S
, M32C_OPERAND_BIT16_11_S
456 , M32C_OPERAND_RN16_PUSH_S_ANYOF
, M32C_OPERAND_AN16_PUSH_S_ANYOF
, M32C_OPERAND_MAX
459 /* Number of operands types. */
460 #define MAX_OPERANDS 902
462 /* Maximum number of operands referenced by any insn. */
463 #define MAX_OPERAND_INSTANCES 8
465 /* Insn attribute indices. */
467 /* Enum declaration for cgen_insn attrs. */
468 typedef enum cgen_insn_attr
{
469 CGEN_INSN_ALIAS
, CGEN_INSN_VIRTUAL
, CGEN_INSN_UNCOND_CTI
, CGEN_INSN_COND_CTI
470 , CGEN_INSN_SKIP_CTI
, CGEN_INSN_DELAY_SLOT
, CGEN_INSN_RELAXABLE
, CGEN_INSN_RELAXED
471 , CGEN_INSN_NO_DIS
, CGEN_INSN_PBB
, CGEN_INSN_END_BOOLS
, CGEN_INSN_START_NBOOLS
= 31
472 , CGEN_INSN_MACH
, CGEN_INSN_ISA
, CGEN_INSN_RL_TYPE
, CGEN_INSN_END_NBOOLS
475 /* Number of non-boolean elements in cgen_insn_attr. */
476 #define CGEN_INSN_NBOOL_ATTRS (CGEN_INSN_END_NBOOLS - CGEN_INSN_START_NBOOLS - 1)
478 /* cgen_insn attribute accessor macros. */
479 #define CGEN_ATTR_CGEN_INSN_MACH_VALUE(attrs) ((attrs)->nonbool[CGEN_INSN_MACH-CGEN_INSN_START_NBOOLS-1].nonbitset)
480 #define CGEN_ATTR_CGEN_INSN_ISA_VALUE(attrs) ((attrs)->nonbool[CGEN_INSN_ISA-CGEN_INSN_START_NBOOLS-1].bitset)
481 #define CGEN_ATTR_CGEN_INSN_RL_TYPE_VALUE(attrs) ((attrs)->nonbool[CGEN_INSN_RL_TYPE-CGEN_INSN_START_NBOOLS-1].nonbitset)
482 #define CGEN_ATTR_CGEN_INSN_ALIAS_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_ALIAS)) != 0)
483 #define CGEN_ATTR_CGEN_INSN_VIRTUAL_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_VIRTUAL)) != 0)
484 #define CGEN_ATTR_CGEN_INSN_UNCOND_CTI_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_UNCOND_CTI)) != 0)
485 #define CGEN_ATTR_CGEN_INSN_COND_CTI_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_COND_CTI)) != 0)
486 #define CGEN_ATTR_CGEN_INSN_SKIP_CTI_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_SKIP_CTI)) != 0)
487 #define CGEN_ATTR_CGEN_INSN_DELAY_SLOT_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_DELAY_SLOT)) != 0)
488 #define CGEN_ATTR_CGEN_INSN_RELAXABLE_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_RELAXABLE)) != 0)
489 #define CGEN_ATTR_CGEN_INSN_RELAXED_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_RELAXED)) != 0)
490 #define CGEN_ATTR_CGEN_INSN_NO_DIS_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_NO_DIS)) != 0)
491 #define CGEN_ATTR_CGEN_INSN_PBB_VALUE(attrs) (((attrs)->bool & (1 << CGEN_INSN_PBB)) != 0)
493 /* cgen.h uses things we just defined. */
494 #include "opcode/cgen.h"
496 extern const struct cgen_ifld m32c_cgen_ifld_table
[];
499 extern const CGEN_ATTR_TABLE m32c_cgen_hardware_attr_table
[];
500 extern const CGEN_ATTR_TABLE m32c_cgen_ifield_attr_table
[];
501 extern const CGEN_ATTR_TABLE m32c_cgen_operand_attr_table
[];
502 extern const CGEN_ATTR_TABLE m32c_cgen_insn_attr_table
[];
504 /* Hardware decls. */
506 extern CGEN_KEYWORD m32c_cgen_opval_h_gr
;
507 extern CGEN_KEYWORD m32c_cgen_opval_h_gr_QI
;
508 extern CGEN_KEYWORD m32c_cgen_opval_h_gr_HI
;
509 extern CGEN_KEYWORD m32c_cgen_opval_h_gr_SI
;
510 extern CGEN_KEYWORD m32c_cgen_opval_h_gr_ext_QI
;
511 extern CGEN_KEYWORD m32c_cgen_opval_h_gr_ext_HI
;
512 extern CGEN_KEYWORD m32c_cgen_opval_h_r0l
;
513 extern CGEN_KEYWORD m32c_cgen_opval_h_r0h
;
514 extern CGEN_KEYWORD m32c_cgen_opval_h_r1l
;
515 extern CGEN_KEYWORD m32c_cgen_opval_h_r1h
;
516 extern CGEN_KEYWORD m32c_cgen_opval_h_r0
;
517 extern CGEN_KEYWORD m32c_cgen_opval_h_r1
;
518 extern CGEN_KEYWORD m32c_cgen_opval_h_r2
;
519 extern CGEN_KEYWORD m32c_cgen_opval_h_r3
;
520 extern CGEN_KEYWORD m32c_cgen_opval_h_r0l_r0h
;
521 extern CGEN_KEYWORD m32c_cgen_opval_h_r2r0
;
522 extern CGEN_KEYWORD m32c_cgen_opval_h_r3r1
;
523 extern CGEN_KEYWORD m32c_cgen_opval_h_r1r2r0
;
524 extern CGEN_KEYWORD m32c_cgen_opval_h_ar
;
525 extern CGEN_KEYWORD m32c_cgen_opval_h_ar_QI
;
526 extern CGEN_KEYWORD m32c_cgen_opval_h_ar_HI
;
527 extern CGEN_KEYWORD m32c_cgen_opval_h_ar_SI
;
528 extern CGEN_KEYWORD m32c_cgen_opval_h_a0
;
529 extern CGEN_KEYWORD m32c_cgen_opval_h_a1
;
530 extern CGEN_KEYWORD m32c_cgen_opval_h_cond16
;
531 extern CGEN_KEYWORD m32c_cgen_opval_h_cond16c
;
532 extern CGEN_KEYWORD m32c_cgen_opval_h_cond16j
;
533 extern CGEN_KEYWORD m32c_cgen_opval_h_cond16j_5
;
534 extern CGEN_KEYWORD m32c_cgen_opval_h_cond32
;
535 extern CGEN_KEYWORD m32c_cgen_opval_h_cr1_32
;
536 extern CGEN_KEYWORD m32c_cgen_opval_h_cr2_32
;
537 extern CGEN_KEYWORD m32c_cgen_opval_h_cr3_32
;
538 extern CGEN_KEYWORD m32c_cgen_opval_h_cr_16
;
539 extern CGEN_KEYWORD m32c_cgen_opval_h_flags
;
540 extern CGEN_KEYWORD m32c_cgen_opval_h_shimm
;
542 extern const CGEN_HW_ENTRY m32c_cgen_hw_table
[];
546 #endif /* M32C_CPU_H */