1 /* tc-sh.c -- Assemble code for the Renesas / SuperH SH
2 Copyright 1993, 1994, 1995, 1996, 1997, 1998, 1999, 2000, 2001, 2002,
3 2003, 2004, 2005, 2006, 2007, 2008, 2009, 2010
4 Free Software Foundation, Inc.
6 This file is part of GAS, the GNU Assembler.
8 GAS is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 3, or (at your option)
13 GAS is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
18 You should have received a copy of the GNU General Public License
19 along with GAS; see the file COPYING. If not, write to
20 the Free Software Foundation, 51 Franklin Street - Fifth Floor,
21 Boston, MA 02110-1301, USA. */
23 /* Written By Steve Chamberlain <sac@cygnus.com> */
28 #include "opcodes/sh-opc.h"
29 #include "safe-ctype.h"
30 #include "struc-symbol.h"
36 #include "dwarf2dbg.h"
37 #include "dw2gencfi.h"
43 expressionS immediate
;
47 const char comment_chars
[] = "!";
48 const char line_separator_chars
[] = ";";
49 const char line_comment_chars
[] = "!#";
51 static void s_uses (int);
52 static void s_uacons (int);
55 static void sh_elf_cons (int);
57 symbolS
*GOT_symbol
; /* Pre-defined "_GLOBAL_OFFSET_TABLE_" */
61 big (int ignore ATTRIBUTE_UNUSED
)
63 if (! target_big_endian
)
64 as_bad (_("directive .big encountered when option -big required"));
66 /* Stop further messages. */
67 target_big_endian
= 1;
71 little (int ignore ATTRIBUTE_UNUSED
)
73 if (target_big_endian
)
74 as_bad (_("directive .little encountered when option -little required"));
76 /* Stop further messages. */
77 target_big_endian
= 0;
80 /* This table describes all the machine specific pseudo-ops the assembler
81 has to support. The fields are:
82 pseudo-op name without dot
83 function to call to execute this pseudo-op
84 Integer arg to pass to the function. */
86 const pseudo_typeS md_pseudo_table
[] =
89 {"long", sh_elf_cons
, 4},
90 {"int", sh_elf_cons
, 4},
91 {"word", sh_elf_cons
, 2},
92 {"short", sh_elf_cons
, 2},
98 {"form", listing_psize
, 0},
99 {"little", little
, 0},
100 {"heading", listing_title
, 0},
101 {"import", s_ignore
, 0},
102 {"page", listing_eject
, 0},
103 {"program", s_ignore
, 0},
105 {"uaword", s_uacons
, 2},
106 {"ualong", s_uacons
, 4},
107 {"uaquad", s_uacons
, 8},
108 {"2byte", s_uacons
, 2},
109 {"4byte", s_uacons
, 4},
110 {"8byte", s_uacons
, 8},
112 {"mode", s_sh64_mode
, 0 },
114 /* Have the old name too. */
115 {"isa", s_sh64_mode
, 0 },
117 /* Assert that the right ABI is used. */
118 {"abi", s_sh64_abi
, 0 },
120 { "vtable_inherit", sh64_vtable_inherit
, 0 },
121 { "vtable_entry", sh64_vtable_entry
, 0 },
122 #endif /* HAVE_SH64 */
126 int sh_relax
; /* set if -relax seen */
128 /* Whether -small was seen. */
132 /* Flag to generate relocations against symbol values for local symbols. */
134 static int dont_adjust_reloc_32
;
136 /* Flag to indicate that '$' is allowed as a register prefix. */
138 static int allow_dollar_register_prefix
;
140 /* Preset architecture set, if given; zero otherwise. */
142 static unsigned int preset_target_arch
;
144 /* The bit mask of architectures that could
145 accommodate the insns seen so far. */
146 static unsigned int valid_arch
;
148 const char EXP_CHARS
[] = "eE";
150 /* Chars that mean this number is a floating point constant. */
153 const char FLT_CHARS
[] = "rRsSfFdDxXpP";
155 #define C(a,b) ENCODE_RELAX(a,b)
157 #define ENCODE_RELAX(what,length) (((what) << 4) + (length))
158 #define GET_WHAT(x) ((x>>4))
160 /* These are the three types of relaxable instruction. */
161 /* These are the types of relaxable instructions; except for END which is
164 #define COND_JUMP_DELAY 2
165 #define UNCOND_JUMP 3
169 /* A 16-bit (times four) pc-relative operand, at most expanded to 32 bits. */
170 #define SH64PCREL16_32 4
171 /* A 16-bit (times four) pc-relative operand, at most expanded to 64 bits. */
172 #define SH64PCREL16_64 5
174 /* Variants of the above for adjusting the insn to PTA or PTB according to
176 #define SH64PCREL16PT_32 6
177 #define SH64PCREL16PT_64 7
179 /* A MOVI expansion, expanding to at most 32 or 64 bits. */
180 #define MOVI_IMM_32 8
181 #define MOVI_IMM_32_PCREL 9
182 #define MOVI_IMM_64 10
183 #define MOVI_IMM_64_PCREL 11
186 #else /* HAVE_SH64 */
190 #endif /* HAVE_SH64 */
196 #define UNDEF_WORD_DISP 4
202 #define UNDEF_SH64PCREL 0
203 #define SH64PCREL16 1
204 #define SH64PCREL32 2
205 #define SH64PCREL48 3
206 #define SH64PCREL64 4
207 #define SH64PCRELPLT 5
215 #define MOVI_GOTOFF 6
217 #endif /* HAVE_SH64 */
219 /* Branch displacements are from the address of the branch plus
220 four, thus all minimum and maximum values have 4 added to them. */
223 #define COND8_LENGTH 2
225 /* There is one extra instruction before the branch, so we must add
226 two more bytes to account for it. */
227 #define COND12_F 4100
228 #define COND12_M -4090
229 #define COND12_LENGTH 6
231 #define COND12_DELAY_LENGTH 4
233 /* ??? The minimum and maximum values are wrong, but this does not matter
234 since this relocation type is not supported yet. */
235 #define COND32_F (1<<30)
236 #define COND32_M -(1<<30)
237 #define COND32_LENGTH 14
239 #define UNCOND12_F 4098
240 #define UNCOND12_M -4092
241 #define UNCOND12_LENGTH 2
243 /* ??? The minimum and maximum values are wrong, but this does not matter
244 since this relocation type is not supported yet. */
245 #define UNCOND32_F (1<<30)
246 #define UNCOND32_M -(1<<30)
247 #define UNCOND32_LENGTH 14
250 /* The trivial expansion of a SH64PCREL16 relaxation is just a "PT label,
251 TRd" as is the current insn, so no extra length. Note that the "reach"
252 is calculated from the address *after* that insn, but the offset in the
253 insn is calculated from the beginning of the insn. We also need to
254 take into account the implicit 1 coded as the "A" in PTA when counting
255 forward. If PTB reaches an odd address, we trap that as an error
256 elsewhere, so we don't have to have different relaxation entries. We
257 don't add a one to the negative range, since PTB would then have the
258 farthest backward-reaching value skipped, not generated at relaxation. */
259 #define SH64PCREL16_F (32767 * 4 - 4 + 1)
260 #define SH64PCREL16_M (-32768 * 4 - 4)
261 #define SH64PCREL16_LENGTH 0
263 /* The next step is to change that PT insn into
264 MOVI ((label - datalabel Ln) >> 16) & 65535, R25
265 SHORI (label - datalabel Ln) & 65535, R25
268 which means two extra insns, 8 extra bytes. This is the limit for the
271 The expressions look a bit bad since we have to adjust this to avoid overflow on a
273 #define SH64PCREL32_F ((((long) 1 << 30) - 1) * 2 + 1 - 4)
274 #define SH64PCREL32_LENGTH (2 * 4)
276 /* Similarly, we just change the MOVI and add a SHORI for the 48-bit
278 #if BFD_HOST_64BIT_LONG
279 /* The "reach" type is long, so we can only do this for a 64-bit-long
281 #define SH64PCREL32_M (((long) -1 << 30) * 2 - 4)
282 #define SH64PCREL48_F ((((long) 1 << 47) - 1) - 4)
283 #define SH64PCREL48_M (((long) -1 << 47) - 4)
284 #define SH64PCREL48_LENGTH (3 * 4)
286 /* If the host does not have 64-bit longs, just make this state identical
287 in reach to the 32-bit state. Note that we have a slightly incorrect
288 reach, but the correct one above will overflow a 32-bit number. */
289 #define SH64PCREL32_M (((long) -1 << 30) * 2)
290 #define SH64PCREL48_F SH64PCREL32_F
291 #define SH64PCREL48_M SH64PCREL32_M
292 #define SH64PCREL48_LENGTH (3 * 4)
293 #endif /* BFD_HOST_64BIT_LONG */
295 /* And similarly for the 64-bit expansion; a MOVI + SHORI + SHORI + SHORI
297 #define SH64PCREL64_LENGTH (4 * 4)
299 /* For MOVI, we make the MOVI + SHORI... expansion you can see in the
300 SH64PCREL expansions. The PCREL one is similar, but the other has no
301 pc-relative reach; it must be fully expanded in
302 shmedia_md_estimate_size_before_relax. */
303 #define MOVI_16_LENGTH 0
304 #define MOVI_16_F (32767 - 4)
305 #define MOVI_16_M (-32768 - 4)
306 #define MOVI_32_LENGTH 4
307 #define MOVI_32_F ((((long) 1 << 30) - 1) * 2 + 1 - 4)
308 #define MOVI_48_LENGTH 8
310 #if BFD_HOST_64BIT_LONG
311 /* The "reach" type is long, so we can only do this for a 64-bit-long
313 #define MOVI_32_M (((long) -1 << 30) * 2 - 4)
314 #define MOVI_48_F ((((long) 1 << 47) - 1) - 4)
315 #define MOVI_48_M (((long) -1 << 47) - 4)
317 /* If the host does not have 64-bit longs, just make this state identical
318 in reach to the 32-bit state. Note that we have a slightly incorrect
319 reach, but the correct one above will overflow a 32-bit number. */
320 #define MOVI_32_M (((long) -1 << 30) * 2)
321 #define MOVI_48_F MOVI_32_F
322 #define MOVI_48_M MOVI_32_M
323 #endif /* BFD_HOST_64BIT_LONG */
325 #define MOVI_64_LENGTH 12
326 #endif /* HAVE_SH64 */
328 #define EMPTY { 0, 0, 0, 0 }
330 const relax_typeS md_relax_table
[C (END
, 0)] = {
331 EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
,
332 EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
,
335 /* C (COND_JUMP, COND8) */
336 { COND8_F
, COND8_M
, COND8_LENGTH
, C (COND_JUMP
, COND12
) },
337 /* C (COND_JUMP, COND12) */
338 { COND12_F
, COND12_M
, COND12_LENGTH
, C (COND_JUMP
, COND32
), },
339 /* C (COND_JUMP, COND32) */
340 { COND32_F
, COND32_M
, COND32_LENGTH
, 0, },
341 /* C (COND_JUMP, UNDEF_WORD_DISP) */
342 { 0, 0, COND32_LENGTH
, 0, },
344 EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
,
347 /* C (COND_JUMP_DELAY, COND8) */
348 { COND8_F
, COND8_M
, COND8_LENGTH
, C (COND_JUMP_DELAY
, COND12
) },
349 /* C (COND_JUMP_DELAY, COND12) */
350 { COND12_F
, COND12_M
, COND12_DELAY_LENGTH
, C (COND_JUMP_DELAY
, COND32
), },
351 /* C (COND_JUMP_DELAY, COND32) */
352 { COND32_F
, COND32_M
, COND32_LENGTH
, 0, },
353 /* C (COND_JUMP_DELAY, UNDEF_WORD_DISP) */
354 { 0, 0, COND32_LENGTH
, 0, },
356 EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
,
359 /* C (UNCOND_JUMP, UNCOND12) */
360 { UNCOND12_F
, UNCOND12_M
, UNCOND12_LENGTH
, C (UNCOND_JUMP
, UNCOND32
), },
361 /* C (UNCOND_JUMP, UNCOND32) */
362 { UNCOND32_F
, UNCOND32_M
, UNCOND32_LENGTH
, 0, },
364 /* C (UNCOND_JUMP, UNDEF_WORD_DISP) */
365 { 0, 0, UNCOND32_LENGTH
, 0, },
367 EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
,
370 /* C (SH64PCREL16_32, SH64PCREL16) */
372 { SH64PCREL16_F
, SH64PCREL16_M
, SH64PCREL16_LENGTH
, C (SH64PCREL16_32
, SH64PCREL32
) },
373 /* C (SH64PCREL16_32, SH64PCREL32) */
374 { 0, 0, SH64PCREL32_LENGTH
, 0 },
376 /* C (SH64PCREL16_32, SH64PCRELPLT) */
377 { 0, 0, SH64PCREL32_LENGTH
, 0 },
379 EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
,
381 /* C (SH64PCREL16_64, SH64PCREL16) */
383 { SH64PCREL16_F
, SH64PCREL16_M
, SH64PCREL16_LENGTH
, C (SH64PCREL16_64
, SH64PCREL32
) },
384 /* C (SH64PCREL16_64, SH64PCREL32) */
385 { SH64PCREL32_F
, SH64PCREL32_M
, SH64PCREL32_LENGTH
, C (SH64PCREL16_64
, SH64PCREL48
) },
386 /* C (SH64PCREL16_64, SH64PCREL48) */
387 { SH64PCREL48_F
, SH64PCREL48_M
, SH64PCREL48_LENGTH
, C (SH64PCREL16_64
, SH64PCREL64
) },
388 /* C (SH64PCREL16_64, SH64PCREL64) */
389 { 0, 0, SH64PCREL64_LENGTH
, 0 },
390 /* C (SH64PCREL16_64, SH64PCRELPLT) */
391 { 0, 0, SH64PCREL64_LENGTH
, 0 },
393 EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
,
395 /* C (SH64PCREL16PT_32, SH64PCREL16) */
397 { SH64PCREL16_F
, SH64PCREL16_M
, SH64PCREL16_LENGTH
, C (SH64PCREL16PT_32
, SH64PCREL32
) },
398 /* C (SH64PCREL16PT_32, SH64PCREL32) */
399 { 0, 0, SH64PCREL32_LENGTH
, 0 },
401 /* C (SH64PCREL16PT_32, SH64PCRELPLT) */
402 { 0, 0, SH64PCREL32_LENGTH
, 0 },
404 EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
,
406 /* C (SH64PCREL16PT_64, SH64PCREL16) */
408 { SH64PCREL16_F
, SH64PCREL16_M
, SH64PCREL16_LENGTH
, C (SH64PCREL16PT_64
, SH64PCREL32
) },
409 /* C (SH64PCREL16PT_64, SH64PCREL32) */
413 C (SH64PCREL16PT_64
, SH64PCREL48
) },
414 /* C (SH64PCREL16PT_64, SH64PCREL48) */
415 { SH64PCREL48_F
, SH64PCREL48_M
, SH64PCREL48_LENGTH
, C (SH64PCREL16PT_64
, SH64PCREL64
) },
416 /* C (SH64PCREL16PT_64, SH64PCREL64) */
417 { 0, 0, SH64PCREL64_LENGTH
, 0 },
418 /* C (SH64PCREL16PT_64, SH64PCRELPLT) */
419 { 0, 0, SH64PCREL64_LENGTH
, 0},
421 EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
,
423 /* C (MOVI_IMM_32, UNDEF_MOVI) */
424 { 0, 0, MOVI_32_LENGTH
, 0 },
425 /* C (MOVI_IMM_32, MOVI_16) */
426 { MOVI_16_F
, MOVI_16_M
, MOVI_16_LENGTH
, C (MOVI_IMM_32
, MOVI_32
) },
427 /* C (MOVI_IMM_32, MOVI_32) */
428 { MOVI_32_F
, MOVI_32_M
, MOVI_32_LENGTH
, 0 },
430 /* C (MOVI_IMM_32, MOVI_GOTOFF) */
431 { 0, 0, MOVI_32_LENGTH
, 0 },
432 EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
,
434 /* C (MOVI_IMM_32_PCREL, MOVI_16) */
436 { MOVI_16_F
, MOVI_16_M
, MOVI_16_LENGTH
, C (MOVI_IMM_32_PCREL
, MOVI_32
) },
437 /* C (MOVI_IMM_32_PCREL, MOVI_32) */
438 { 0, 0, MOVI_32_LENGTH
, 0 },
440 /* C (MOVI_IMM_32_PCREL, MOVI_PLT) */
441 { 0, 0, MOVI_32_LENGTH
, 0 },
443 /* C (MOVI_IMM_32_PCREL, MOVI_GOTPC) */
444 { 0, 0, MOVI_32_LENGTH
, 0 },
445 EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
,
447 /* C (MOVI_IMM_64, UNDEF_MOVI) */
448 { 0, 0, MOVI_64_LENGTH
, 0 },
449 /* C (MOVI_IMM_64, MOVI_16) */
450 { MOVI_16_F
, MOVI_16_M
, MOVI_16_LENGTH
, C (MOVI_IMM_64
, MOVI_32
) },
451 /* C (MOVI_IMM_64, MOVI_32) */
452 { MOVI_32_F
, MOVI_32_M
, MOVI_32_LENGTH
, C (MOVI_IMM_64
, MOVI_48
) },
453 /* C (MOVI_IMM_64, MOVI_48) */
454 { MOVI_48_F
, MOVI_48_M
, MOVI_48_LENGTH
, C (MOVI_IMM_64
, MOVI_64
) },
455 /* C (MOVI_IMM_64, MOVI_64) */
456 { 0, 0, MOVI_64_LENGTH
, 0 },
458 /* C (MOVI_IMM_64, MOVI_GOTOFF) */
459 { 0, 0, MOVI_64_LENGTH
, 0 },
460 EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
,
462 /* C (MOVI_IMM_64_PCREL, MOVI_16) */
464 { MOVI_16_F
, MOVI_16_M
, MOVI_16_LENGTH
, C (MOVI_IMM_64_PCREL
, MOVI_32
) },
465 /* C (MOVI_IMM_64_PCREL, MOVI_32) */
466 { MOVI_32_F
, MOVI_32_M
, MOVI_32_LENGTH
, C (MOVI_IMM_64_PCREL
, MOVI_48
) },
467 /* C (MOVI_IMM_64_PCREL, MOVI_48) */
468 { MOVI_48_F
, MOVI_48_M
, MOVI_48_LENGTH
, C (MOVI_IMM_64_PCREL
, MOVI_64
) },
469 /* C (MOVI_IMM_64_PCREL, MOVI_64) */
470 { 0, 0, MOVI_64_LENGTH
, 0 },
471 /* C (MOVI_IMM_64_PCREL, MOVI_PLT) */
472 { 0, 0, MOVI_64_LENGTH
, 0 },
474 /* C (MOVI_IMM_64_PCREL, MOVI_GOTPC) */
475 { 0, 0, MOVI_64_LENGTH
, 0 },
476 EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
, EMPTY
,
478 #endif /* HAVE_SH64 */
484 static struct hash_control
*opcode_hash_control
; /* Opcode mnemonics */
488 /* Determinet whether the symbol needs any kind of PIC relocation. */
491 sh_PIC_related_p (symbolS
*sym
)
498 if (sym
== GOT_symbol
)
502 if (sh_PIC_related_p (*symbol_get_tc (sym
)))
506 exp
= symbol_get_value_expression (sym
);
508 return (exp
->X_op
== O_PIC_reloc
509 || sh_PIC_related_p (exp
->X_add_symbol
)
510 || sh_PIC_related_p (exp
->X_op_symbol
));
513 /* Determine the relocation type to be used to represent the
514 expression, that may be rearranged. */
517 sh_check_fixup (expressionS
*main_exp
, bfd_reloc_code_real_type
*r_type_p
)
519 expressionS
*exp
= main_exp
;
521 /* This is here for backward-compatibility only. GCC used to generated:
523 f@PLT + . - (.LPCS# + 2)
525 but we'd rather be able to handle this as a PIC-related reference
526 plus/minus a symbol. However, gas' parser gives us:
528 O_subtract (O_add (f@PLT, .), .LPCS#+2)
530 so we attempt to transform this into:
532 O_subtract (f@PLT, O_subtract (.LPCS#+2, .))
534 which we can handle simply below. */
535 if (exp
->X_op
== O_subtract
)
537 if (sh_PIC_related_p (exp
->X_op_symbol
))
540 exp
= symbol_get_value_expression (exp
->X_add_symbol
);
542 if (exp
&& sh_PIC_related_p (exp
->X_op_symbol
))
545 if (exp
&& exp
->X_op
== O_add
546 && sh_PIC_related_p (exp
->X_add_symbol
))
548 symbolS
*sym
= exp
->X_add_symbol
;
550 exp
->X_op
= O_subtract
;
551 exp
->X_add_symbol
= main_exp
->X_op_symbol
;
553 main_exp
->X_op_symbol
= main_exp
->X_add_symbol
;
554 main_exp
->X_add_symbol
= sym
;
556 main_exp
->X_add_number
+= exp
->X_add_number
;
557 exp
->X_add_number
= 0;
562 else if (exp
->X_op
== O_add
&& sh_PIC_related_p (exp
->X_op_symbol
))
565 if (exp
->X_op
== O_symbol
|| exp
->X_op
== O_add
|| exp
->X_op
== O_subtract
)
568 if (exp
->X_add_symbol
569 && (exp
->X_add_symbol
== GOT_symbol
571 && *symbol_get_tc (exp
->X_add_symbol
) == GOT_symbol
)))
575 case BFD_RELOC_SH_IMM_LOW16
:
576 *r_type_p
= BFD_RELOC_SH_GOTPC_LOW16
;
579 case BFD_RELOC_SH_IMM_MEDLOW16
:
580 *r_type_p
= BFD_RELOC_SH_GOTPC_MEDLOW16
;
583 case BFD_RELOC_SH_IMM_MEDHI16
:
584 *r_type_p
= BFD_RELOC_SH_GOTPC_MEDHI16
;
587 case BFD_RELOC_SH_IMM_HI16
:
588 *r_type_p
= BFD_RELOC_SH_GOTPC_HI16
;
592 case BFD_RELOC_UNUSED
:
593 *r_type_p
= BFD_RELOC_SH_GOTPC
;
602 if (exp
->X_add_symbol
&& exp
->X_add_symbol
== GOT_symbol
)
604 *r_type_p
= BFD_RELOC_SH_GOTPC
;
608 exp
= symbol_get_value_expression (exp
->X_add_symbol
);
613 if (exp
->X_op
== O_PIC_reloc
)
619 case BFD_RELOC_UNUSED
:
620 *r_type_p
= exp
->X_md
;
623 case BFD_RELOC_SH_IMM_LOW16
:
626 case BFD_RELOC_32_GOTOFF
:
627 *r_type_p
= BFD_RELOC_SH_GOTOFF_LOW16
;
630 case BFD_RELOC_SH_GOTPLT32
:
631 *r_type_p
= BFD_RELOC_SH_GOTPLT_LOW16
;
634 case BFD_RELOC_32_GOT_PCREL
:
635 *r_type_p
= BFD_RELOC_SH_GOT_LOW16
;
638 case BFD_RELOC_32_PLT_PCREL
:
639 *r_type_p
= BFD_RELOC_SH_PLT_LOW16
;
647 case BFD_RELOC_SH_IMM_MEDLOW16
:
650 case BFD_RELOC_32_GOTOFF
:
651 *r_type_p
= BFD_RELOC_SH_GOTOFF_MEDLOW16
;
654 case BFD_RELOC_SH_GOTPLT32
:
655 *r_type_p
= BFD_RELOC_SH_GOTPLT_MEDLOW16
;
658 case BFD_RELOC_32_GOT_PCREL
:
659 *r_type_p
= BFD_RELOC_SH_GOT_MEDLOW16
;
662 case BFD_RELOC_32_PLT_PCREL
:
663 *r_type_p
= BFD_RELOC_SH_PLT_MEDLOW16
;
671 case BFD_RELOC_SH_IMM_MEDHI16
:
674 case BFD_RELOC_32_GOTOFF
:
675 *r_type_p
= BFD_RELOC_SH_GOTOFF_MEDHI16
;
678 case BFD_RELOC_SH_GOTPLT32
:
679 *r_type_p
= BFD_RELOC_SH_GOTPLT_MEDHI16
;
682 case BFD_RELOC_32_GOT_PCREL
:
683 *r_type_p
= BFD_RELOC_SH_GOT_MEDHI16
;
686 case BFD_RELOC_32_PLT_PCREL
:
687 *r_type_p
= BFD_RELOC_SH_PLT_MEDHI16
;
695 case BFD_RELOC_SH_IMM_HI16
:
698 case BFD_RELOC_32_GOTOFF
:
699 *r_type_p
= BFD_RELOC_SH_GOTOFF_HI16
;
702 case BFD_RELOC_SH_GOTPLT32
:
703 *r_type_p
= BFD_RELOC_SH_GOTPLT_HI16
;
706 case BFD_RELOC_32_GOT_PCREL
:
707 *r_type_p
= BFD_RELOC_SH_GOT_HI16
;
710 case BFD_RELOC_32_PLT_PCREL
:
711 *r_type_p
= BFD_RELOC_SH_PLT_HI16
;
723 *r_type_p
= exp
->X_md
;
726 exp
->X_op
= O_symbol
;
729 main_exp
->X_add_symbol
= exp
->X_add_symbol
;
730 main_exp
->X_add_number
+= exp
->X_add_number
;
734 return (sh_PIC_related_p (exp
->X_add_symbol
)
735 || sh_PIC_related_p (exp
->X_op_symbol
));
740 /* Add expression EXP of SIZE bytes to offset OFF of fragment FRAG. */
743 sh_cons_fix_new (fragS
*frag
, int off
, int size
, expressionS
*exp
)
745 bfd_reloc_code_real_type r_type
= BFD_RELOC_UNUSED
;
747 if (sh_check_fixup (exp
, &r_type
))
748 as_bad (_("Invalid PIC expression."));
750 if (r_type
== BFD_RELOC_UNUSED
)
754 r_type
= BFD_RELOC_8
;
758 r_type
= BFD_RELOC_16
;
762 r_type
= BFD_RELOC_32
;
767 r_type
= BFD_RELOC_64
;
777 as_bad (_("unsupported BFD relocation size %u"), size
);
778 r_type
= BFD_RELOC_UNUSED
;
781 fix_new_exp (frag
, off
, size
, exp
, 0, r_type
);
784 /* The regular cons() function, that reads constants, doesn't support
785 suffixes such as @GOT, @GOTOFF and @PLT, that generate
786 machine-specific relocation types. So we must define it here. */
787 /* Clobbers input_line_pointer, checks end-of-line. */
788 /* NBYTES 1=.byte, 2=.word, 4=.long */
790 sh_elf_cons (register int nbytes
)
796 /* Update existing range to include a previous insn, if there was one. */
797 sh64_update_contents_mark (TRUE
);
799 /* We need to make sure the contents type is set to data. */
802 #endif /* HAVE_SH64 */
804 if (is_it_end_of_statement ())
806 demand_empty_rest_of_line ();
811 md_cons_align (nbytes
);
817 emit_expr (&exp
, (unsigned int) nbytes
);
819 while (*input_line_pointer
++ == ',');
821 input_line_pointer
--; /* Put terminator back into stream. */
822 if (*input_line_pointer
== '#' || *input_line_pointer
== '!')
824 while (! is_end_of_line
[(unsigned char) *input_line_pointer
++]);
827 demand_empty_rest_of_line ();
830 /* The regular frag_offset_fixed_p doesn't work for rs_align_test
834 align_test_frag_offset_fixed_p (const fragS
*frag1
, const fragS
*frag2
,
840 /* Start with offset initialised to difference between the two frags.
841 Prior to assigning frag addresses this will be zero. */
842 off
= frag1
->fr_address
- frag2
->fr_address
;
849 /* Maybe frag2 is after frag1. */
851 while (frag
->fr_type
== rs_fill
852 || frag
->fr_type
== rs_align_test
)
854 if (frag
->fr_type
== rs_fill
)
855 off
+= frag
->fr_fix
+ frag
->fr_offset
* frag
->fr_var
;
858 frag
= frag
->fr_next
;
868 /* Maybe frag1 is after frag2. */
869 off
= frag1
->fr_address
- frag2
->fr_address
;
871 while (frag
->fr_type
== rs_fill
872 || frag
->fr_type
== rs_align_test
)
874 if (frag
->fr_type
== rs_fill
)
875 off
-= frag
->fr_fix
+ frag
->fr_offset
* frag
->fr_var
;
878 frag
= frag
->fr_next
;
891 /* Optimize a difference of symbols which have rs_align_test frag if
895 sh_optimize_expr (expressionS
*l
, operatorT op
, expressionS
*r
)
900 && l
->X_op
== O_symbol
901 && r
->X_op
== O_symbol
902 && S_GET_SEGMENT (l
->X_add_symbol
) == S_GET_SEGMENT (r
->X_add_symbol
)
903 && (SEG_NORMAL (S_GET_SEGMENT (l
->X_add_symbol
))
904 || r
->X_add_symbol
== l
->X_add_symbol
)
905 && align_test_frag_offset_fixed_p (symbol_get_frag (l
->X_add_symbol
),
906 symbol_get_frag (r
->X_add_symbol
),
909 l
->X_add_number
-= r
->X_add_number
;
910 l
->X_add_number
-= frag_off
/ OCTETS_PER_BYTE
;
911 l
->X_add_number
+= (S_GET_VALUE (l
->X_add_symbol
)
912 - S_GET_VALUE (r
->X_add_symbol
));
913 l
->X_op
= O_constant
;
921 /* This function is called once, at assembler startup time. This should
922 set up all the tables, etc that the MD part of the assembler needs. */
927 const sh_opcode_info
*opcode
;
928 char *prev_name
= "";
929 unsigned int target_arch
;
932 = preset_target_arch
? preset_target_arch
: arch_sh_up
& ~arch_sh_has_dsp
;
933 valid_arch
= target_arch
;
939 opcode_hash_control
= hash_new ();
941 /* Insert unique names into hash table. */
942 for (opcode
= sh_table
; opcode
->name
; opcode
++)
944 if (strcmp (prev_name
, opcode
->name
) != 0)
946 if (!SH_MERGE_ARCH_SET_VALID (opcode
->arch
, target_arch
))
948 prev_name
= opcode
->name
;
949 hash_insert (opcode_hash_control
, opcode
->name
, (char *) opcode
);
956 static int reg_x
, reg_y
;
960 #define IDENT_CHAR(c) (ISALNUM (c) || (c) == '_')
962 /* Try to parse a reg name. Return the number of chars consumed. */
965 parse_reg_without_prefix (char *src
, int *mode
, int *reg
)
967 char l0
= TOLOWER (src
[0]);
968 char l1
= l0
? TOLOWER (src
[1]) : 0;
970 /* We use ! IDENT_CHAR for the next character after the register name, to
971 make sure that we won't accidentally recognize a symbol name such as
972 'sram' or sr_ram as being a reference to the register 'sr'. */
978 if (src
[2] >= '0' && src
[2] <= '5'
979 && ! IDENT_CHAR ((unsigned char) src
[3]))
982 *reg
= 10 + src
[2] - '0';
986 if (l1
>= '0' && l1
<= '9'
987 && ! IDENT_CHAR ((unsigned char) src
[2]))
993 if (l1
>= '0' && l1
<= '7' && strncasecmp (&src
[2], "_bank", 5) == 0
994 && ! IDENT_CHAR ((unsigned char) src
[7]))
1001 if (l1
== 'e' && ! IDENT_CHAR ((unsigned char) src
[2]))
1006 if (l1
== 's' && ! IDENT_CHAR ((unsigned char) src
[2]))
1017 if (! IDENT_CHAR ((unsigned char) src
[2]))
1023 if (TOLOWER (src
[2]) == 'g' && ! IDENT_CHAR ((unsigned char) src
[3]))
1032 if (! IDENT_CHAR ((unsigned char) src
[2]))
1038 if (TOLOWER (src
[2]) == 'g' && ! IDENT_CHAR ((unsigned char) src
[3]))
1046 if (l1
== 'x' && src
[2] >= '0' && src
[2] <= '1'
1047 && ! IDENT_CHAR ((unsigned char) src
[3]))
1050 *reg
= 4 + (l1
- '0');
1053 if (l1
== 'y' && src
[2] >= '0' && src
[2] <= '1'
1054 && ! IDENT_CHAR ((unsigned char) src
[3]))
1057 *reg
= 6 + (l1
- '0');
1060 if (l1
== 's' && src
[2] >= '0' && src
[2] <= '3'
1061 && ! IDENT_CHAR ((unsigned char) src
[3]))
1066 *reg
= n
| ((~n
& 2) << 1);
1071 if (l0
== 'i' && l1
&& ! IDENT_CHAR ((unsigned char) src
[2]))
1093 if (l0
== 'x' && l1
>= '0' && l1
<= '1'
1094 && ! IDENT_CHAR ((unsigned char) src
[2]))
1097 *reg
= A_X0_NUM
+ l1
- '0';
1101 if (l0
== 'y' && l1
>= '0' && l1
<= '1'
1102 && ! IDENT_CHAR ((unsigned char) src
[2]))
1105 *reg
= A_Y0_NUM
+ l1
- '0';
1109 if (l0
== 'm' && l1
>= '0' && l1
<= '1'
1110 && ! IDENT_CHAR ((unsigned char) src
[2]))
1113 *reg
= l1
== '0' ? A_M0_NUM
: A_M1_NUM
;
1119 && TOLOWER (src
[2]) == 'r' && ! IDENT_CHAR ((unsigned char) src
[3]))
1125 if (l0
== 's' && l1
== 'p' && TOLOWER (src
[2]) == 'c'
1126 && ! IDENT_CHAR ((unsigned char) src
[3]))
1132 if (l0
== 's' && l1
== 'g' && TOLOWER (src
[2]) == 'r'
1133 && ! IDENT_CHAR ((unsigned char) src
[3]))
1139 if (l0
== 'd' && l1
== 's' && TOLOWER (src
[2]) == 'r'
1140 && ! IDENT_CHAR ((unsigned char) src
[3]))
1146 if (l0
== 'd' && l1
== 'b' && TOLOWER (src
[2]) == 'r'
1147 && ! IDENT_CHAR ((unsigned char) src
[3]))
1153 if (l0
== 's' && l1
== 'r' && ! IDENT_CHAR ((unsigned char) src
[2]))
1159 if (l0
== 's' && l1
== 'p' && ! IDENT_CHAR ((unsigned char) src
[2]))
1166 if (l0
== 'p' && l1
== 'r' && ! IDENT_CHAR ((unsigned char) src
[2]))
1171 if (l0
== 'p' && l1
== 'c' && ! IDENT_CHAR ((unsigned char) src
[2]))
1173 /* Don't use A_DISP_PC here - that would accept stuff like 'mova pc,r0'
1174 and use an uninitialized immediate. */
1178 if (l0
== 'g' && l1
== 'b' && TOLOWER (src
[2]) == 'r'
1179 && ! IDENT_CHAR ((unsigned char) src
[3]))
1184 if (l0
== 'v' && l1
== 'b' && TOLOWER (src
[2]) == 'r'
1185 && ! IDENT_CHAR ((unsigned char) src
[3]))
1191 if (l0
== 't' && l1
== 'b' && TOLOWER (src
[2]) == 'r'
1192 && ! IDENT_CHAR ((unsigned char) src
[3]))
1197 if (l0
== 'm' && l1
== 'a' && TOLOWER (src
[2]) == 'c'
1198 && ! IDENT_CHAR ((unsigned char) src
[4]))
1200 if (TOLOWER (src
[3]) == 'l')
1205 if (TOLOWER (src
[3]) == 'h')
1211 if (l0
== 'm' && l1
== 'o' && TOLOWER (src
[2]) == 'd'
1212 && ! IDENT_CHAR ((unsigned char) src
[3]))
1217 if (l0
== 'f' && l1
== 'r')
1221 if (src
[3] >= '0' && src
[3] <= '5'
1222 && ! IDENT_CHAR ((unsigned char) src
[4]))
1225 *reg
= 10 + src
[3] - '0';
1229 if (src
[2] >= '0' && src
[2] <= '9'
1230 && ! IDENT_CHAR ((unsigned char) src
[3]))
1233 *reg
= (src
[2] - '0');
1237 if (l0
== 'd' && l1
== 'r')
1241 if (src
[3] >= '0' && src
[3] <= '4' && ! ((src
[3] - '0') & 1)
1242 && ! IDENT_CHAR ((unsigned char) src
[4]))
1245 *reg
= 10 + src
[3] - '0';
1249 if (src
[2] >= '0' && src
[2] <= '8' && ! ((src
[2] - '0') & 1)
1250 && ! IDENT_CHAR ((unsigned char) src
[3]))
1253 *reg
= (src
[2] - '0');
1257 if (l0
== 'x' && l1
== 'd')
1261 if (src
[3] >= '0' && src
[3] <= '4' && ! ((src
[3] - '0') & 1)
1262 && ! IDENT_CHAR ((unsigned char) src
[4]))
1265 *reg
= 11 + src
[3] - '0';
1269 if (src
[2] >= '0' && src
[2] <= '8' && ! ((src
[2] - '0') & 1)
1270 && ! IDENT_CHAR ((unsigned char) src
[3]))
1273 *reg
= (src
[2] - '0') + 1;
1277 if (l0
== 'f' && l1
== 'v')
1279 if (src
[2] == '1'&& src
[3] == '2' && ! IDENT_CHAR ((unsigned char) src
[4]))
1285 if ((src
[2] == '0' || src
[2] == '4' || src
[2] == '8')
1286 && ! IDENT_CHAR ((unsigned char) src
[3]))
1289 *reg
= (src
[2] - '0');
1293 if (l0
== 'f' && l1
== 'p' && TOLOWER (src
[2]) == 'u'
1294 && TOLOWER (src
[3]) == 'l'
1295 && ! IDENT_CHAR ((unsigned char) src
[4]))
1301 if (l0
== 'f' && l1
== 'p' && TOLOWER (src
[2]) == 's'
1302 && TOLOWER (src
[3]) == 'c'
1303 && TOLOWER (src
[4]) == 'r' && ! IDENT_CHAR ((unsigned char) src
[5]))
1309 if (l0
== 'x' && l1
== 'm' && TOLOWER (src
[2]) == 't'
1310 && TOLOWER (src
[3]) == 'r'
1311 && TOLOWER (src
[4]) == 'x' && ! IDENT_CHAR ((unsigned char) src
[5]))
1320 /* Like parse_reg_without_prefix, but this version supports
1321 $-prefixed register names if enabled by the user. */
1324 parse_reg (char *src
, int *mode
, int *reg
)
1326 unsigned int prefix
;
1327 unsigned int consumed
;
1331 if (allow_dollar_register_prefix
)
1342 consumed
= parse_reg_without_prefix (src
, mode
, reg
);
1347 return consumed
+ prefix
;
1351 parse_exp (char *s
, sh_operand_info
*op
)
1356 save
= input_line_pointer
;
1357 input_line_pointer
= s
;
1358 expression (&op
->immediate
);
1359 if (op
->immediate
.X_op
== O_absent
)
1360 as_bad (_("missing operand"));
1362 else if (op
->immediate
.X_op
== O_PIC_reloc
1363 || sh_PIC_related_p (op
->immediate
.X_add_symbol
)
1364 || sh_PIC_related_p (op
->immediate
.X_op_symbol
))
1365 as_bad (_("misplaced PIC operand"));
1367 new_pointer
= input_line_pointer
;
1368 input_line_pointer
= save
;
1372 /* The many forms of operand:
1375 @Rn Register indirect
1388 pr, gbr, vbr, macl, mach
1392 parse_at (char *src
, sh_operand_info
*op
)
1399 src
= parse_at (src
, op
);
1400 if (op
->type
== A_DISP_TBR
)
1401 op
->type
= A_DISP2_TBR
;
1403 as_bad (_("illegal double indirection"));
1405 else if (src
[0] == '-')
1407 /* Must be predecrement. */
1410 len
= parse_reg (src
, &mode
, &(op
->reg
));
1411 if (mode
!= A_REG_N
)
1412 as_bad (_("illegal register after @-"));
1417 else if (src
[0] == '(')
1419 /* Could be @(disp, rn), @(disp, gbr), @(disp, pc), @(r0, gbr) or
1422 len
= parse_reg (src
, &mode
, &(op
->reg
));
1423 if (len
&& mode
== A_REG_N
)
1428 as_bad (_("must be @(r0,...)"));
1433 /* Now can be rn or gbr. */
1434 len
= parse_reg (src
, &mode
, &(op
->reg
));
1444 op
->type
= A_R0_GBR
;
1446 else if (mode
== A_REG_N
)
1448 op
->type
= A_IND_R0_REG_N
;
1452 as_bad (_("syntax error in @(r0,...)"));
1457 as_bad (_("syntax error in @(r0...)"));
1462 /* Must be an @(disp,.. thing). */
1463 src
= parse_exp (src
, op
);
1466 /* Now can be rn, gbr or pc. */
1467 len
= parse_reg (src
, &mode
, &op
->reg
);
1470 if (mode
== A_REG_N
)
1472 op
->type
= A_DISP_REG_N
;
1474 else if (mode
== A_GBR
)
1476 op
->type
= A_DISP_GBR
;
1478 else if (mode
== A_TBR
)
1480 op
->type
= A_DISP_TBR
;
1482 else if (mode
== A_PC
)
1484 /* We want @(expr, pc) to uniformly address . + expr,
1485 no matter if expr is a constant, or a more complex
1486 expression, e.g. sym-. or sym1-sym2.
1487 However, we also used to accept @(sym,pc)
1488 as addressing sym, i.e. meaning the same as plain sym.
1489 Some existing code does use the @(sym,pc) syntax, so
1490 we give it the old semantics for now, but warn about
1491 its use, so that users have some time to fix their code.
1493 Note that due to this backward compatibility hack,
1494 we'll get unexpected results when @(offset, pc) is used,
1495 and offset is a symbol that is set later to an an address
1496 difference, or an external symbol that is set to an
1497 address difference in another source file, so we want to
1498 eventually remove it. */
1499 if (op
->immediate
.X_op
== O_symbol
)
1501 op
->type
= A_DISP_PC
;
1502 as_warn (_("Deprecated syntax."));
1506 op
->type
= A_DISP_PC_ABS
;
1507 /* Such operands don't get corrected for PC==.+4, so
1508 make the correction here. */
1509 op
->immediate
.X_add_number
-= 4;
1514 as_bad (_("syntax error in @(disp,[Rn, gbr, pc])"));
1519 as_bad (_("syntax error in @(disp,[Rn, gbr, pc])"));
1524 as_bad (_("expecting )"));
1530 src
+= parse_reg (src
, &mode
, &(op
->reg
));
1531 if (mode
!= A_REG_N
)
1532 as_bad (_("illegal register after @"));
1539 l0
= TOLOWER (src
[0]);
1540 l1
= TOLOWER (src
[1]);
1542 if ((l0
== 'r' && l1
== '8')
1543 || (l0
== 'i' && (l1
== 'x' || l1
== 's')))
1546 op
->type
= AX_PMOD_N
;
1548 else if ( (l0
== 'r' && l1
== '9')
1549 || (l0
== 'i' && l1
== 'y'))
1552 op
->type
= AY_PMOD_N
;
1564 get_operand (char **ptr
, sh_operand_info
*op
)
1573 *ptr
= parse_exp (src
, op
);
1578 else if (src
[0] == '@')
1580 *ptr
= parse_at (src
, op
);
1583 len
= parse_reg (src
, &mode
, &(op
->reg
));
1592 /* Not a reg, the only thing left is a displacement. */
1593 *ptr
= parse_exp (src
, op
);
1594 op
->type
= A_DISP_PC
;
1600 get_operands (sh_opcode_info
*info
, char *args
, sh_operand_info
*operand
)
1605 /* The pre-processor will eliminate whitespace in front of '@'
1606 after the first argument; we may be called multiple times
1607 from assemble_ppi, so don't insist on finding whitespace here. */
1611 get_operand (&ptr
, operand
+ 0);
1618 get_operand (&ptr
, operand
+ 1);
1619 /* ??? Hack: psha/pshl have a varying operand number depending on
1620 the type of the first operand. We handle this by having the
1621 three-operand version first and reducing the number of operands
1622 parsed to two if we see that the first operand is an immediate.
1623 This works because no insn with three operands has an immediate
1624 as first operand. */
1625 if (info
->arg
[2] && operand
[0].type
!= A_IMM
)
1631 get_operand (&ptr
, operand
+ 2);
1635 operand
[2].type
= 0;
1640 operand
[1].type
= 0;
1641 operand
[2].type
= 0;
1646 operand
[0].type
= 0;
1647 operand
[1].type
= 0;
1648 operand
[2].type
= 0;
1653 /* Passed a pointer to a list of opcodes which use different
1654 addressing modes, return the opcode which matches the opcodes
1657 static sh_opcode_info
*
1658 get_specific (sh_opcode_info
*opcode
, sh_operand_info
*operands
)
1660 sh_opcode_info
*this_try
= opcode
;
1661 char *name
= opcode
->name
;
1664 while (opcode
->name
)
1666 this_try
= opcode
++;
1667 if ((this_try
->name
!= name
) && (strcmp (this_try
->name
, name
) != 0))
1669 /* We've looked so far down the table that we've run out of
1670 opcodes with the same name. */
1674 /* Look at both operands needed by the opcodes and provided by
1675 the user - since an arg test will often fail on the same arg
1676 again and again, we'll try and test the last failing arg the
1677 first on each opcode try. */
1678 for (n
= 0; this_try
->arg
[n
]; n
++)
1680 sh_operand_info
*user
= operands
+ n
;
1681 sh_arg_type arg
= this_try
->arg
[n
];
1686 if (user
->type
== A_DISP_PC_ABS
)
1697 if (user
->type
!= arg
)
1701 /* opcode needs r0 */
1702 if (user
->type
!= A_REG_N
|| user
->reg
!= 0)
1706 if (user
->type
!= A_R0_GBR
|| user
->reg
!= 0)
1710 if (user
->type
!= F_REG_N
|| user
->reg
!= 0)
1718 case A_IND_R0_REG_N
:
1727 /* Opcode needs rn */
1728 if (user
->type
!= arg
)
1733 if (user
->type
!= D_REG_N
&& user
->type
!= X_REG_N
)
1749 if (user
->type
!= arg
)
1754 if (user
->type
!= arg
)
1760 if (user
->type
!= A_INC_N
)
1762 if (user
->reg
!= 15)
1768 if (user
->type
!= A_DEC_N
)
1770 if (user
->reg
!= 15)
1779 case A_IND_R0_REG_M
:
1782 /* Opcode needs rn */
1783 if (user
->type
!= arg
- A_REG_M
+ A_REG_N
)
1789 if (user
->type
!= A_DEC_N
)
1791 if (user
->reg
< 2 || user
->reg
> 5)
1797 if (user
->type
!= A_INC_N
)
1799 if (user
->reg
< 2 || user
->reg
> 5)
1805 if (user
->type
!= A_IND_N
)
1807 if (user
->reg
< 2 || user
->reg
> 5)
1813 if (user
->type
!= AX_PMOD_N
)
1815 if (user
->reg
< 2 || user
->reg
> 5)
1821 if (user
->type
!= A_INC_N
)
1823 if (user
->reg
< 4 || user
->reg
> 5)
1829 if (user
->type
!= A_IND_N
)
1831 if (user
->reg
< 4 || user
->reg
> 5)
1837 if (user
->type
!= AX_PMOD_N
)
1839 if (user
->reg
< 4 || user
->reg
> 5)
1845 if (user
->type
!= A_INC_N
)
1847 if ((user
->reg
< 4 || user
->reg
> 5)
1848 && (user
->reg
< 0 || user
->reg
> 1))
1854 if (user
->type
!= A_IND_N
)
1856 if ((user
->reg
< 4 || user
->reg
> 5)
1857 && (user
->reg
< 0 || user
->reg
> 1))
1863 if (user
->type
!= AX_PMOD_N
)
1865 if ((user
->reg
< 4 || user
->reg
> 5)
1866 && (user
->reg
< 0 || user
->reg
> 1))
1872 if (user
->type
!= A_INC_N
)
1874 if (user
->reg
< 6 || user
->reg
> 7)
1880 if (user
->type
!= A_IND_N
)
1882 if (user
->reg
< 6 || user
->reg
> 7)
1888 if (user
->type
!= AY_PMOD_N
)
1890 if (user
->reg
< 6 || user
->reg
> 7)
1896 if (user
->type
!= A_INC_N
)
1898 if ((user
->reg
< 6 || user
->reg
> 7)
1899 && (user
->reg
< 2 || user
->reg
> 3))
1905 if (user
->type
!= A_IND_N
)
1907 if ((user
->reg
< 6 || user
->reg
> 7)
1908 && (user
->reg
< 2 || user
->reg
> 3))
1914 if (user
->type
!= AY_PMOD_N
)
1916 if ((user
->reg
< 6 || user
->reg
> 7)
1917 && (user
->reg
< 2 || user
->reg
> 3))
1923 if (user
->type
!= DSP_REG_N
)
1925 if (user
->reg
!= A_A0_NUM
1926 && user
->reg
!= A_A1_NUM
)
1932 if (user
->type
!= DSP_REG_N
)
1954 if (user
->type
!= DSP_REG_N
)
1976 if (user
->type
!= DSP_REG_N
)
1998 if (user
->type
!= DSP_REG_N
)
2020 if (user
->type
!= DSP_REG_N
)
2042 if (user
->type
!= DSP_REG_N
)
2064 if (user
->type
!= DSP_REG_N
)
2086 if (user
->type
!= DSP_REG_N
)
2108 if (user
->type
!= DSP_REG_N
)
2130 if (user
->type
!= DSP_REG_N
|| user
->reg
!= A_A0_NUM
)
2134 if (user
->type
!= DSP_REG_N
|| user
->reg
!= A_X0_NUM
)
2138 if (user
->type
!= DSP_REG_N
|| user
->reg
!= A_X1_NUM
)
2142 if (user
->type
!= DSP_REG_N
|| user
->reg
!= A_Y0_NUM
)
2146 if (user
->type
!= DSP_REG_N
|| user
->reg
!= A_Y1_NUM
)
2156 /* Opcode needs rn */
2157 if (user
->type
!= arg
- F_REG_M
+ F_REG_N
)
2162 if (user
->type
!= D_REG_N
&& user
->type
!= X_REG_N
)
2167 if (user
->type
!= XMTRX_M4
)
2173 printf (_("unhandled %d\n"), arg
);
2176 if (SH_MERGE_ARCH_SET_VALID (valid_arch
, arch_sh2a_nofpu_up
)
2177 && ( arg
== A_DISP_REG_M
2178 || arg
== A_DISP_REG_N
))
2180 /* Check a few key IMM* fields for overflow. */
2182 long val
= user
->immediate
.X_add_number
;
2184 for (opf
= 0; opf
< 4; opf
++)
2185 switch (this_try
->nibbles
[opf
])
2189 if (val
< 0 || val
> 15)
2194 if (val
< 0 || val
> 15 * 2)
2199 if (val
< 0 || val
> 15 * 4)
2207 if ( !SH_MERGE_ARCH_SET_VALID (valid_arch
, this_try
->arch
))
2209 valid_arch
= SH_MERGE_ARCH_SET (valid_arch
, this_try
->arch
);
2219 insert (char *where
, int how
, int pcrel
, sh_operand_info
*op
)
2221 fix_new_exp (frag_now
,
2222 where
- frag_now
->fr_literal
,
2230 insert4 (char * where
, int how
, int pcrel
, sh_operand_info
* op
)
2232 fix_new_exp (frag_now
,
2233 where
- frag_now
->fr_literal
,
2240 build_relax (sh_opcode_info
*opcode
, sh_operand_info
*op
)
2242 int high_byte
= target_big_endian
? 0 : 1;
2245 if (opcode
->arg
[0] == A_BDISP8
)
2247 int what
= (opcode
->nibbles
[1] & 4) ? COND_JUMP_DELAY
: COND_JUMP
;
2248 p
= frag_var (rs_machine_dependent
,
2249 md_relax_table
[C (what
, COND32
)].rlx_length
,
2250 md_relax_table
[C (what
, COND8
)].rlx_length
,
2252 op
->immediate
.X_add_symbol
,
2253 op
->immediate
.X_add_number
,
2255 p
[high_byte
] = (opcode
->nibbles
[0] << 4) | (opcode
->nibbles
[1]);
2257 else if (opcode
->arg
[0] == A_BDISP12
)
2259 p
= frag_var (rs_machine_dependent
,
2260 md_relax_table
[C (UNCOND_JUMP
, UNCOND32
)].rlx_length
,
2261 md_relax_table
[C (UNCOND_JUMP
, UNCOND12
)].rlx_length
,
2263 op
->immediate
.X_add_symbol
,
2264 op
->immediate
.X_add_number
,
2266 p
[high_byte
] = (opcode
->nibbles
[0] << 4);
2271 /* Insert ldrs & ldre with fancy relocations that relaxation can recognize. */
2274 insert_loop_bounds (char *output
, sh_operand_info
*operand
)
2279 /* Since the low byte of the opcode will be overwritten by the reloc, we
2280 can just stash the high byte into both bytes and ignore endianness. */
2283 insert (output
, BFD_RELOC_SH_LOOP_START
, 1, operand
);
2284 insert (output
, BFD_RELOC_SH_LOOP_END
, 1, operand
+ 1);
2288 static int count
= 0;
2290 /* If the last loop insn is a two-byte-insn, it is in danger of being
2291 swapped with the insn after it. To prevent this, create a new
2292 symbol - complete with SH_LABEL reloc - after the last loop insn.
2293 If the last loop insn is four bytes long, the symbol will be
2294 right in the middle, but four byte insns are not swapped anyways. */
2295 /* A REPEAT takes 6 bytes. The SH has a 32 bit address space.
2296 Hence a 9 digit number should be enough to count all REPEATs. */
2298 sprintf (name
, "_R%x", count
++ & 0x3fffffff);
2299 end_sym
= symbol_new (name
, undefined_section
, 0, &zero_address_frag
);
2300 /* Make this a local symbol. */
2302 SF_SET_LOCAL (end_sym
);
2303 #endif /* OBJ_COFF */
2304 symbol_table_insert (end_sym
);
2305 end_sym
->sy_value
= operand
[1].immediate
;
2306 end_sym
->sy_value
.X_add_number
+= 2;
2307 fix_new (frag_now
, frag_now_fix (), 2, end_sym
, 0, 1, BFD_RELOC_SH_LABEL
);
2310 output
= frag_more (2);
2313 insert (output
, BFD_RELOC_SH_LOOP_START
, 1, operand
);
2314 insert (output
, BFD_RELOC_SH_LOOP_END
, 1, operand
+ 1);
2316 return frag_more (2);
2319 /* Now we know what sort of opcodes it is, let's build the bytes. */
2322 build_Mytes (sh_opcode_info
*opcode
, sh_operand_info
*operand
)
2327 unsigned int size
= 2;
2328 int low_byte
= target_big_endian
? 1 : 0;
2340 if (SH_MERGE_ARCH_SET (opcode
->arch
, arch_op32
))
2342 output
= frag_more (4);
2347 output
= frag_more (2);
2349 for (indx
= 0; indx
< max_index
; indx
++)
2351 sh_nibble_type i
= opcode
->nibbles
[indx
];
2368 if (reg_n
< 2 || reg_n
> 5)
2369 as_bad (_("Invalid register: 'r%d'"), reg_n
);
2370 nbuf
[indx
] = (reg_n
& 3) | 4;
2373 nbuf
[indx
] = reg_n
| (reg_m
>> 2);
2376 nbuf
[indx
] = reg_b
| 0x08;
2379 nbuf
[indx
] = reg_n
| 0x01;
2384 insert (output
+ low_byte
, BFD_RELOC_SH_IMM3
, 0, operand
);
2389 insert (output
+ low_byte
, BFD_RELOC_SH_IMM3U
, 0, operand
);
2392 insert (output
+ 2, BFD_RELOC_SH_DISP12
, 0, operand
);
2395 insert (output
+ 2, BFD_RELOC_SH_DISP12BY2
, 0, operand
);
2398 insert (output
+ 2, BFD_RELOC_SH_DISP12BY4
, 0, operand
);
2401 insert (output
+ 2, BFD_RELOC_SH_DISP12BY8
, 0, operand
);
2404 insert (output
+ 2, BFD_RELOC_SH_DISP12
, 0, operand
+1);
2407 insert (output
+ 2, BFD_RELOC_SH_DISP12BY2
, 0, operand
+1);
2410 insert (output
+ 2, BFD_RELOC_SH_DISP12BY4
, 0, operand
+1);
2413 insert (output
+ 2, BFD_RELOC_SH_DISP12BY8
, 0, operand
+1);
2418 insert4 (output
, BFD_RELOC_SH_DISP20
, 0, operand
);
2421 insert4 (output
, BFD_RELOC_SH_DISP20BY8
, 0, operand
);
2424 insert (output
+ low_byte
, BFD_RELOC_SH_IMM4BY4
, 0, operand
);
2427 insert (output
+ low_byte
, BFD_RELOC_SH_IMM4BY2
, 0, operand
);
2430 insert (output
+ low_byte
, BFD_RELOC_SH_IMM4
, 0, operand
);
2433 insert (output
+ low_byte
, BFD_RELOC_SH_IMM4BY4
, 0, operand
+ 1);
2436 insert (output
+ low_byte
, BFD_RELOC_SH_IMM4BY2
, 0, operand
+ 1);
2439 insert (output
+ low_byte
, BFD_RELOC_SH_IMM4
, 0, operand
+ 1);
2442 insert (output
+ low_byte
, BFD_RELOC_SH_IMM8BY4
, 0, operand
);
2445 insert (output
+ low_byte
, BFD_RELOC_SH_IMM8BY2
, 0, operand
);
2448 insert (output
+ low_byte
, BFD_RELOC_SH_IMM8
, 0, operand
);
2451 insert (output
+ low_byte
, BFD_RELOC_SH_IMM8BY4
, 0, operand
+ 1);
2454 insert (output
+ low_byte
, BFD_RELOC_SH_IMM8BY2
, 0, operand
+ 1);
2457 insert (output
+ low_byte
, BFD_RELOC_SH_IMM8
, 0, operand
+ 1);
2460 insert (output
, BFD_RELOC_SH_PCRELIMM8BY4
,
2461 operand
->type
!= A_DISP_PC_ABS
, operand
);
2464 insert (output
, BFD_RELOC_SH_PCRELIMM8BY2
,
2465 operand
->type
!= A_DISP_PC_ABS
, operand
);
2468 output
= insert_loop_bounds (output
, operand
);
2469 nbuf
[indx
] = opcode
->nibbles
[3];
2473 printf (_("failed for %d\n"), i
);
2477 if (!target_big_endian
)
2479 output
[1] = (nbuf
[0] << 4) | (nbuf
[1]);
2480 output
[0] = (nbuf
[2] << 4) | (nbuf
[3]);
2484 output
[0] = (nbuf
[0] << 4) | (nbuf
[1]);
2485 output
[1] = (nbuf
[2] << 4) | (nbuf
[3]);
2487 if (SH_MERGE_ARCH_SET (opcode
->arch
, arch_op32
))
2489 if (!target_big_endian
)
2491 output
[3] = (nbuf
[4] << 4) | (nbuf
[5]);
2492 output
[2] = (nbuf
[6] << 4) | (nbuf
[7]);
2496 output
[2] = (nbuf
[4] << 4) | (nbuf
[5]);
2497 output
[3] = (nbuf
[6] << 4) | (nbuf
[7]);
2503 /* Find an opcode at the start of *STR_P in the hash table, and set
2504 *STR_P to the first character after the last one read. */
2506 static sh_opcode_info
*
2507 find_cooked_opcode (char **str_p
)
2510 unsigned char *op_start
;
2511 unsigned char *op_end
;
2515 /* Drop leading whitespace. */
2519 /* Find the op code end.
2520 The pre-processor will eliminate whitespace in front of
2521 any '@' after the first argument; we may be called from
2522 assemble_ppi, so the opcode might be terminated by an '@'. */
2523 for (op_start
= op_end
= (unsigned char *) str
;
2526 && !is_end_of_line
[*op_end
] && *op_end
!= ' ' && *op_end
!= '@';
2529 unsigned char c
= op_start
[nlen
];
2531 /* The machine independent code will convert CMP/EQ into cmp/EQ
2532 because it thinks the '/' is the end of the symbol. Moreover,
2533 all but the first sub-insn is a parallel processing insn won't
2534 be capitalized. Instead of hacking up the machine independent
2535 code, we just deal with it here. */
2542 *str_p
= (char *) op_end
;
2545 as_bad (_("can't find opcode "));
2547 return (sh_opcode_info
*) hash_find (opcode_hash_control
, name
);
2550 /* Assemble a parallel processing insn. */
2551 #define DDT_BASE 0xf000 /* Base value for double data transfer insns */
2554 assemble_ppi (char *op_end
, sh_opcode_info
*opcode
)
2566 sh_operand_info operand
[3];
2568 /* Some insn ignore one or more register fields, e.g. psts machl,a0.
2569 Make sure we encode a defined insn pattern. */
2574 if (opcode
->arg
[0] != A_END
)
2575 op_end
= get_operands (opcode
, op_end
, operand
);
2577 opcode
= get_specific (opcode
, operand
);
2580 /* Couldn't find an opcode which matched the operands. */
2581 char *where
= frag_more (2);
2586 as_bad (_("invalid operands for opcode"));
2590 if (opcode
->nibbles
[0] != PPI
)
2591 as_bad (_("insn can't be combined with parallel processing insn"));
2593 switch (opcode
->nibbles
[1])
2598 as_bad (_("multiple movx specifications"));
2603 as_bad (_("multiple movy specifications"));
2609 as_bad (_("multiple movx specifications"));
2610 if ((reg_n
< 4 || reg_n
> 5)
2611 && (reg_n
< 0 || reg_n
> 1))
2612 as_bad (_("invalid movx address register"));
2613 if (movy
&& movy
!= DDT_BASE
)
2614 as_bad (_("insn cannot be combined with non-nopy"));
2615 movx
= ((((reg_n
& 1) != 0) << 9)
2616 + (((reg_n
& 4) == 0) << 8)
2618 + (opcode
->nibbles
[2] << 4)
2619 + opcode
->nibbles
[3]
2625 as_bad (_("multiple movy specifications"));
2626 if ((reg_n
< 6 || reg_n
> 7)
2627 && (reg_n
< 2 || reg_n
> 3))
2628 as_bad (_("invalid movy address register"));
2629 if (movx
&& movx
!= DDT_BASE
)
2630 as_bad (_("insn cannot be combined with non-nopx"));
2631 movy
= ((((reg_n
& 1) != 0) << 8)
2632 + (((reg_n
& 4) == 0) << 9)
2634 + (opcode
->nibbles
[2] << 4)
2635 + opcode
->nibbles
[3]
2641 as_bad (_("multiple movx specifications"));
2643 as_bad (_("previous movy requires nopx"));
2644 if (reg_n
< 4 || reg_n
> 5)
2645 as_bad (_("invalid movx address register"));
2646 if (opcode
->nibbles
[2] & 8)
2648 if (reg_m
== A_A1_NUM
)
2650 else if (reg_m
!= A_A0_NUM
)
2651 as_bad (_("invalid movx dsp register"));
2656 as_bad (_("invalid movx dsp register"));
2659 movx
+= ((reg_n
- 4) << 9) + (opcode
->nibbles
[2] << 2) + DDT_BASE
;
2664 as_bad (_("multiple movy specifications"));
2666 as_bad (_("previous movx requires nopy"));
2667 if (opcode
->nibbles
[2] & 8)
2669 /* Bit 3 in nibbles[2] is intended for bit 4 of the opcode,
2672 if (reg_m
== A_A1_NUM
)
2674 else if (reg_m
!= A_A0_NUM
)
2675 as_bad (_("invalid movy dsp register"));
2680 as_bad (_("invalid movy dsp register"));
2683 if (reg_n
< 6 || reg_n
> 7)
2684 as_bad (_("invalid movy address register"));
2685 movy
+= ((reg_n
- 6) << 8) + opcode
->nibbles
[2] + DDT_BASE
;
2689 if (operand
[0].immediate
.X_op
!= O_constant
)
2690 as_bad (_("dsp immediate shift value not constant"));
2691 field_b
= ((opcode
->nibbles
[2] << 12)
2692 | (operand
[0].immediate
.X_add_number
& 127) << 4
2699 goto try_another_opcode
;
2704 as_bad (_("multiple parallel processing specifications"));
2705 field_b
= ((opcode
->nibbles
[2] << 12) + (opcode
->nibbles
[3] << 8)
2706 + (reg_x
<< 6) + (reg_y
<< 4) + reg_n
);
2707 switch (opcode
->nibbles
[4])
2715 field_b
+= opcode
->nibbles
[4] << 4;
2723 as_bad (_("multiple condition specifications"));
2724 cond
= opcode
->nibbles
[2] << 8;
2726 goto skip_cond_check
;
2730 as_bad (_("multiple parallel processing specifications"));
2731 field_b
= ((opcode
->nibbles
[2] << 12) + (opcode
->nibbles
[3] << 8)
2732 + cond
+ (reg_x
<< 6) + (reg_y
<< 4) + reg_n
);
2734 switch (opcode
->nibbles
[4])
2742 field_b
+= opcode
->nibbles
[4] << 4;
2751 if ((field_b
& 0xef00) == 0xa100)
2753 /* pclr Dz pmuls Se,Sf,Dg */
2754 else if ((field_b
& 0xff00) == 0x8d00
2755 && (SH_MERGE_ARCH_SET_VALID (valid_arch
, arch_sh4al_dsp_up
)))
2757 valid_arch
= SH_MERGE_ARCH_SET (valid_arch
, arch_sh4al_dsp_up
);
2761 as_bad (_("insn cannot be combined with pmuls"));
2762 switch (field_b
& 0xf)
2765 field_b
+= 0 - A_X0_NUM
;
2768 field_b
+= 1 - A_Y0_NUM
;
2771 field_b
+= 2 - A_A0_NUM
;
2774 field_b
+= 3 - A_A1_NUM
;
2777 as_bad (_("bad combined pmuls output operand"));
2779 /* Generate warning if the destination register for padd / psub
2780 and pmuls is the same ( only for A0 or A1 ).
2781 If the last nibble is 1010 then A0 is used in both
2782 padd / psub and pmuls. If it is 1111 then A1 is used
2783 as destination register in both padd / psub and pmuls. */
2785 if ((((field_b
| reg_efg
) & 0x000F) == 0x000A)
2786 || (((field_b
| reg_efg
) & 0x000F) == 0x000F))
2787 as_warn (_("destination register is same for parallel insns"));
2789 field_b
+= 0x4000 + reg_efg
;
2796 as_bad (_("condition not followed by conditionalizable insn"));
2802 opcode
= find_cooked_opcode (&op_end
);
2806 (_("unrecognized characters at end of parallel processing insn")));
2811 move_code
= movx
| movy
;
2814 /* Parallel processing insn. */
2815 unsigned long ppi_code
= (movx
| movy
| 0xf800) << 16 | field_b
;
2817 output
= frag_more (4);
2819 if (! target_big_endian
)
2821 output
[3] = ppi_code
>> 8;
2822 output
[2] = ppi_code
;
2826 output
[2] = ppi_code
>> 8;
2827 output
[3] = ppi_code
;
2829 move_code
|= 0xf800;
2833 /* Just a double data transfer. */
2834 output
= frag_more (2);
2837 if (! target_big_endian
)
2839 output
[1] = move_code
>> 8;
2840 output
[0] = move_code
;
2844 output
[0] = move_code
>> 8;
2845 output
[1] = move_code
;
2850 /* This is the guts of the machine-dependent assembler. STR points to a
2851 machine dependent instruction. This function is supposed to emit
2852 the frags/bytes it assembles to. */
2855 md_assemble (char *str
)
2858 sh_operand_info operand
[3];
2859 sh_opcode_info
*opcode
;
2860 unsigned int size
= 0;
2861 char *initial_str
= str
;
2864 if (sh64_isa_mode
== sh64_isa_shmedia
)
2866 shmedia_md_assemble (str
);
2871 /* If we've seen pseudo-directives, make sure any emitted data or
2872 frags are marked as data. */
2875 sh64_update_contents_mark (TRUE
);
2876 sh64_set_contents_type (CRT_SH5_ISA16
);
2881 #endif /* HAVE_SH64 */
2883 opcode
= find_cooked_opcode (&str
);
2888 /* The opcode is not in the hash table.
2889 This means we definitely have an assembly failure,
2890 but the instruction may be valid in another CPU variant.
2891 In this case emit something better than 'unknown opcode'.
2892 Search the full table in sh-opc.h to check. */
2894 char *name
= initial_str
;
2895 int name_length
= 0;
2896 const sh_opcode_info
*op
;
2899 /* identify opcode in string */
2900 while (ISSPACE (*name
))
2904 while (!ISSPACE (name
[name_length
]))
2909 /* search for opcode in full list */
2910 for (op
= sh_table
; op
->name
; op
++)
2912 if (strncasecmp (op
->name
, name
, name_length
) == 0
2913 && op
->name
[name_length
] == '\0')
2922 as_bad (_("opcode not valid for this cpu variant"));
2926 as_bad (_("unknown opcode"));
2932 && ! seg_info (now_seg
)->tc_segment_info_data
.in_code
)
2934 /* Output a CODE reloc to tell the linker that the following
2935 bytes are instructions, not data. */
2936 fix_new (frag_now
, frag_now_fix (), 2, &abs_symbol
, 0, 0,
2938 seg_info (now_seg
)->tc_segment_info_data
.in_code
= 1;
2941 if (opcode
->nibbles
[0] == PPI
)
2943 size
= assemble_ppi (op_end
, opcode
);
2947 if (opcode
->arg
[0] == A_BDISP12
2948 || opcode
->arg
[0] == A_BDISP8
)
2950 /* Since we skip get_specific here, we have to check & update
2952 if (SH_MERGE_ARCH_SET_VALID (valid_arch
, opcode
->arch
))
2953 valid_arch
= SH_MERGE_ARCH_SET (valid_arch
, opcode
->arch
);
2955 as_bad (_("Delayed branches not available on SH1"));
2956 parse_exp (op_end
+ 1, &operand
[0]);
2957 build_relax (opcode
, &operand
[0]);
2959 /* All branches are currently 16 bit. */
2964 if (opcode
->arg
[0] == A_END
)
2966 /* Ignore trailing whitespace. If there is any, it has already
2967 been compressed to a single space. */
2973 op_end
= get_operands (opcode
, op_end
, operand
);
2975 opcode
= get_specific (opcode
, operand
);
2979 /* Couldn't find an opcode which matched the operands. */
2980 char *where
= frag_more (2);
2985 as_bad (_("invalid operands for opcode"));
2990 as_bad (_("excess operands: '%s'"), op_end
);
2992 size
= build_Mytes (opcode
, operand
);
2997 dwarf2_emit_insn (size
);
3000 /* This routine is called each time a label definition is seen. It
3001 emits a BFD_RELOC_SH_LABEL reloc if necessary. */
3004 sh_frob_label (symbolS
*sym
)
3006 static fragS
*last_label_frag
;
3007 static int last_label_offset
;
3010 && seg_info (now_seg
)->tc_segment_info_data
.in_code
)
3014 offset
= frag_now_fix ();
3015 if (frag_now
!= last_label_frag
3016 || offset
!= last_label_offset
)
3018 fix_new (frag_now
, offset
, 2, &abs_symbol
, 0, 0, BFD_RELOC_SH_LABEL
);
3019 last_label_frag
= frag_now
;
3020 last_label_offset
= offset
;
3024 dwarf2_emit_label (sym
);
3027 /* This routine is called when the assembler is about to output some
3028 data. It emits a BFD_RELOC_SH_DATA reloc if necessary. */
3031 sh_flush_pending_output (void)
3034 && seg_info (now_seg
)->tc_segment_info_data
.in_code
)
3036 fix_new (frag_now
, frag_now_fix (), 2, &abs_symbol
, 0, 0,
3038 seg_info (now_seg
)->tc_segment_info_data
.in_code
= 0;
3043 md_undefined_symbol (char *name ATTRIBUTE_UNUSED
)
3048 /* Various routines to kill one day. */
3051 md_atof (int type
, char *litP
, int *sizeP
)
3053 return ieee_md_atof (type
, litP
, sizeP
, target_big_endian
);
3056 /* Handle the .uses pseudo-op. This pseudo-op is used just before a
3057 call instruction. It refers to a label of the instruction which
3058 loads the register which the call uses. We use it to generate a
3059 special reloc for the linker. */
3062 s_uses (int ignore ATTRIBUTE_UNUSED
)
3067 as_warn (_(".uses pseudo-op seen when not relaxing"));
3071 if (ex
.X_op
!= O_symbol
|| ex
.X_add_number
!= 0)
3073 as_bad (_("bad .uses format"));
3074 ignore_rest_of_line ();
3078 fix_new_exp (frag_now
, frag_now_fix (), 2, &ex
, 1, BFD_RELOC_SH_USES
);
3080 demand_empty_rest_of_line ();
3085 OPTION_RELAX
= OPTION_MD_BASE
,
3092 OPTION_ALLOW_REG_PREFIX
,
3096 OPTION_SHCOMPACT_CONST_CRANGE
,
3101 OPTION_DUMMY
/* Not used. This is just here to make it easy to add and subtract options from this enum. */
3104 const char *md_shortopts
= "";
3105 struct option md_longopts
[] =
3107 {"relax", no_argument
, NULL
, OPTION_RELAX
},
3108 {"big", no_argument
, NULL
, OPTION_BIG
},
3109 {"little", no_argument
, NULL
, OPTION_LITTLE
},
3110 /* The next two switches are here because the
3111 generic parts of the linker testsuite uses them. */
3112 {"EB", no_argument
, NULL
, OPTION_BIG
},
3113 {"EL", no_argument
, NULL
, OPTION_LITTLE
},
3114 {"small", no_argument
, NULL
, OPTION_SMALL
},
3115 {"dsp", no_argument
, NULL
, OPTION_DSP
},
3116 {"isa", required_argument
, NULL
, OPTION_ISA
},
3117 {"renesas", no_argument
, NULL
, OPTION_RENESAS
},
3118 {"allow-reg-prefix", no_argument
, NULL
, OPTION_ALLOW_REG_PREFIX
},
3121 {"abi", required_argument
, NULL
, OPTION_ABI
},
3122 {"no-mix", no_argument
, NULL
, OPTION_NO_MIX
},
3123 {"shcompact-const-crange", no_argument
, NULL
, OPTION_SHCOMPACT_CONST_CRANGE
},
3124 {"no-expand", no_argument
, NULL
, OPTION_NO_EXPAND
},
3125 {"expand-pt32", no_argument
, NULL
, OPTION_PT32
},
3126 #endif /* HAVE_SH64 */
3127 { "h-tick-hex", no_argument
, NULL
, OPTION_H_TICK_HEX
},
3129 {NULL
, no_argument
, NULL
, 0}
3131 size_t md_longopts_size
= sizeof (md_longopts
);
3134 md_parse_option (int c
, char *arg ATTRIBUTE_UNUSED
)
3143 target_big_endian
= 1;
3147 target_big_endian
= 0;
3155 preset_target_arch
= arch_sh_up
& ~(arch_sh_sp_fpu
|arch_sh_dp_fpu
);
3158 case OPTION_RENESAS
:
3159 dont_adjust_reloc_32
= 1;
3162 case OPTION_ALLOW_REG_PREFIX
:
3163 allow_dollar_register_prefix
= 1;
3167 if (strcasecmp (arg
, "dsp") == 0)
3168 preset_target_arch
= arch_sh_up
& ~(arch_sh_sp_fpu
|arch_sh_dp_fpu
);
3169 else if (strcasecmp (arg
, "fp") == 0)
3170 preset_target_arch
= arch_sh_up
& ~arch_sh_has_dsp
;
3171 else if (strcasecmp (arg
, "any") == 0)
3172 preset_target_arch
= arch_sh_up
;
3174 else if (strcasecmp (arg
, "shmedia") == 0)
3176 if (sh64_isa_mode
== sh64_isa_shcompact
)
3177 as_bad (_("Invalid combination: --isa=SHcompact with --isa=SHmedia"));
3178 sh64_isa_mode
= sh64_isa_shmedia
;
3180 else if (strcasecmp (arg
, "shcompact") == 0)
3182 if (sh64_isa_mode
== sh64_isa_shmedia
)
3183 as_bad (_("Invalid combination: --isa=SHmedia with --isa=SHcompact"));
3184 if (sh64_abi
== sh64_abi_64
)
3185 as_bad (_("Invalid combination: --abi=64 with --isa=SHcompact"));
3186 sh64_isa_mode
= sh64_isa_shcompact
;
3188 #endif /* HAVE_SH64 */
3191 extern const bfd_arch_info_type bfd_sh_arch
;
3192 bfd_arch_info_type
const *bfd_arch
= &bfd_sh_arch
;
3194 preset_target_arch
= 0;
3195 for (; bfd_arch
; bfd_arch
=bfd_arch
->next
)
3197 int len
= strlen(bfd_arch
->printable_name
);
3199 if (bfd_arch
->mach
== bfd_mach_sh5
)
3202 if (strncasecmp (bfd_arch
->printable_name
, arg
, len
) != 0)
3205 if (arg
[len
] == '\0')
3206 preset_target_arch
=
3207 sh_get_arch_from_bfd_mach (bfd_arch
->mach
);
3208 else if (strcasecmp(&arg
[len
], "-up") == 0)
3209 preset_target_arch
=
3210 sh_get_arch_up_from_bfd_mach (bfd_arch
->mach
);
3216 if (!preset_target_arch
)
3217 as_bad (_("Invalid argument to --isa option: %s"), arg
);
3223 if (strcmp (arg
, "32") == 0)
3225 if (sh64_abi
== sh64_abi_64
)
3226 as_bad (_("Invalid combination: --abi=32 with --abi=64"));
3227 sh64_abi
= sh64_abi_32
;
3229 else if (strcmp (arg
, "64") == 0)
3231 if (sh64_abi
== sh64_abi_32
)
3232 as_bad (_("Invalid combination: --abi=64 with --abi=32"));
3233 if (sh64_isa_mode
== sh64_isa_shcompact
)
3234 as_bad (_("Invalid combination: --isa=SHcompact with --abi=64"));
3235 sh64_abi
= sh64_abi_64
;
3238 as_bad (_("Invalid argument to --abi option: %s"), arg
);
3245 case OPTION_SHCOMPACT_CONST_CRANGE
:
3246 sh64_shcompact_const_crange
= TRUE
;
3249 case OPTION_NO_EXPAND
:
3250 sh64_expand
= FALSE
;
3256 #endif /* HAVE_SH64 */
3258 case OPTION_H_TICK_HEX
:
3259 enable_h_tick_hex
= 1;
3270 md_show_usage (FILE *stream
)
3272 fprintf (stream
, _("\
3274 --little generate little endian code\n\
3275 --big generate big endian code\n\
3276 --relax alter jump instructions for long displacements\n\
3277 --renesas disable optimization with section symbol for\n\
3278 compatibility with Renesas assembler.\n\
3279 --small align sections to 4 byte boundaries, not 16\n\
3280 --dsp enable sh-dsp insns, and disable floating-point ISAs.\n\
3281 --allow-reg-prefix allow '$' as a register name prefix.\n\
3282 --isa=[any use most appropriate isa\n\
3283 | dsp same as '-dsp'\n\
3286 extern const bfd_arch_info_type bfd_sh_arch
;
3287 bfd_arch_info_type
const *bfd_arch
= &bfd_sh_arch
;
3289 for (; bfd_arch
; bfd_arch
=bfd_arch
->next
)
3290 if (bfd_arch
->mach
!= bfd_mach_sh5
)
3292 fprintf (stream
, "\n | %s", bfd_arch
->printable_name
);
3293 fprintf (stream
, "\n | %s-up", bfd_arch
->printable_name
);
3296 fprintf (stream
, "]\n");
3298 fprintf (stream
, _("\
3299 --isa=[shmedia set as the default instruction set for SH64\n\
3303 fprintf (stream
, _("\
3304 --abi=[32|64] set size of expanded SHmedia operands and object\n\
3306 --shcompact-const-crange emit code-range descriptors for constants in\n\
3307 SHcompact code sections\n\
3308 --no-mix disallow SHmedia code in the same section as\n\
3309 constants and SHcompact code\n\
3310 --no-expand do not expand MOVI, PT, PTA or PTB instructions\n\
3311 --expand-pt32 with -abi=64, expand PT, PTA and PTB instructions\n\
3312 to 32 bits only\n"));
3313 #endif /* HAVE_SH64 */
3316 /* This struct is used to pass arguments to sh_count_relocs through
3317 bfd_map_over_sections. */
3319 struct sh_count_relocs
3321 /* Symbol we are looking for. */
3323 /* Count of relocs found. */
3327 /* Count the number of fixups in a section which refer to a particular
3328 symbol. This is called via bfd_map_over_sections. */
3331 sh_count_relocs (bfd
*abfd ATTRIBUTE_UNUSED
, segT sec
, void *data
)
3333 struct sh_count_relocs
*info
= (struct sh_count_relocs
*) data
;
3334 segment_info_type
*seginfo
;
3338 seginfo
= seg_info (sec
);
3339 if (seginfo
== NULL
)
3343 for (fix
= seginfo
->fix_root
; fix
!= NULL
; fix
= fix
->fx_next
)
3345 if (fix
->fx_addsy
== sym
)
3353 /* Handle the count relocs for a particular section.
3354 This is called via bfd_map_over_sections. */
3357 sh_frob_section (bfd
*abfd ATTRIBUTE_UNUSED
, segT sec
,
3358 void *ignore ATTRIBUTE_UNUSED
)
3360 segment_info_type
*seginfo
;
3363 seginfo
= seg_info (sec
);
3364 if (seginfo
== NULL
)
3367 for (fix
= seginfo
->fix_root
; fix
!= NULL
; fix
= fix
->fx_next
)
3371 sym
= fix
->fx_addsy
;
3372 /* Check for a local_symbol. */
3373 if (sym
&& sym
->bsym
== NULL
)
3375 struct local_symbol
*ls
= (struct local_symbol
*)sym
;
3376 /* See if it's been converted. If so, canonicalize. */
3377 if (local_symbol_converted_p (ls
))
3378 fix
->fx_addsy
= local_symbol_get_real_symbol (ls
);
3382 for (fix
= seginfo
->fix_root
; fix
!= NULL
; fix
= fix
->fx_next
)
3387 struct sh_count_relocs info
;
3389 if (fix
->fx_r_type
!= BFD_RELOC_SH_USES
)
3392 /* The BFD_RELOC_SH_USES reloc should refer to a defined local
3393 symbol in the same section. */
3394 sym
= fix
->fx_addsy
;
3396 || fix
->fx_subsy
!= NULL
3397 || fix
->fx_addnumber
!= 0
3398 || S_GET_SEGMENT (sym
) != sec
3399 || S_IS_EXTERNAL (sym
))
3401 as_warn_where (fix
->fx_file
, fix
->fx_line
,
3402 _(".uses does not refer to a local symbol in the same section"));
3406 /* Look through the fixups again, this time looking for one
3407 at the same location as sym. */
3408 val
= S_GET_VALUE (sym
);
3409 for (fscan
= seginfo
->fix_root
;
3411 fscan
= fscan
->fx_next
)
3412 if (val
== fscan
->fx_frag
->fr_address
+ fscan
->fx_where
3413 && fscan
->fx_r_type
!= BFD_RELOC_SH_ALIGN
3414 && fscan
->fx_r_type
!= BFD_RELOC_SH_CODE
3415 && fscan
->fx_r_type
!= BFD_RELOC_SH_DATA
3416 && fscan
->fx_r_type
!= BFD_RELOC_SH_LABEL
)
3420 as_warn_where (fix
->fx_file
, fix
->fx_line
,
3421 _("can't find fixup pointed to by .uses"));
3425 if (fscan
->fx_tcbit
)
3427 /* We've already done this one. */
3431 /* The variable fscan should also be a fixup to a local symbol
3432 in the same section. */
3433 sym
= fscan
->fx_addsy
;
3435 || fscan
->fx_subsy
!= NULL
3436 || fscan
->fx_addnumber
!= 0
3437 || S_GET_SEGMENT (sym
) != sec
3438 || S_IS_EXTERNAL (sym
))
3440 as_warn_where (fix
->fx_file
, fix
->fx_line
,
3441 _(".uses target does not refer to a local symbol in the same section"));
3445 /* Now we look through all the fixups of all the sections,
3446 counting the number of times we find a reference to sym. */
3449 bfd_map_over_sections (stdoutput
, sh_count_relocs
, &info
);
3454 /* Generate a BFD_RELOC_SH_COUNT fixup at the location of sym.
3455 We have already adjusted the value of sym to include the
3456 fragment address, so we undo that adjustment here. */
3457 subseg_change (sec
, 0);
3458 fix_new (fscan
->fx_frag
,
3459 S_GET_VALUE (sym
) - fscan
->fx_frag
->fr_address
,
3460 4, &abs_symbol
, info
.count
, 0, BFD_RELOC_SH_COUNT
);
3464 /* This function is called after the symbol table has been completed,
3465 but before the relocs or section contents have been written out.
3466 If we have seen any .uses pseudo-ops, they point to an instruction
3467 which loads a register with the address of a function. We look
3468 through the fixups to find where the function address is being
3469 loaded from. We then generate a COUNT reloc giving the number of
3470 times that function address is referred to. The linker uses this
3471 information when doing relaxing, to decide when it can eliminate
3472 the stored function address entirely. */
3478 shmedia_frob_file_before_adjust ();
3484 bfd_map_over_sections (stdoutput
, sh_frob_section
, NULL
);
3487 /* Called after relaxing. Set the correct sizes of the fragments, and
3488 create relocs so that md_apply_fix will fill in the correct values. */
3491 md_convert_frag (bfd
*headers ATTRIBUTE_UNUSED
, segT seg
, fragS
*fragP
)
3495 switch (fragP
->fr_subtype
)
3497 case C (COND_JUMP
, COND8
):
3498 case C (COND_JUMP_DELAY
, COND8
):
3499 subseg_change (seg
, 0);
3500 fix_new (fragP
, fragP
->fr_fix
, 2, fragP
->fr_symbol
, fragP
->fr_offset
,
3501 1, BFD_RELOC_SH_PCDISP8BY2
);
3506 case C (UNCOND_JUMP
, UNCOND12
):
3507 subseg_change (seg
, 0);
3508 fix_new (fragP
, fragP
->fr_fix
, 2, fragP
->fr_symbol
, fragP
->fr_offset
,
3509 1, BFD_RELOC_SH_PCDISP12BY2
);
3514 case C (UNCOND_JUMP
, UNCOND32
):
3515 case C (UNCOND_JUMP
, UNDEF_WORD_DISP
):
3516 if (fragP
->fr_symbol
== NULL
)
3517 as_bad_where (fragP
->fr_file
, fragP
->fr_line
,
3518 _("displacement overflows 12-bit field"));
3519 else if (S_IS_DEFINED (fragP
->fr_symbol
))
3520 as_bad_where (fragP
->fr_file
, fragP
->fr_line
,
3521 _("displacement to defined symbol %s overflows 12-bit field"),
3522 S_GET_NAME (fragP
->fr_symbol
));
3524 as_bad_where (fragP
->fr_file
, fragP
->fr_line
,
3525 _("displacement to undefined symbol %s overflows 12-bit field"),
3526 S_GET_NAME (fragP
->fr_symbol
));
3527 /* Stabilize this frag, so we don't trip an assert. */
3528 fragP
->fr_fix
+= fragP
->fr_var
;
3532 case C (COND_JUMP
, COND12
):
3533 case C (COND_JUMP_DELAY
, COND12
):
3534 /* A bcond won't fit, so turn it into a b!cond; bra disp; nop. */
3535 /* I found that a relax failure for gcc.c-torture/execute/930628-1.c
3536 was due to gas incorrectly relaxing an out-of-range conditional
3537 branch with delay slot. It turned:
3538 bf.s L6 (slot mov.l r12,@(44,r0))
3541 2c: 8f 01 a0 8b bf.s 32 <_main+32> (slot bra L6)
3543 32: 10 cb mov.l r12,@(44,r0)
3544 Therefore, branches with delay slots have to be handled
3545 differently from ones without delay slots. */
3547 unsigned char *buffer
=
3548 (unsigned char *) (fragP
->fr_fix
+ fragP
->fr_literal
);
3549 int highbyte
= target_big_endian
? 0 : 1;
3550 int lowbyte
= target_big_endian
? 1 : 0;
3551 int delay
= fragP
->fr_subtype
== C (COND_JUMP_DELAY
, COND12
);
3553 /* Toggle the true/false bit of the bcond. */
3554 buffer
[highbyte
] ^= 0x2;
3556 /* If this is a delayed branch, we may not put the bra in the
3557 slot. So we change it to a non-delayed branch, like that:
3558 b! cond slot_label; bra disp; slot_label: slot_insn
3559 ??? We should try if swapping the conditional branch and
3560 its delay-slot insn already makes the branch reach. */
3562 /* Build a relocation to six / four bytes farther on. */
3563 subseg_change (seg
, 0);
3564 fix_new (fragP
, fragP
->fr_fix
, 2, section_symbol (seg
),
3565 fragP
->fr_address
+ fragP
->fr_fix
+ (delay
? 4 : 6),
3566 1, BFD_RELOC_SH_PCDISP8BY2
);
3568 /* Set up a jump instruction. */
3569 buffer
[highbyte
+ 2] = 0xa0;
3570 buffer
[lowbyte
+ 2] = 0;
3571 fix_new (fragP
, fragP
->fr_fix
+ 2, 2, fragP
->fr_symbol
,
3572 fragP
->fr_offset
, 1, BFD_RELOC_SH_PCDISP12BY2
);
3576 buffer
[highbyte
] &= ~0x4; /* Removes delay slot from branch. */
3581 /* Fill in a NOP instruction. */
3582 buffer
[highbyte
+ 4] = 0x0;
3583 buffer
[lowbyte
+ 4] = 0x9;
3592 case C (COND_JUMP
, COND32
):
3593 case C (COND_JUMP_DELAY
, COND32
):
3594 case C (COND_JUMP
, UNDEF_WORD_DISP
):
3595 case C (COND_JUMP_DELAY
, UNDEF_WORD_DISP
):
3596 if (fragP
->fr_symbol
== NULL
)
3597 as_bad_where (fragP
->fr_file
, fragP
->fr_line
,
3598 _("displacement overflows 8-bit field"));
3599 else if (S_IS_DEFINED (fragP
->fr_symbol
))
3600 as_bad_where (fragP
->fr_file
, fragP
->fr_line
,
3601 _("displacement to defined symbol %s overflows 8-bit field"),
3602 S_GET_NAME (fragP
->fr_symbol
));
3604 as_bad_where (fragP
->fr_file
, fragP
->fr_line
,
3605 _("displacement to undefined symbol %s overflows 8-bit field "),
3606 S_GET_NAME (fragP
->fr_symbol
));
3607 /* Stabilize this frag, so we don't trip an assert. */
3608 fragP
->fr_fix
+= fragP
->fr_var
;
3614 shmedia_md_convert_frag (headers
, seg
, fragP
, TRUE
);
3620 if (donerelax
&& !sh_relax
)
3621 as_warn_where (fragP
->fr_file
, fragP
->fr_line
,
3622 _("overflow in branch to %s; converted into longer instruction sequence"),
3623 (fragP
->fr_symbol
!= NULL
3624 ? S_GET_NAME (fragP
->fr_symbol
)
3629 md_section_align (segT seg ATTRIBUTE_UNUSED
, valueT size
)
3633 #else /* ! OBJ_ELF */
3634 return ((size
+ (1 << bfd_get_section_alignment (stdoutput
, seg
)) - 1)
3635 & (-1 << bfd_get_section_alignment (stdoutput
, seg
)));
3636 #endif /* ! OBJ_ELF */
3639 /* This static variable is set by s_uacons to tell sh_cons_align that
3640 the expression does not need to be aligned. */
3642 static int sh_no_align_cons
= 0;
3644 /* This handles the unaligned space allocation pseudo-ops, such as
3645 .uaword. .uaword is just like .word, but the value does not need
3649 s_uacons (int bytes
)
3651 /* Tell sh_cons_align not to align this value. */
3652 sh_no_align_cons
= 1;
3656 /* If a .word, et. al., pseud-op is seen, warn if the value is not
3657 aligned correctly. Note that this can cause warnings to be issued
3658 when assembling initialized structured which were declared with the
3659 packed attribute. FIXME: Perhaps we should require an option to
3660 enable this warning? */
3663 sh_cons_align (int nbytes
)
3668 if (sh_no_align_cons
)
3670 /* This is an unaligned pseudo-op. */
3671 sh_no_align_cons
= 0;
3676 while ((nbytes
& 1) == 0)
3685 if (now_seg
== absolute_section
)
3687 if ((abs_section_offset
& ((1 << nalign
) - 1)) != 0)
3688 as_warn (_("misaligned data"));
3692 p
= frag_var (rs_align_test
, 1, 1, (relax_substateT
) 0,
3693 (symbolS
*) NULL
, (offsetT
) nalign
, (char *) NULL
);
3695 record_alignment (now_seg
, nalign
);
3698 /* When relaxing, we need to output a reloc for any .align directive
3699 that requests alignment to a four byte boundary or larger. This is
3700 also where we check for misaligned data. */
3703 sh_handle_align (fragS
*frag
)
3705 int bytes
= frag
->fr_next
->fr_address
- frag
->fr_address
- frag
->fr_fix
;
3707 if (frag
->fr_type
== rs_align_code
)
3709 static const unsigned char big_nop_pattern
[] = { 0x00, 0x09 };
3710 static const unsigned char little_nop_pattern
[] = { 0x09, 0x00 };
3712 char *p
= frag
->fr_literal
+ frag
->fr_fix
;
3721 if (target_big_endian
)
3723 memcpy (p
, big_nop_pattern
, sizeof big_nop_pattern
);
3724 frag
->fr_var
= sizeof big_nop_pattern
;
3728 memcpy (p
, little_nop_pattern
, sizeof little_nop_pattern
);
3729 frag
->fr_var
= sizeof little_nop_pattern
;
3732 else if (frag
->fr_type
== rs_align_test
)
3735 as_bad_where (frag
->fr_file
, frag
->fr_line
, _("misaligned data"));
3739 && (frag
->fr_type
== rs_align
3740 || frag
->fr_type
== rs_align_code
)
3741 && frag
->fr_address
+ frag
->fr_fix
> 0
3742 && frag
->fr_offset
> 1
3743 && now_seg
!= bss_section
)
3744 fix_new (frag
, frag
->fr_fix
, 2, &abs_symbol
, frag
->fr_offset
, 0,
3745 BFD_RELOC_SH_ALIGN
);
3748 /* See whether the relocation should be resolved locally. */
3751 sh_local_pcrel (fixS
*fix
)
3754 && (fix
->fx_r_type
== BFD_RELOC_SH_PCDISP8BY2
3755 || fix
->fx_r_type
== BFD_RELOC_SH_PCDISP12BY2
3756 || fix
->fx_r_type
== BFD_RELOC_SH_PCRELIMM8BY2
3757 || fix
->fx_r_type
== BFD_RELOC_SH_PCRELIMM8BY4
3758 || fix
->fx_r_type
== BFD_RELOC_8_PCREL
3759 || fix
->fx_r_type
== BFD_RELOC_SH_SWITCH16
3760 || fix
->fx_r_type
== BFD_RELOC_SH_SWITCH32
));
3763 /* See whether we need to force a relocation into the output file.
3764 This is used to force out switch and PC relative relocations when
3768 sh_force_relocation (fixS
*fix
)
3770 /* These relocations can't make it into a DSO, so no use forcing
3771 them for global symbols. */
3772 if (sh_local_pcrel (fix
))
3775 /* Make sure some relocations get emitted. */
3776 if (fix
->fx_r_type
== BFD_RELOC_SH_LOOP_START
3777 || fix
->fx_r_type
== BFD_RELOC_SH_LOOP_END
3778 || fix
->fx_r_type
== BFD_RELOC_SH_TLS_GD_32
3779 || fix
->fx_r_type
== BFD_RELOC_SH_TLS_LD_32
3780 || fix
->fx_r_type
== BFD_RELOC_SH_TLS_IE_32
3781 || fix
->fx_r_type
== BFD_RELOC_SH_TLS_LDO_32
3782 || fix
->fx_r_type
== BFD_RELOC_SH_TLS_LE_32
3783 || generic_force_reloc (fix
))
3789 return (fix
->fx_pcrel
3790 || SWITCH_TABLE (fix
)
3791 || fix
->fx_r_type
== BFD_RELOC_SH_COUNT
3792 || fix
->fx_r_type
== BFD_RELOC_SH_ALIGN
3793 || fix
->fx_r_type
== BFD_RELOC_SH_CODE
3794 || fix
->fx_r_type
== BFD_RELOC_SH_DATA
3796 || fix
->fx_r_type
== BFD_RELOC_SH_SHMEDIA_CODE
3798 || fix
->fx_r_type
== BFD_RELOC_SH_LABEL
);
3803 sh_fix_adjustable (fixS
*fixP
)
3805 if (fixP
->fx_r_type
== BFD_RELOC_32_PLT_PCREL
3806 || fixP
->fx_r_type
== BFD_RELOC_32_GOT_PCREL
3807 || fixP
->fx_r_type
== BFD_RELOC_SH_GOTPC
3808 || ((fixP
->fx_r_type
== BFD_RELOC_32
) && dont_adjust_reloc_32
)
3809 || fixP
->fx_r_type
== BFD_RELOC_RVA
)
3812 /* We need the symbol name for the VTABLE entries */
3813 if (fixP
->fx_r_type
== BFD_RELOC_VTABLE_INHERIT
3814 || fixP
->fx_r_type
== BFD_RELOC_VTABLE_ENTRY
)
3821 sh_elf_final_processing (void)
3825 /* Set file-specific flags to indicate if this code needs
3826 a processor with the sh-dsp / sh2e ISA to execute. */
3828 /* SH5 and above don't know about the valid_arch arch_sh* bits defined
3829 in sh-opc.h, so check SH64 mode before checking valid_arch. */
3830 if (sh64_isa_mode
!= sh64_isa_unspecified
)
3833 #elif defined TARGET_SYMBIAN
3836 extern int sh_symbian_find_elf_flags (unsigned int);
3838 val
= sh_symbian_find_elf_flags (valid_arch
);
3841 #endif /* HAVE_SH64 */
3842 val
= sh_find_elf_flags (valid_arch
);
3844 elf_elfheader (stdoutput
)->e_flags
&= ~EF_SH_MACH_MASK
;
3845 elf_elfheader (stdoutput
)->e_flags
|= val
;
3849 /* Apply fixup FIXP to SIZE-byte field BUF given that VAL is its
3850 assembly-time value. If we're generating a reloc for FIXP,
3851 see whether the addend should be stored in-place or whether
3852 it should be in an ELF r_addend field. */
3855 apply_full_field_fix (fixS
*fixP
, char *buf
, bfd_vma val
, int size
)
3857 reloc_howto_type
*howto
;
3859 if (fixP
->fx_addsy
!= NULL
|| fixP
->fx_pcrel
)
3861 howto
= bfd_reloc_type_lookup (stdoutput
, fixP
->fx_r_type
);
3862 if (howto
&& !howto
->partial_inplace
)
3864 fixP
->fx_addnumber
= val
;
3868 md_number_to_chars (buf
, val
, size
);
3871 /* Apply a fixup to the object file. */
3874 md_apply_fix (fixS
*fixP
, valueT
*valP
, segT seg ATTRIBUTE_UNUSED
)
3876 char *buf
= fixP
->fx_where
+ fixP
->fx_frag
->fr_literal
;
3877 int lowbyte
= target_big_endian
? 1 : 0;
3878 int highbyte
= target_big_endian
? 0 : 1;
3879 long val
= (long) *valP
;
3883 /* A difference between two symbols, the second of which is in the
3884 current section, is transformed in a PC-relative relocation to
3885 the other symbol. We have to adjust the relocation type here. */
3888 switch (fixP
->fx_r_type
)
3894 fixP
->fx_r_type
= BFD_RELOC_32_PCREL
;
3897 /* Currently, we only support 32-bit PCREL relocations.
3898 We'd need a new reloc type to handle 16_PCREL, and
3899 8_PCREL is already taken for R_SH_SWITCH8, which
3900 apparently does something completely different than what
3903 bfd_set_error (bfd_error_bad_value
);
3907 bfd_set_error (bfd_error_bad_value
);
3912 /* The function adjust_reloc_syms won't convert a reloc against a weak
3913 symbol into a reloc against a section, but bfd_install_relocation
3914 will screw up if the symbol is defined, so we have to adjust val here
3915 to avoid the screw up later.
3917 For ordinary relocs, this does not happen for ELF, since for ELF,
3918 bfd_install_relocation uses the "special function" field of the
3919 howto, and does not execute the code that needs to be undone, as long
3920 as the special function does not return bfd_reloc_continue.
3921 It can happen for GOT- and PLT-type relocs the way they are
3922 described in elf32-sh.c as they use bfd_elf_generic_reloc, but it
3923 doesn't matter here since those relocs don't use VAL; see below. */
3924 if (OUTPUT_FLAVOR
!= bfd_target_elf_flavour
3925 && fixP
->fx_addsy
!= NULL
3926 && S_IS_WEAK (fixP
->fx_addsy
))
3927 val
-= S_GET_VALUE (fixP
->fx_addsy
);
3929 if (SWITCH_TABLE (fixP
))
3930 val
-= S_GET_VALUE (fixP
->fx_subsy
);
3934 switch (fixP
->fx_r_type
)
3936 case BFD_RELOC_SH_IMM3
:
3938 * buf
= (* buf
& 0xf8) | (val
& 0x7);
3940 case BFD_RELOC_SH_IMM3U
:
3942 * buf
= (* buf
& 0x8f) | ((val
& 0x7) << 4);
3944 case BFD_RELOC_SH_DISP12
:
3946 buf
[lowbyte
] = val
& 0xff;
3947 buf
[highbyte
] |= (val
>> 8) & 0x0f;
3949 case BFD_RELOC_SH_DISP12BY2
:
3952 buf
[lowbyte
] = (val
>> 1) & 0xff;
3953 buf
[highbyte
] |= (val
>> 9) & 0x0f;
3955 case BFD_RELOC_SH_DISP12BY4
:
3958 buf
[lowbyte
] = (val
>> 2) & 0xff;
3959 buf
[highbyte
] |= (val
>> 10) & 0x0f;
3961 case BFD_RELOC_SH_DISP12BY8
:
3964 buf
[lowbyte
] = (val
>> 3) & 0xff;
3965 buf
[highbyte
] |= (val
>> 11) & 0x0f;
3967 case BFD_RELOC_SH_DISP20
:
3968 if (! target_big_endian
)
3972 buf
[1] = (buf
[1] & 0x0f) | ((val
>> 12) & 0xf0);
3973 buf
[2] = (val
>> 8) & 0xff;
3974 buf
[3] = val
& 0xff;
3976 case BFD_RELOC_SH_DISP20BY8
:
3977 if (!target_big_endian
)
3982 buf
[1] = (buf
[1] & 0x0f) | ((val
>> 20) & 0xf0);
3983 buf
[2] = (val
>> 16) & 0xff;
3984 buf
[3] = (val
>> 8) & 0xff;
3987 case BFD_RELOC_SH_IMM4
:
3989 *buf
= (*buf
& 0xf0) | (val
& 0xf);
3992 case BFD_RELOC_SH_IMM4BY2
:
3995 *buf
= (*buf
& 0xf0) | ((val
>> 1) & 0xf);
3998 case BFD_RELOC_SH_IMM4BY4
:
4001 *buf
= (*buf
& 0xf0) | ((val
>> 2) & 0xf);
4004 case BFD_RELOC_SH_IMM8BY2
:
4010 case BFD_RELOC_SH_IMM8BY4
:
4017 case BFD_RELOC_SH_IMM8
:
4018 /* Sometimes the 8 bit value is sign extended (e.g., add) and
4019 sometimes it is not (e.g., and). We permit any 8 bit value.
4020 Note that adding further restrictions may invalidate
4021 reasonable looking assembly code, such as ``and -0x1,r0''. */
4027 case BFD_RELOC_SH_PCRELIMM8BY4
:
4028 /* If we are dealing with a known destination ... */
4029 if ((fixP
->fx_addsy
== NULL
|| S_IS_DEFINED (fixP
->fx_addsy
))
4030 && (fixP
->fx_subsy
== NULL
|| S_IS_DEFINED (fixP
->fx_addsy
)))
4032 /* Don't silently move the destination due to misalignment.
4033 The absolute address is the fragment base plus the offset into
4034 the fragment plus the pc relative offset to the label. */
4035 if ((fixP
->fx_frag
->fr_address
+ fixP
->fx_where
+ val
) & 3)
4036 as_bad_where (fixP
->fx_file
, fixP
->fx_line
,
4037 _("offset to unaligned destination"));
4039 /* The displacement cannot be zero or backward even if aligned.
4040 Allow -2 because val has already been adjusted somewhere. */
4042 as_bad_where (fixP
->fx_file
, fixP
->fx_line
, _("negative offset"));
4045 /* The lower two bits of the PC are cleared before the
4046 displacement is added in. We can assume that the destination
4047 is on a 4 byte boundary. If this instruction is also on a 4
4048 byte boundary, then we want
4050 and target - here is a multiple of 4.
4051 Otherwise, we are on a 2 byte boundary, and we want
4052 (target - (here - 2)) / 4
4053 and target - here is not a multiple of 4. Computing
4054 (target - (here - 2)) / 4 == (target - here + 2) / 4
4055 works for both cases, since in the first case the addition of
4056 2 will be removed by the division. target - here is in the
4058 val
= (val
+ 2) / 4;
4060 as_bad_where (fixP
->fx_file
, fixP
->fx_line
, _("pcrel too far"));
4064 case BFD_RELOC_SH_PCRELIMM8BY2
:
4067 as_bad_where (fixP
->fx_file
, fixP
->fx_line
, _("pcrel too far"));
4071 case BFD_RELOC_SH_PCDISP8BY2
:
4073 if (val
< -0x80 || val
> 0x7f)
4074 as_bad_where (fixP
->fx_file
, fixP
->fx_line
, _("pcrel too far"));
4078 case BFD_RELOC_SH_PCDISP12BY2
:
4080 if (val
< -0x800 || val
> 0x7ff)
4081 as_bad_where (fixP
->fx_file
, fixP
->fx_line
, _("pcrel too far"));
4082 buf
[lowbyte
] = val
& 0xff;
4083 buf
[highbyte
] |= (val
>> 8) & 0xf;
4087 case BFD_RELOC_32_PCREL
:
4088 apply_full_field_fix (fixP
, buf
, val
, 4);
4092 apply_full_field_fix (fixP
, buf
, val
, 2);
4095 case BFD_RELOC_SH_USES
:
4096 /* Pass the value into sh_reloc(). */
4097 fixP
->fx_addnumber
= val
;
4100 case BFD_RELOC_SH_COUNT
:
4101 case BFD_RELOC_SH_ALIGN
:
4102 case BFD_RELOC_SH_CODE
:
4103 case BFD_RELOC_SH_DATA
:
4104 case BFD_RELOC_SH_LABEL
:
4105 /* Nothing to do here. */
4108 case BFD_RELOC_SH_LOOP_START
:
4109 case BFD_RELOC_SH_LOOP_END
:
4111 case BFD_RELOC_VTABLE_INHERIT
:
4112 case BFD_RELOC_VTABLE_ENTRY
:
4117 case BFD_RELOC_32_PLT_PCREL
:
4118 /* Make the jump instruction point to the address of the operand. At
4119 runtime we merely add the offset to the actual PLT entry. */
4120 * valP
= 0xfffffffc;
4121 val
= fixP
->fx_offset
;
4123 val
-= S_GET_VALUE (fixP
->fx_subsy
);
4124 apply_full_field_fix (fixP
, buf
, val
, 4);
4127 case BFD_RELOC_SH_GOTPC
:
4128 /* This is tough to explain. We end up with this one if we have
4129 operands that look like "_GLOBAL_OFFSET_TABLE_+[.-.L284]".
4130 The goal here is to obtain the absolute address of the GOT,
4131 and it is strongly preferable from a performance point of
4132 view to avoid using a runtime relocation for this. There are
4133 cases where you have something like:
4135 .long _GLOBAL_OFFSET_TABLE_+[.-.L66]
4137 and here no correction would be required. Internally in the
4138 assembler we treat operands of this form as not being pcrel
4139 since the '.' is explicitly mentioned, and I wonder whether
4140 it would simplify matters to do it this way. Who knows. In
4141 earlier versions of the PIC patches, the pcrel_adjust field
4142 was used to store the correction, but since the expression is
4143 not pcrel, I felt it would be confusing to do it this way. */
4145 apply_full_field_fix (fixP
, buf
, val
, 4);
4148 case BFD_RELOC_SH_TLS_GD_32
:
4149 case BFD_RELOC_SH_TLS_LD_32
:
4150 case BFD_RELOC_SH_TLS_IE_32
:
4151 S_SET_THREAD_LOCAL (fixP
->fx_addsy
);
4153 case BFD_RELOC_32_GOT_PCREL
:
4154 case BFD_RELOC_SH_GOTPLT32
:
4155 * valP
= 0; /* Fully resolved at runtime. No addend. */
4156 apply_full_field_fix (fixP
, buf
, 0, 4);
4159 case BFD_RELOC_SH_TLS_LDO_32
:
4160 case BFD_RELOC_SH_TLS_LE_32
:
4161 S_SET_THREAD_LOCAL (fixP
->fx_addsy
);
4163 case BFD_RELOC_32_GOTOFF
:
4164 apply_full_field_fix (fixP
, buf
, val
, 4);
4170 shmedia_md_apply_fix (fixP
, valP
);
4179 if ((val
& ((1 << shift
) - 1)) != 0)
4180 as_bad_where (fixP
->fx_file
, fixP
->fx_line
, _("misaligned offset"));
4184 val
= ((val
>> shift
)
4185 | ((long) -1 & ~ ((long) -1 >> shift
)));
4188 /* Extend sign for 64-bit host. */
4189 val
= ((val
& 0xffffffff) ^ 0x80000000) - 0x80000000;
4190 if (max
!= 0 && (val
< min
|| val
> max
))
4191 as_bad_where (fixP
->fx_file
, fixP
->fx_line
, _("offset out of range"));
4193 /* Stop the generic code from trying to overlow check the value as well.
4194 It may not have the correct value anyway, as we do not store val back
4196 fixP
->fx_no_overflow
= 1;
4198 if (fixP
->fx_addsy
== NULL
&& fixP
->fx_pcrel
== 0)
4202 /* Called just before address relaxation. Return the length
4203 by which a fragment must grow to reach it's destination. */
4206 md_estimate_size_before_relax (fragS
*fragP
, segT segment_type
)
4210 switch (fragP
->fr_subtype
)
4214 return shmedia_md_estimate_size_before_relax (fragP
, segment_type
);
4220 case C (UNCOND_JUMP
, UNDEF_DISP
):
4221 /* Used to be a branch to somewhere which was unknown. */
4222 if (!fragP
->fr_symbol
)
4224 fragP
->fr_subtype
= C (UNCOND_JUMP
, UNCOND12
);
4226 else if (S_GET_SEGMENT (fragP
->fr_symbol
) == segment_type
)
4228 fragP
->fr_subtype
= C (UNCOND_JUMP
, UNCOND12
);
4232 fragP
->fr_subtype
= C (UNCOND_JUMP
, UNDEF_WORD_DISP
);
4236 case C (COND_JUMP
, UNDEF_DISP
):
4237 case C (COND_JUMP_DELAY
, UNDEF_DISP
):
4238 what
= GET_WHAT (fragP
->fr_subtype
);
4239 /* Used to be a branch to somewhere which was unknown. */
4240 if (fragP
->fr_symbol
4241 && S_GET_SEGMENT (fragP
->fr_symbol
) == segment_type
)
4243 /* Got a symbol and it's defined in this segment, become byte
4244 sized - maybe it will fix up. */
4245 fragP
->fr_subtype
= C (what
, COND8
);
4247 else if (fragP
->fr_symbol
)
4249 /* Its got a segment, but its not ours, so it will always be long. */
4250 fragP
->fr_subtype
= C (what
, UNDEF_WORD_DISP
);
4254 /* We know the abs value. */
4255 fragP
->fr_subtype
= C (what
, COND8
);
4259 case C (UNCOND_JUMP
, UNCOND12
):
4260 case C (UNCOND_JUMP
, UNCOND32
):
4261 case C (UNCOND_JUMP
, UNDEF_WORD_DISP
):
4262 case C (COND_JUMP
, COND8
):
4263 case C (COND_JUMP
, COND12
):
4264 case C (COND_JUMP
, COND32
):
4265 case C (COND_JUMP
, UNDEF_WORD_DISP
):
4266 case C (COND_JUMP_DELAY
, COND8
):
4267 case C (COND_JUMP_DELAY
, COND12
):
4268 case C (COND_JUMP_DELAY
, COND32
):
4269 case C (COND_JUMP_DELAY
, UNDEF_WORD_DISP
):
4270 /* When relaxing a section for the second time, we don't need to
4271 do anything besides return the current size. */
4275 fragP
->fr_var
= md_relax_table
[fragP
->fr_subtype
].rlx_length
;
4276 return fragP
->fr_var
;
4279 /* Put number into target byte order. */
4282 md_number_to_chars (char *ptr
, valueT use
, int nbytes
)
4285 /* We might need to set the contents type to data. */
4286 sh64_flag_output ();
4289 if (! target_big_endian
)
4290 number_to_chars_littleendian (ptr
, use
, nbytes
);
4292 number_to_chars_bigendian (ptr
, use
, nbytes
);
4295 /* This version is used in obj-coff.c eg. for the sh-hms target. */
4298 md_pcrel_from (fixS
*fixP
)
4300 return fixP
->fx_size
+ fixP
->fx_where
+ fixP
->fx_frag
->fr_address
+ 2;
4304 md_pcrel_from_section (fixS
*fixP
, segT sec
)
4306 if (! sh_local_pcrel (fixP
)
4307 && fixP
->fx_addsy
!= (symbolS
*) NULL
4308 && (generic_force_reloc (fixP
)
4309 || S_GET_SEGMENT (fixP
->fx_addsy
) != sec
))
4311 /* The symbol is undefined (or is defined but not in this section,
4312 or we're not sure about it being the final definition). Let the
4313 linker figure it out. We need to adjust the subtraction of a
4314 symbol to the position of the relocated data, though. */
4315 return fixP
->fx_subsy
? fixP
->fx_where
+ fixP
->fx_frag
->fr_address
: 0;
4318 return md_pcrel_from (fixP
);
4321 /* Create a reloc. */
4324 tc_gen_reloc (asection
*section ATTRIBUTE_UNUSED
, fixS
*fixp
)
4327 bfd_reloc_code_real_type r_type
;
4329 rel
= (arelent
*) xmalloc (sizeof (arelent
));
4330 rel
->sym_ptr_ptr
= (asymbol
**) xmalloc (sizeof (asymbol
*));
4331 *rel
->sym_ptr_ptr
= symbol_get_bfdsym (fixp
->fx_addsy
);
4332 rel
->address
= fixp
->fx_frag
->fr_address
+ fixp
->fx_where
;
4334 r_type
= fixp
->fx_r_type
;
4336 if (SWITCH_TABLE (fixp
))
4338 *rel
->sym_ptr_ptr
= symbol_get_bfdsym (fixp
->fx_subsy
);
4340 if (r_type
== BFD_RELOC_16
)
4341 r_type
= BFD_RELOC_SH_SWITCH16
;
4342 else if (r_type
== BFD_RELOC_8
)
4343 r_type
= BFD_RELOC_8_PCREL
;
4344 else if (r_type
== BFD_RELOC_32
)
4345 r_type
= BFD_RELOC_SH_SWITCH32
;
4349 else if (r_type
== BFD_RELOC_SH_USES
)
4350 rel
->addend
= fixp
->fx_addnumber
;
4351 else if (r_type
== BFD_RELOC_SH_COUNT
)
4352 rel
->addend
= fixp
->fx_offset
;
4353 else if (r_type
== BFD_RELOC_SH_ALIGN
)
4354 rel
->addend
= fixp
->fx_offset
;
4355 else if (r_type
== BFD_RELOC_VTABLE_INHERIT
4356 || r_type
== BFD_RELOC_VTABLE_ENTRY
)
4357 rel
->addend
= fixp
->fx_offset
;
4358 else if (r_type
== BFD_RELOC_SH_LOOP_START
4359 || r_type
== BFD_RELOC_SH_LOOP_END
)
4360 rel
->addend
= fixp
->fx_offset
;
4361 else if (r_type
== BFD_RELOC_SH_LABEL
&& fixp
->fx_pcrel
)
4364 rel
->address
= rel
->addend
= fixp
->fx_offset
;
4367 else if (shmedia_init_reloc (rel
, fixp
))
4371 rel
->addend
= fixp
->fx_addnumber
;
4373 rel
->howto
= bfd_reloc_type_lookup (stdoutput
, r_type
);
4375 if (rel
->howto
== NULL
)
4377 as_bad_where (fixp
->fx_file
, fixp
->fx_line
,
4378 _("Cannot represent relocation type %s"),
4379 bfd_get_reloc_code_name (r_type
));
4380 /* Set howto to a garbage value so that we can keep going. */
4381 rel
->howto
= bfd_reloc_type_lookup (stdoutput
, BFD_RELOC_32
);
4382 gas_assert (rel
->howto
!= NULL
);
4385 else if (rel
->howto
->type
== R_SH_IND12W
)
4386 rel
->addend
+= fixp
->fx_offset
- 4;
4393 inline static char *
4394 sh_end_of_match (char *cont
, char *what
)
4396 int len
= strlen (what
);
4398 if (strncasecmp (cont
, what
, strlen (what
)) == 0
4399 && ! is_part_of_name (cont
[len
]))
4406 sh_parse_name (char const *name
,
4408 enum expr_mode mode
,
4411 char *next
= input_line_pointer
;
4416 exprP
->X_op_symbol
= NULL
;
4418 if (strcmp (name
, GLOBAL_OFFSET_TABLE_NAME
) == 0)
4421 GOT_symbol
= symbol_find_or_make (name
);
4423 exprP
->X_add_symbol
= GOT_symbol
;
4425 /* If we have an absolute symbol or a reg, then we know its
4427 segment
= S_GET_SEGMENT (exprP
->X_add_symbol
);
4428 if (mode
!= expr_defer
&& segment
== absolute_section
)
4430 exprP
->X_op
= O_constant
;
4431 exprP
->X_add_number
= S_GET_VALUE (exprP
->X_add_symbol
);
4432 exprP
->X_add_symbol
= NULL
;
4434 else if (mode
!= expr_defer
&& segment
== reg_section
)
4436 exprP
->X_op
= O_register
;
4437 exprP
->X_add_number
= S_GET_VALUE (exprP
->X_add_symbol
);
4438 exprP
->X_add_symbol
= NULL
;
4442 exprP
->X_op
= O_symbol
;
4443 exprP
->X_add_number
= 0;
4449 exprP
->X_add_symbol
= symbol_find_or_make (name
);
4451 if (*nextcharP
!= '@')
4453 else if ((next_end
= sh_end_of_match (next
+ 1, "GOTOFF")))
4454 reloc_type
= BFD_RELOC_32_GOTOFF
;
4455 else if ((next_end
= sh_end_of_match (next
+ 1, "GOTPLT")))
4456 reloc_type
= BFD_RELOC_SH_GOTPLT32
;
4457 else if ((next_end
= sh_end_of_match (next
+ 1, "GOT")))
4458 reloc_type
= BFD_RELOC_32_GOT_PCREL
;
4459 else if ((next_end
= sh_end_of_match (next
+ 1, "PLT")))
4460 reloc_type
= BFD_RELOC_32_PLT_PCREL
;
4461 else if ((next_end
= sh_end_of_match (next
+ 1, "TLSGD")))
4462 reloc_type
= BFD_RELOC_SH_TLS_GD_32
;
4463 else if ((next_end
= sh_end_of_match (next
+ 1, "TLSLDM")))
4464 reloc_type
= BFD_RELOC_SH_TLS_LD_32
;
4465 else if ((next_end
= sh_end_of_match (next
+ 1, "GOTTPOFF")))
4466 reloc_type
= BFD_RELOC_SH_TLS_IE_32
;
4467 else if ((next_end
= sh_end_of_match (next
+ 1, "TPOFF")))
4468 reloc_type
= BFD_RELOC_SH_TLS_LE_32
;
4469 else if ((next_end
= sh_end_of_match (next
+ 1, "DTPOFF")))
4470 reloc_type
= BFD_RELOC_SH_TLS_LDO_32
;
4474 *input_line_pointer
= *nextcharP
;
4475 input_line_pointer
= next_end
;
4476 *nextcharP
= *input_line_pointer
;
4477 *input_line_pointer
= '\0';
4479 exprP
->X_op
= O_PIC_reloc
;
4480 exprP
->X_add_number
= 0;
4481 exprP
->X_md
= reloc_type
;
4487 sh_cfi_frame_initial_instructions (void)
4489 cfi_add_CFA_def_cfa (15, 0);
4493 sh_regname_to_dw2regnum (char *regname
)
4495 unsigned int regnum
= -1;
4499 static struct { char *name
; int dw2regnum
; } regnames
[] =
4501 { "pr", 17 }, { "t", 18 }, { "gbr", 19 }, { "mach", 20 },
4502 { "macl", 21 }, { "fpul", 23 }
4505 for (i
= 0; i
< ARRAY_SIZE (regnames
); ++i
)
4506 if (strcmp (regnames
[i
].name
, regname
) == 0)
4507 return regnames
[i
].dw2regnum
;
4509 if (regname
[0] == 'r')
4512 regnum
= strtoul (p
, &q
, 10);
4513 if (p
== q
|| *q
|| regnum
>= 16)
4516 else if (regname
[0] == 'f' && regname
[1] == 'r')
4519 regnum
= strtoul (p
, &q
, 10);
4520 if (p
== q
|| *q
|| regnum
>= 16)
4524 else if (regname
[0] == 'x' && regname
[1] == 'd')
4527 regnum
= strtoul (p
, &q
, 10);
4528 if (p
== q
|| *q
|| regnum
>= 8)
4534 #endif /* OBJ_ELF */