close_port, kpacket_gen kmalloc oom, formard.c wake_sender/skb receive oom handling...
[cor_2_6_31.git] / drivers / usb / gadget / pxa25x_udc.h
blob1d51aa21e6eb0d6f16e5d49c0dd8a8968b60a780
1 /*
2 * Intel PXA25x on-chip full speed USB device controller
4 * Copyright (C) 2003 Robert Schwebel <r.schwebel@pengutronix.de>, Pengutronix
5 * Copyright (C) 2003 David Brownell
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
23 #ifndef __LINUX_USB_GADGET_PXA25X_H
24 #define __LINUX_USB_GADGET_PXA25X_H
26 #include <linux/types.h>
28 /*-------------------------------------------------------------------------*/
30 /* pxa25x has this (move to include/asm-arm/arch-pxa/pxa-regs.h) */
31 #define UFNRH_SIR (1 << 7) /* SOF interrupt request */
32 #define UFNRH_SIM (1 << 6) /* SOF interrupt mask */
33 #define UFNRH_IPE14 (1 << 5) /* ISO packet error, ep14 */
34 #define UFNRH_IPE9 (1 << 4) /* ISO packet error, ep9 */
35 #define UFNRH_IPE4 (1 << 3) /* ISO packet error, ep4 */
37 /* pxa255 has this (move to include/asm-arm/arch-pxa/pxa-regs.h) */
38 #define UDCCFR UDC_RES2 /* UDC Control Function Register */
39 #define UDCCFR_AREN (1 << 7) /* ACK response enable (now) */
40 #define UDCCFR_ACM (1 << 2) /* ACK control mode (wait for AREN) */
42 /* latest pxa255 errata define new "must be one" bits in UDCCFR */
43 #define UDCCFR_MB1 (0xff & ~(UDCCFR_AREN|UDCCFR_ACM))
45 /*-------------------------------------------------------------------------*/
47 struct pxa25x_udc;
49 struct pxa25x_ep {
50 struct usb_ep ep;
51 struct pxa25x_udc *dev;
53 const struct usb_endpoint_descriptor *desc;
54 struct list_head queue;
55 unsigned long pio_irqs;
57 unsigned short fifo_size;
58 u8 bEndpointAddress;
59 u8 bmAttributes;
61 unsigned stopped : 1;
62 unsigned dma_fixup : 1;
64 /* UDCCS = UDC Control/Status for this EP
65 * UBCR = UDC Byte Count Remaining (contents of OUT fifo)
66 * UDDR = UDC Endpoint Data Register (the fifo)
67 * DRCM = DMA Request Channel Map
69 volatile u32 *reg_udccs;
70 volatile u32 *reg_ubcr;
71 volatile u32 *reg_uddr;
74 struct pxa25x_request {
75 struct usb_request req;
76 struct list_head queue;
79 enum ep0_state {
80 EP0_IDLE,
81 EP0_IN_DATA_PHASE,
82 EP0_OUT_DATA_PHASE,
83 EP0_END_XFER,
84 EP0_STALL,
87 #define EP0_FIFO_SIZE ((unsigned)16)
88 #define BULK_FIFO_SIZE ((unsigned)64)
89 #define ISO_FIFO_SIZE ((unsigned)256)
90 #define INT_FIFO_SIZE ((unsigned)8)
92 struct udc_stats {
93 struct ep0stats {
94 unsigned long ops;
95 unsigned long bytes;
96 } read, write;
97 unsigned long irqs;
100 #ifdef CONFIG_USB_PXA25X_SMALL
101 /* when memory's tight, SMALL config saves code+data. */
102 #define PXA_UDC_NUM_ENDPOINTS 3
103 #endif
105 #ifndef PXA_UDC_NUM_ENDPOINTS
106 #define PXA_UDC_NUM_ENDPOINTS 16
107 #endif
109 struct pxa25x_udc {
110 struct usb_gadget gadget;
111 struct usb_gadget_driver *driver;
113 enum ep0_state ep0state;
114 struct udc_stats stats;
115 unsigned got_irq : 1,
116 vbus : 1,
117 pullup : 1,
118 has_cfr : 1,
119 req_pending : 1,
120 req_std : 1,
121 req_config : 1,
122 suspended : 1,
123 active : 1;
125 #define start_watchdog(dev) mod_timer(&dev->timer, jiffies + (HZ/200))
126 struct timer_list timer;
128 struct device *dev;
129 struct clk *clk;
130 struct pxa2xx_udc_mach_info *mach;
131 u64 dma_mask;
132 struct pxa25x_ep ep [PXA_UDC_NUM_ENDPOINTS];
134 #ifdef CONFIG_USB_GADGET_DEBUG_FS
135 struct dentry *debugfs_udc;
136 #endif
139 /*-------------------------------------------------------------------------*/
141 #ifdef CONFIG_ARCH_LUBBOCK
142 #include <mach/lubbock.h>
143 /* lubbock can also report usb connect/disconnect irqs */
144 #endif
146 static struct pxa25x_udc *the_controller;
148 /*-------------------------------------------------------------------------*/
151 * Debugging support vanishes in non-debug builds. DBG_NORMAL should be
152 * mostly silent during normal use/testing, with no timing side-effects.
154 #define DBG_NORMAL 1 /* error paths, device state transitions */
155 #define DBG_VERBOSE 2 /* add some success path trace info */
156 #define DBG_NOISY 3 /* ... even more: request level */
157 #define DBG_VERY_NOISY 4 /* ... even more: packet level */
159 #define DMSG(stuff...) pr_debug("udc: " stuff)
161 #ifdef DEBUG
163 static int is_vbus_present(void);
165 static const char *state_name[] = {
166 "EP0_IDLE",
167 "EP0_IN_DATA_PHASE", "EP0_OUT_DATA_PHASE",
168 "EP0_END_XFER", "EP0_STALL"
171 #ifdef VERBOSE_DEBUG
172 # define UDC_DEBUG DBG_VERBOSE
173 #else
174 # define UDC_DEBUG DBG_NORMAL
175 #endif
177 static void __maybe_unused
178 dump_udccr(const char *label)
180 u32 udccr = UDCCR;
181 DMSG("%s %02X =%s%s%s%s%s%s%s%s\n",
182 label, udccr,
183 (udccr & UDCCR_REM) ? " rem" : "",
184 (udccr & UDCCR_RSTIR) ? " rstir" : "",
185 (udccr & UDCCR_SRM) ? " srm" : "",
186 (udccr & UDCCR_SUSIR) ? " susir" : "",
187 (udccr & UDCCR_RESIR) ? " resir" : "",
188 (udccr & UDCCR_RSM) ? " rsm" : "",
189 (udccr & UDCCR_UDA) ? " uda" : "",
190 (udccr & UDCCR_UDE) ? " ude" : "");
193 static void __maybe_unused
194 dump_udccs0(const char *label)
196 u32 udccs0 = UDCCS0;
198 DMSG("%s %s %02X =%s%s%s%s%s%s%s%s\n",
199 label, state_name[the_controller->ep0state], udccs0,
200 (udccs0 & UDCCS0_SA) ? " sa" : "",
201 (udccs0 & UDCCS0_RNE) ? " rne" : "",
202 (udccs0 & UDCCS0_FST) ? " fst" : "",
203 (udccs0 & UDCCS0_SST) ? " sst" : "",
204 (udccs0 & UDCCS0_DRWF) ? " dwrf" : "",
205 (udccs0 & UDCCS0_FTF) ? " ftf" : "",
206 (udccs0 & UDCCS0_IPR) ? " ipr" : "",
207 (udccs0 & UDCCS0_OPR) ? " opr" : "");
210 static void __maybe_unused
211 dump_state(struct pxa25x_udc *dev)
213 u32 tmp;
214 unsigned i;
216 DMSG("%s %s, uicr %02X.%02X, usir %02X.%02x, ufnr %02X.%02X\n",
217 is_vbus_present() ? "host " : "disconnected",
218 state_name[dev->ep0state],
219 UICR1, UICR0, USIR1, USIR0, UFNRH, UFNRL);
220 dump_udccr("udccr");
221 if (dev->has_cfr) {
222 tmp = UDCCFR;
223 DMSG("udccfr %02X =%s%s\n", tmp,
224 (tmp & UDCCFR_AREN) ? " aren" : "",
225 (tmp & UDCCFR_ACM) ? " acm" : "");
228 if (!dev->driver) {
229 DMSG("no gadget driver bound\n");
230 return;
231 } else
232 DMSG("ep0 driver '%s'\n", dev->driver->driver.name);
234 if (!is_vbus_present())
235 return;
237 dump_udccs0 ("udccs0");
238 DMSG("ep0 IN %lu/%lu, OUT %lu/%lu\n",
239 dev->stats.write.bytes, dev->stats.write.ops,
240 dev->stats.read.bytes, dev->stats.read.ops);
242 for (i = 1; i < PXA_UDC_NUM_ENDPOINTS; i++) {
243 if (dev->ep [i].desc == NULL)
244 continue;
245 DMSG ("udccs%d = %02x\n", i, *dev->ep->reg_udccs);
249 #else
251 #define dump_udccr(x) do{}while(0)
252 #define dump_udccs0(x) do{}while(0)
253 #define dump_state(x) do{}while(0)
255 #define UDC_DEBUG ((unsigned)0)
257 #endif
259 #define DBG(lvl, stuff...) do{if ((lvl) <= UDC_DEBUG) DMSG(stuff);}while(0)
261 #define ERR(stuff...) pr_err("udc: " stuff)
262 #define WARNING(stuff...) pr_warning("udc: " stuff)
263 #define INFO(stuff...) pr_info("udc: " stuff)
266 #endif /* __LINUX_USB_GADGET_PXA25X_H */