1 /* sound/soc/s3c24xx/s3c-i2c-v2.c
3 * ALSA Soc Audio Layer - I2S core for newer Samsung SoCs.
5 * Copyright (c) 2006 Wolfson Microelectronics PLC.
6 * Graeme Gregory graeme.gregory@wolfsonmicro.com
7 * linux@wolfsonmicro.com
9 * Copyright (c) 2008, 2007, 2004-2005 Simtec Electronics
10 * http://armlinux.simtec.co.uk/
11 * Ben Dooks <ben@simtec.co.uk>
13 * This program is free software; you can redistribute it and/or modify it
14 * under the terms of the GNU General Public License as published by the
15 * Free Software Foundation; either version 2 of the License, or (at your
16 * option) any later version.
19 #include <linux/init.h>
20 #include <linux/module.h>
21 #include <linux/device.h>
22 #include <linux/delay.h>
23 #include <linux/clk.h>
24 #include <linux/kernel.h>
27 #include <sound/core.h>
28 #include <sound/pcm.h>
29 #include <sound/pcm_params.h>
30 #include <sound/initval.h>
31 #include <sound/soc.h>
33 #include <plat/regs-s3c2412-iis.h>
35 #include <plat/audio.h>
38 #include "s3c-i2s-v2.h"
40 #undef S3C_IIS_V2_SUPPORTED
42 #if defined(CONFIG_CPU_S3C2412) || defined(CONFIG_CPU_S3C2413)
43 #define S3C_IIS_V2_SUPPORTED
46 #ifdef CONFIG_PLAT_S3C64XX
47 #define S3C_IIS_V2_SUPPORTED
50 #ifndef S3C_IIS_V2_SUPPORTED
51 #error Unsupported CPU model
54 #define S3C2412_I2S_DEBUG_CON 0
56 static inline struct s3c_i2sv2_info
*to_info(struct snd_soc_dai
*cpu_dai
)
58 return cpu_dai
->private_data
;
61 #define bit_set(v, b) (((v) & (b)) ? 1 : 0)
63 #if S3C2412_I2S_DEBUG_CON
64 static void dbg_showcon(const char *fn
, u32 con
)
66 printk(KERN_DEBUG
"%s: LRI=%d, TXFEMPT=%d, RXFEMPT=%d, TXFFULL=%d, RXFFULL=%d\n", fn
,
67 bit_set(con
, S3C2412_IISCON_LRINDEX
),
68 bit_set(con
, S3C2412_IISCON_TXFIFO_EMPTY
),
69 bit_set(con
, S3C2412_IISCON_RXFIFO_EMPTY
),
70 bit_set(con
, S3C2412_IISCON_TXFIFO_FULL
),
71 bit_set(con
, S3C2412_IISCON_RXFIFO_FULL
));
73 printk(KERN_DEBUG
"%s: PAUSE: TXDMA=%d, RXDMA=%d, TXCH=%d, RXCH=%d\n",
75 bit_set(con
, S3C2412_IISCON_TXDMA_PAUSE
),
76 bit_set(con
, S3C2412_IISCON_RXDMA_PAUSE
),
77 bit_set(con
, S3C2412_IISCON_TXCH_PAUSE
),
78 bit_set(con
, S3C2412_IISCON_RXCH_PAUSE
));
79 printk(KERN_DEBUG
"%s: ACTIVE: TXDMA=%d, RXDMA=%d, IIS=%d\n", fn
,
80 bit_set(con
, S3C2412_IISCON_TXDMA_ACTIVE
),
81 bit_set(con
, S3C2412_IISCON_RXDMA_ACTIVE
),
82 bit_set(con
, S3C2412_IISCON_IIS_ACTIVE
));
85 static inline void dbg_showcon(const char *fn
, u32 con
)
91 /* Turn on or off the transmission path. */
92 static void s3c2412_snd_txctrl(struct s3c_i2sv2_info
*i2s
, int on
)
94 void __iomem
*regs
= i2s
->regs
;
97 pr_debug("%s(%d)\n", __func__
, on
);
99 fic
= readl(regs
+ S3C2412_IISFIC
);
100 con
= readl(regs
+ S3C2412_IISCON
);
101 mod
= readl(regs
+ S3C2412_IISMOD
);
103 pr_debug("%s: IIS: CON=%x MOD=%x FIC=%x\n", __func__
, con
, mod
, fic
);
106 con
|= S3C2412_IISCON_TXDMA_ACTIVE
| S3C2412_IISCON_IIS_ACTIVE
;
107 con
&= ~S3C2412_IISCON_TXDMA_PAUSE
;
108 con
&= ~S3C2412_IISCON_TXCH_PAUSE
;
110 switch (mod
& S3C2412_IISMOD_MODE_MASK
) {
111 case S3C2412_IISMOD_MODE_TXONLY
:
112 case S3C2412_IISMOD_MODE_TXRX
:
113 /* do nothing, we are in the right mode */
116 case S3C2412_IISMOD_MODE_RXONLY
:
117 mod
&= ~S3C2412_IISMOD_MODE_MASK
;
118 mod
|= S3C2412_IISMOD_MODE_TXRX
;
122 dev_err(i2s
->dev
, "TXEN: Invalid MODE %x in IISMOD\n",
123 mod
& S3C2412_IISMOD_MODE_MASK
);
127 writel(con
, regs
+ S3C2412_IISCON
);
128 writel(mod
, regs
+ S3C2412_IISMOD
);
130 /* Note, we do not have any indication that the FIFO problems
131 * tha the S3C2410/2440 had apply here, so we should be able
132 * to disable the DMA and TX without resetting the FIFOS.
135 con
|= S3C2412_IISCON_TXDMA_PAUSE
;
136 con
|= S3C2412_IISCON_TXCH_PAUSE
;
137 con
&= ~S3C2412_IISCON_TXDMA_ACTIVE
;
139 switch (mod
& S3C2412_IISMOD_MODE_MASK
) {
140 case S3C2412_IISMOD_MODE_TXRX
:
141 mod
&= ~S3C2412_IISMOD_MODE_MASK
;
142 mod
|= S3C2412_IISMOD_MODE_RXONLY
;
145 case S3C2412_IISMOD_MODE_TXONLY
:
146 mod
&= ~S3C2412_IISMOD_MODE_MASK
;
147 con
&= ~S3C2412_IISCON_IIS_ACTIVE
;
151 dev_err(i2s
->dev
, "TXDIS: Invalid MODE %x in IISMOD\n",
152 mod
& S3C2412_IISMOD_MODE_MASK
);
156 writel(mod
, regs
+ S3C2412_IISMOD
);
157 writel(con
, regs
+ S3C2412_IISCON
);
160 fic
= readl(regs
+ S3C2412_IISFIC
);
161 dbg_showcon(__func__
, con
);
162 pr_debug("%s: IIS: CON=%x MOD=%x FIC=%x\n", __func__
, con
, mod
, fic
);
165 static void s3c2412_snd_rxctrl(struct s3c_i2sv2_info
*i2s
, int on
)
167 void __iomem
*regs
= i2s
->regs
;
170 pr_debug("%s(%d)\n", __func__
, on
);
172 fic
= readl(regs
+ S3C2412_IISFIC
);
173 con
= readl(regs
+ S3C2412_IISCON
);
174 mod
= readl(regs
+ S3C2412_IISMOD
);
176 pr_debug("%s: IIS: CON=%x MOD=%x FIC=%x\n", __func__
, con
, mod
, fic
);
179 con
|= S3C2412_IISCON_RXDMA_ACTIVE
| S3C2412_IISCON_IIS_ACTIVE
;
180 con
&= ~S3C2412_IISCON_RXDMA_PAUSE
;
181 con
&= ~S3C2412_IISCON_RXCH_PAUSE
;
183 switch (mod
& S3C2412_IISMOD_MODE_MASK
) {
184 case S3C2412_IISMOD_MODE_TXRX
:
185 case S3C2412_IISMOD_MODE_RXONLY
:
186 /* do nothing, we are in the right mode */
189 case S3C2412_IISMOD_MODE_TXONLY
:
190 mod
&= ~S3C2412_IISMOD_MODE_MASK
;
191 mod
|= S3C2412_IISMOD_MODE_TXRX
;
195 dev_err(i2s
->dev
, "RXEN: Invalid MODE %x in IISMOD\n",
196 mod
& S3C2412_IISMOD_MODE_MASK
);
199 writel(mod
, regs
+ S3C2412_IISMOD
);
200 writel(con
, regs
+ S3C2412_IISCON
);
202 /* See txctrl notes on FIFOs. */
204 con
&= ~S3C2412_IISCON_RXDMA_ACTIVE
;
205 con
|= S3C2412_IISCON_RXDMA_PAUSE
;
206 con
|= S3C2412_IISCON_RXCH_PAUSE
;
208 switch (mod
& S3C2412_IISMOD_MODE_MASK
) {
209 case S3C2412_IISMOD_MODE_RXONLY
:
210 con
&= ~S3C2412_IISCON_IIS_ACTIVE
;
211 mod
&= ~S3C2412_IISMOD_MODE_MASK
;
214 case S3C2412_IISMOD_MODE_TXRX
:
215 mod
&= ~S3C2412_IISMOD_MODE_MASK
;
216 mod
|= S3C2412_IISMOD_MODE_TXONLY
;
220 dev_err(i2s
->dev
, "RXDIS: Invalid MODE %x in IISMOD\n",
221 mod
& S3C2412_IISMOD_MODE_MASK
);
224 writel(con
, regs
+ S3C2412_IISCON
);
225 writel(mod
, regs
+ S3C2412_IISMOD
);
228 fic
= readl(regs
+ S3C2412_IISFIC
);
229 pr_debug("%s: IIS: CON=%x MOD=%x FIC=%x\n", __func__
, con
, mod
, fic
);
233 * Wait for the LR signal to allow synchronisation to the L/R clock
234 * from the codec. May only be needed for slave mode.
236 static int s3c2412_snd_lrsync(struct s3c_i2sv2_info
*i2s
)
239 unsigned long timeout
= jiffies
+ msecs_to_jiffies(5);
241 pr_debug("Entered %s\n", __func__
);
244 iiscon
= readl(i2s
->regs
+ S3C2412_IISCON
);
245 if (iiscon
& S3C2412_IISCON_LRINDEX
)
248 if (timeout
< jiffies
) {
249 printk(KERN_ERR
"%s: timeout\n", __func__
);
258 * Set S3C2412 I2S DAI format
260 static int s3c2412_i2s_set_fmt(struct snd_soc_dai
*cpu_dai
,
263 struct s3c_i2sv2_info
*i2s
= to_info(cpu_dai
);
266 pr_debug("Entered %s\n", __func__
);
268 iismod
= readl(i2s
->regs
+ S3C2412_IISMOD
);
269 pr_debug("hw_params r: IISMOD: %x \n", iismod
);
271 #if defined(CONFIG_CPU_S3C2412) || defined(CONFIG_CPU_S3C2413)
272 #define IISMOD_MASTER_MASK S3C2412_IISMOD_MASTER_MASK
273 #define IISMOD_SLAVE S3C2412_IISMOD_SLAVE
274 #define IISMOD_MASTER S3C2412_IISMOD_MASTER_INTERNAL
277 #if defined(CONFIG_PLAT_S3C64XX)
278 /* From Rev1.1 datasheet, we have two master and two slave modes:
280 * 00 = master mode, fed from PCLK
281 * 01 = master mode, fed from CLKAUDIO
282 * 10 = slave mode, using PCLK
283 * 11 = slave mode, using I2SCLK
285 #define IISMOD_MASTER_MASK (1 << 11)
286 #define IISMOD_SLAVE (1 << 11)
287 #define IISMOD_MASTER (0 << 11)
290 switch (fmt
& SND_SOC_DAIFMT_MASTER_MASK
) {
291 case SND_SOC_DAIFMT_CBM_CFM
:
293 iismod
&= ~IISMOD_MASTER_MASK
;
294 iismod
|= IISMOD_SLAVE
;
296 case SND_SOC_DAIFMT_CBS_CFS
:
298 iismod
&= ~IISMOD_MASTER_MASK
;
299 iismod
|= IISMOD_MASTER
;
302 pr_err("unknwon master/slave format\n");
306 iismod
&= ~S3C2412_IISMOD_SDF_MASK
;
308 switch (fmt
& SND_SOC_DAIFMT_FORMAT_MASK
) {
309 case SND_SOC_DAIFMT_RIGHT_J
:
310 iismod
|= S3C2412_IISMOD_SDF_MSB
;
312 case SND_SOC_DAIFMT_LEFT_J
:
313 iismod
|= S3C2412_IISMOD_SDF_LSB
;
315 case SND_SOC_DAIFMT_I2S
:
316 iismod
|= S3C2412_IISMOD_SDF_IIS
;
319 pr_err("Unknown data format\n");
323 writel(iismod
, i2s
->regs
+ S3C2412_IISMOD
);
324 pr_debug("hw_params w: IISMOD: %x \n", iismod
);
328 static int s3c2412_i2s_hw_params(struct snd_pcm_substream
*substream
,
329 struct snd_pcm_hw_params
*params
,
330 struct snd_soc_dai
*socdai
)
332 struct snd_soc_pcm_runtime
*rtd
= substream
->private_data
;
333 struct snd_soc_dai_link
*dai
= rtd
->dai
;
334 struct s3c_i2sv2_info
*i2s
= to_info(dai
->cpu_dai
);
337 pr_debug("Entered %s\n", __func__
);
339 if (substream
->stream
== SNDRV_PCM_STREAM_PLAYBACK
)
340 dai
->cpu_dai
->dma_data
= i2s
->dma_playback
;
342 dai
->cpu_dai
->dma_data
= i2s
->dma_capture
;
344 /* Working copies of register */
345 iismod
= readl(i2s
->regs
+ S3C2412_IISMOD
);
346 pr_debug("%s: r: IISMOD: %x\n", __func__
, iismod
);
348 #if defined(CONFIG_CPU_S3C2412) || defined(CONFIG_CPU_S3C2413)
349 switch (params_format(params
)) {
350 case SNDRV_PCM_FORMAT_S8
:
351 iismod
|= S3C2412_IISMOD_8BIT
;
353 case SNDRV_PCM_FORMAT_S16_LE
:
354 iismod
&= ~S3C2412_IISMOD_8BIT
;
359 #ifdef CONFIG_PLAT_S3C64XX
362 switch (params_format(params
)) {
363 case SNDRV_PCM_FORMAT_S8
:
364 /* 8 bit sample, 16fs BCLK */
367 case SNDRV_PCM_FORMAT_S16_LE
:
368 /* 16 bit sample, 32fs BCLK */
370 case SNDRV_PCM_FORMAT_S24_LE
:
371 /* 24 bit sample, 48fs BCLK */
377 writel(iismod
, i2s
->regs
+ S3C2412_IISMOD
);
378 pr_debug("%s: w: IISMOD: %x\n", __func__
, iismod
);
382 static int s3c2412_i2s_trigger(struct snd_pcm_substream
*substream
, int cmd
,
383 struct snd_soc_dai
*dai
)
385 struct snd_soc_pcm_runtime
*rtd
= substream
->private_data
;
386 struct s3c_i2sv2_info
*i2s
= to_info(rtd
->dai
->cpu_dai
);
387 int capture
= (substream
->stream
== SNDRV_PCM_STREAM_CAPTURE
);
391 pr_debug("Entered %s\n", __func__
);
394 case SNDRV_PCM_TRIGGER_START
:
395 /* On start, ensure that the FIFOs are cleared and reset. */
397 writel(capture
? S3C2412_IISFIC_RXFLUSH
: S3C2412_IISFIC_TXFLUSH
,
398 i2s
->regs
+ S3C2412_IISFIC
);
400 /* clear again, just in case */
401 writel(0x0, i2s
->regs
+ S3C2412_IISFIC
);
403 case SNDRV_PCM_TRIGGER_RESUME
:
404 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE
:
406 ret
= s3c2412_snd_lrsync(i2s
);
411 local_irq_save(irqs
);
414 s3c2412_snd_rxctrl(i2s
, 1);
416 s3c2412_snd_txctrl(i2s
, 1);
418 local_irq_restore(irqs
);
421 case SNDRV_PCM_TRIGGER_STOP
:
422 case SNDRV_PCM_TRIGGER_SUSPEND
:
423 case SNDRV_PCM_TRIGGER_PAUSE_PUSH
:
424 local_irq_save(irqs
);
427 s3c2412_snd_rxctrl(i2s
, 0);
429 s3c2412_snd_txctrl(i2s
, 0);
431 local_irq_restore(irqs
);
443 * Set S3C2412 Clock dividers
445 static int s3c2412_i2s_set_clkdiv(struct snd_soc_dai
*cpu_dai
,
448 struct s3c_i2sv2_info
*i2s
= to_info(cpu_dai
);
451 pr_debug("%s(%p, %d, %d)\n", __func__
, cpu_dai
, div_id
, div
);
454 case S3C_I2SV2_DIV_BCLK
:
455 reg
= readl(i2s
->regs
+ S3C2412_IISMOD
);
456 reg
&= ~S3C2412_IISMOD_BCLK_MASK
;
457 writel(reg
| div
, i2s
->regs
+ S3C2412_IISMOD
);
459 pr_debug("%s: MOD=%08x\n", __func__
, readl(i2s
->regs
+ S3C2412_IISMOD
));
462 case S3C_I2SV2_DIV_RCLK
:
464 /* convert value to bit field */
468 div
= S3C2412_IISMOD_RCLK_256FS
;
472 div
= S3C2412_IISMOD_RCLK_384FS
;
476 div
= S3C2412_IISMOD_RCLK_512FS
;
480 div
= S3C2412_IISMOD_RCLK_768FS
;
488 reg
= readl(i2s
->regs
+ S3C2412_IISMOD
);
489 reg
&= ~S3C2412_IISMOD_RCLK_MASK
;
490 writel(reg
| div
, i2s
->regs
+ S3C2412_IISMOD
);
491 pr_debug("%s: MOD=%08x\n", __func__
, readl(i2s
->regs
+ S3C2412_IISMOD
));
494 case S3C_I2SV2_DIV_PRESCALER
:
496 writel((div
<< 8) | S3C2412_IISPSR_PSREN
,
497 i2s
->regs
+ S3C2412_IISPSR
);
499 writel(0x0, i2s
->regs
+ S3C2412_IISPSR
);
501 pr_debug("%s: PSR=%08x\n", __func__
, readl(i2s
->regs
+ S3C2412_IISPSR
));
511 /* default table of all avaialable root fs divisors */
512 static unsigned int iis_fs_tab
[] = { 256, 512, 384, 768 };
514 int s3c_i2sv2_iis_calc_rate(struct s3c_i2sv2_rate_calc
*info
,
516 unsigned int rate
, struct clk
*clk
)
518 unsigned long clkrate
= clk_get_rate(clk
);
524 signed int deviation
= 0;
525 unsigned int best_fs
= 0;
526 unsigned int best_div
= 0;
527 unsigned int best_rate
= 0;
528 unsigned int best_deviation
= INT_MAX
;
530 pr_debug("Input clock rate %ldHz\n", clkrate
);
535 for (fs
= 0; fs
< ARRAY_SIZE(iis_fs_tab
); fs
++) {
536 fsdiv
= iis_fs_tab
[fs
];
538 fsclk
= clkrate
/ fsdiv
;
541 if ((fsclk
% rate
) > (rate
/ 2))
547 actual
= clkrate
/ (fsdiv
* div
);
548 deviation
= actual
- rate
;
550 printk(KERN_DEBUG
"%ufs: div %u => result %u, deviation %d\n",
551 fsdiv
, div
, actual
, deviation
);
553 deviation
= abs(deviation
);
555 if (deviation
< best_deviation
) {
559 best_deviation
= deviation
;
566 printk(KERN_DEBUG
"best: fs=%u, div=%u, rate=%u\n",
567 best_fs
, best_div
, best_rate
);
569 info
->fs_div
= best_fs
;
570 info
->clk_div
= best_div
;
574 EXPORT_SYMBOL_GPL(s3c_i2sv2_iis_calc_rate
);
576 int s3c_i2sv2_probe(struct platform_device
*pdev
,
577 struct snd_soc_dai
*dai
,
578 struct s3c_i2sv2_info
*i2s
,
581 struct device
*dev
= &pdev
->dev
;
586 /* record our i2s structure for later use in the callbacks */
587 dai
->private_data
= i2s
;
590 struct resource
*res
= platform_get_resource(pdev
,
594 dev_err(dev
, "Unable to get register resource\n");
598 if (!request_mem_region(res
->start
, resource_size(res
),
600 dev_err(dev
, "Unable to request register region\n");
607 i2s
->regs
= ioremap(base
, 0x100);
608 if (i2s
->regs
== NULL
) {
609 dev_err(dev
, "cannot ioremap registers\n");
613 i2s
->iis_pclk
= clk_get(dev
, "iis");
614 if (i2s
->iis_pclk
== NULL
) {
615 dev_err(dev
, "failed to get iis_clock\n");
620 clk_enable(i2s
->iis_pclk
);
622 /* Mark ourselves as in TXRX mode so we can run through our cleanup
623 * process without warnings. */
624 iismod
= readl(i2s
->regs
+ S3C2412_IISMOD
);
625 iismod
|= S3C2412_IISMOD_MODE_TXRX
;
626 writel(iismod
, i2s
->regs
+ S3C2412_IISMOD
);
627 s3c2412_snd_txctrl(i2s
, 0);
628 s3c2412_snd_rxctrl(i2s
, 0);
632 EXPORT_SYMBOL_GPL(s3c_i2sv2_probe
);
635 static int s3c2412_i2s_suspend(struct snd_soc_dai
*dai
)
637 struct s3c_i2sv2_info
*i2s
= to_info(dai
);
641 i2s
->suspend_iismod
= readl(i2s
->regs
+ S3C2412_IISMOD
);
642 i2s
->suspend_iiscon
= readl(i2s
->regs
+ S3C2412_IISCON
);
643 i2s
->suspend_iispsr
= readl(i2s
->regs
+ S3C2412_IISPSR
);
645 /* some basic suspend checks */
647 iismod
= readl(i2s
->regs
+ S3C2412_IISMOD
);
649 if (iismod
& S3C2412_IISCON_RXDMA_ACTIVE
)
650 pr_warning("%s: RXDMA active?\n", __func__
);
652 if (iismod
& S3C2412_IISCON_TXDMA_ACTIVE
)
653 pr_warning("%s: TXDMA active?\n", __func__
);
655 if (iismod
& S3C2412_IISCON_IIS_ACTIVE
)
656 pr_warning("%s: IIS active\n", __func__
);
662 static int s3c2412_i2s_resume(struct snd_soc_dai
*dai
)
664 struct s3c_i2sv2_info
*i2s
= to_info(dai
);
666 pr_info("dai_active %d, IISMOD %08x, IISCON %08x\n",
667 dai
->active
, i2s
->suspend_iismod
, i2s
->suspend_iiscon
);
670 writel(i2s
->suspend_iiscon
, i2s
->regs
+ S3C2412_IISCON
);
671 writel(i2s
->suspend_iismod
, i2s
->regs
+ S3C2412_IISMOD
);
672 writel(i2s
->suspend_iispsr
, i2s
->regs
+ S3C2412_IISPSR
);
674 writel(S3C2412_IISFIC_RXFLUSH
| S3C2412_IISFIC_TXFLUSH
,
675 i2s
->regs
+ S3C2412_IISFIC
);
678 writel(0x0, i2s
->regs
+ S3C2412_IISFIC
);
684 #define s3c2412_i2s_suspend NULL
685 #define s3c2412_i2s_resume NULL
688 int s3c_i2sv2_register_dai(struct snd_soc_dai
*dai
)
690 struct snd_soc_dai_ops
*ops
= dai
->ops
;
692 ops
->trigger
= s3c2412_i2s_trigger
;
693 ops
->hw_params
= s3c2412_i2s_hw_params
;
694 ops
->set_fmt
= s3c2412_i2s_set_fmt
;
695 ops
->set_clkdiv
= s3c2412_i2s_set_clkdiv
;
697 dai
->suspend
= s3c2412_i2s_suspend
;
698 dai
->resume
= s3c2412_i2s_resume
;
700 return snd_soc_register_dai(dai
);
702 EXPORT_SYMBOL_GPL(s3c_i2sv2_register_dai
);
704 MODULE_LICENSE("GPL");