1 /* SPDX-License-Identifier: GPL-2.0-only */
3 #include <bootblock_common.h>
4 #include <device/pnp_ops.h>
5 #include <northbridge/intel/sandybridge/raminit_native.h>
6 #include <southbridge/intel/bd82x6x/pch.h>
7 #include <superio/nuvoton/common/nuvoton.h>
8 #include <superio/nuvoton/nct6776/nct6776.h>
10 #define GLOBAL_DEV PNP_DEV(0x2e, 0)
11 #define SERIAL_DEV PNP_DEV(0x2e, NCT6776_SP1)
12 #define ACPI_DEV PNP_DEV(0x2e, NCT6776_ACPI)
14 const struct southbridge_usb_port mainboard_usb_ports
[] = {
31 void bootblock_mainboard_early_init(void)
33 nuvoton_pnp_enter_conf_state(GLOBAL_DEV
);
35 /* Select SIO pin states */
36 pnp_write_config(GLOBAL_DEV
, 0x1a, 0xc8);
37 pnp_write_config(GLOBAL_DEV
, 0x1b, 0x6d);
38 pnp_write_config(GLOBAL_DEV
, 0x1c, 0x83);
39 pnp_write_config(GLOBAL_DEV
, 0x24, 0x24);
40 pnp_write_config(GLOBAL_DEV
, 0x2a, 0x00);
41 pnp_write_config(GLOBAL_DEV
, 0x2b, 0x02);
42 pnp_write_config(GLOBAL_DEV
, 0x2c, 0x80);
45 pnp_set_logical_device(ACPI_DEV
);
46 pnp_write_config(ACPI_DEV
, 0xe4, 0x10);
48 pnp_set_logical_device(SERIAL_DEV
);
50 nuvoton_pnp_exit_conf_state(GLOBAL_DEV
);
53 nuvoton_enable_serial(SERIAL_DEV
, CONFIG_TTYS0_BASE
);
56 void mainboard_get_spd(spd_raw_data
*spd
, bool id_only
)
58 read_spd(&spd
[0], 0x50, id_only
);
59 read_spd(&spd
[1], 0x51, id_only
);
60 read_spd(&spd
[2], 0x52, id_only
);
61 read_spd(&spd
[3], 0x53, id_only
);