soc/intel/alderlake/acpi.c: Don't look up coreboot CPU index
[coreboot.git] / src / soc / intel / alderlake / chip.h
bloba732fe6e8a091c4300d16186363a3bfb3ec9e118
1 /* SPDX-License-Identifier: GPL-2.0-only */
3 #ifndef _SOC_CHIP_H_
4 #define _SOC_CHIP_H_
6 #include <drivers/i2c/designware/dw_i2c.h>
7 #include <drivers/intel/gma/gma.h>
8 #include <device/pci_ids.h>
9 #include <intelblocks/cfg.h>
10 #include <intelblocks/gpio.h>
11 #include <intelblocks/gspi.h>
12 #include <intelblocks/power_limit.h>
13 #include <intelblocks/pcie_rp.h>
14 #include <intelblocks/tcss.h>
15 #include <soc/gpe.h>
16 #include <soc/pci_devs.h>
17 #include <soc/pmc.h>
18 #include <soc/serialio.h>
19 #include <soc/usb.h>
20 #include <soc/vr_config.h>
21 #include <stdint.h>
23 /* Define config parameters for In-Band ECC (IBECC). */
24 #define MAX_IBECC_REGIONS 8
26 /* In-Band ECC Operation Mode */
27 enum ibecc_mode {
28 IBECC_MODE_PER_REGION,
29 IBECC_MODE_NONE,
30 IBECC_MODE_ALL
33 struct ibecc_config {
34 bool enable;
35 enum ibecc_mode mode;
36 bool range_enable[MAX_IBECC_REGIONS];
37 uint16_t range_base[MAX_IBECC_REGIONS];
38 uint16_t range_mask[MAX_IBECC_REGIONS];
39 /* add ECC error injection if needed by a mainboard */
42 /* Types of different SKUs */
43 enum soc_intel_alderlake_power_limits {
44 ADL_P_142_242_282_15W_CORE,
45 ADL_P_282_482_28W_CORE,
46 ADL_P_682_28W_CORE,
47 ADL_P_442_482_45W_CORE,
48 ADL_P_642_682_45W_CORE,
49 ADL_M_282_12W_CORE,
50 ADL_M_282_15W_CORE,
51 ADL_M_242_CORE,
52 ADL_P_442_45W_CORE,
53 ADL_N_081_7W_CORE,
54 ADL_N_081_15W_CORE,
55 ADL_N_041_6W_CORE,
56 ADL_N_021_6W_CORE,
57 ADL_S_882_35W_CORE,
58 ADL_S_882_65W_CORE,
59 ADL_S_882_125W_CORE,
60 ADL_S_882_150W_CORE,
61 ADL_S_842_35W_CORE,
62 ADL_S_842_65W_CORE,
63 ADL_S_842_125W_CORE,
64 ADL_S_642_125W_CORE,
65 ADL_S_602_35W_CORE,
66 ADL_S_602_65W_CORE,
67 ADL_S_402_60W_CORE,
68 ADL_S_402_58W_CORE,
69 ADL_S_402_35W_CORE,
70 ADL_S_202_46W_CORE,
71 ADL_S_202_35W_CORE,
72 RPL_P_682_642_482_45W_CORE,
73 RPL_P_682_482_282_28W_CORE,
74 RPL_P_282_242_142_15W_CORE,
75 ADL_POWER_LIMITS_COUNT
78 /* TDP values for different SKUs */
79 enum soc_intel_alderlake_cpu_tdps {
80 TDP_6W = 6,
81 TDP_7W = 7,
82 TDP_9W = 9,
83 TDP_12W = 12,
84 TDP_15W = 15,
85 TDP_28W = 28,
86 TDP_35W = 35,
87 TDP_45W = 45,
88 TDP_46W = 46,
89 TDP_58W = 58,
90 TDP_60W = 60,
91 TDP_65W = 65,
92 TDP_125W = 125,
93 TDP_150W = 150
96 /* Mapping of different SKUs based on CPU ID and TDP values */
97 static const struct {
98 unsigned int cpu_id;
99 enum soc_intel_alderlake_power_limits limits;
100 enum soc_intel_alderlake_cpu_tdps cpu_tdp;
101 } cpuid_to_adl[] = {
102 { PCI_DID_INTEL_ADL_P_ID_10, ADL_P_142_242_282_15W_CORE, TDP_15W },
103 { PCI_DID_INTEL_ADL_P_ID_7, ADL_P_142_242_282_15W_CORE, TDP_15W },
104 { PCI_DID_INTEL_ADL_P_ID_6, ADL_P_142_242_282_15W_CORE, TDP_15W },
105 { PCI_DID_INTEL_ADL_P_ID_7, ADL_P_282_482_28W_CORE, TDP_28W },
106 { PCI_DID_INTEL_ADL_P_ID_5, ADL_P_282_482_28W_CORE, TDP_28W },
107 { PCI_DID_INTEL_ADL_P_ID_3, ADL_P_682_28W_CORE, TDP_28W },
108 { PCI_DID_INTEL_ADL_P_ID_5, ADL_P_442_482_45W_CORE, TDP_45W },
109 { PCI_DID_INTEL_ADL_P_ID_4, ADL_P_642_682_45W_CORE, TDP_45W },
110 { PCI_DID_INTEL_ADL_P_ID_3, ADL_P_642_682_45W_CORE, TDP_45W },
111 { PCI_DID_INTEL_ADL_P_ID_1, ADL_P_442_482_45W_CORE, TDP_45W },
112 { PCI_DID_INTEL_ADL_M_ID_1, ADL_M_282_12W_CORE, TDP_12W },
113 { PCI_DID_INTEL_ADL_M_ID_1, ADL_M_282_15W_CORE, TDP_15W },
114 { PCI_DID_INTEL_ADL_M_ID_2, ADL_M_242_CORE, TDP_9W },
115 { PCI_DID_INTEL_ADL_N_ID_1, ADL_N_081_7W_CORE, TDP_7W },
116 { PCI_DID_INTEL_ADL_N_ID_1, ADL_N_081_15W_CORE, TDP_15W },
117 { PCI_DID_INTEL_ADL_N_ID_2, ADL_N_041_6W_CORE, TDP_6W },
118 { PCI_DID_INTEL_ADL_N_ID_3, ADL_N_041_6W_CORE, TDP_6W },
119 { PCI_DID_INTEL_ADL_N_ID_4, ADL_N_021_6W_CORE, TDP_6W },
120 { PCI_DID_INTEL_ADL_S_ID_1, ADL_S_882_35W_CORE, TDP_35W },
121 { PCI_DID_INTEL_ADL_S_ID_1, ADL_S_882_65W_CORE, TDP_65W },
122 { PCI_DID_INTEL_ADL_S_ID_1, ADL_S_882_125W_CORE, TDP_125W },
123 { PCI_DID_INTEL_ADL_S_ID_1, ADL_S_882_150W_CORE, TDP_150W },
124 { PCI_DID_INTEL_ADL_S_ID_3, ADL_S_842_35W_CORE, TDP_35W },
125 { PCI_DID_INTEL_ADL_S_ID_3, ADL_S_842_65W_CORE, TDP_65W },
126 { PCI_DID_INTEL_ADL_S_ID_3, ADL_S_842_125W_CORE, TDP_125W },
127 { PCI_DID_INTEL_ADL_S_ID_8, ADL_S_642_125W_CORE, TDP_125W },
128 { PCI_DID_INTEL_ADL_S_ID_10, ADL_S_602_35W_CORE, TDP_35W },
129 { PCI_DID_INTEL_ADL_S_ID_10, ADL_S_602_65W_CORE, TDP_65W },
130 { PCI_DID_INTEL_ADL_S_ID_11, ADL_S_402_35W_CORE, TDP_35W },
131 { PCI_DID_INTEL_ADL_S_ID_11, ADL_S_402_58W_CORE, TDP_58W },
132 { PCI_DID_INTEL_ADL_S_ID_11, ADL_S_402_60W_CORE, TDP_60W },
133 { PCI_DID_INTEL_ADL_S_ID_12, ADL_S_202_35W_CORE, TDP_35W },
134 { PCI_DID_INTEL_ADL_S_ID_12, ADL_S_202_46W_CORE, TDP_46W },
135 { PCI_DID_INTEL_RPL_P_ID_1, RPL_P_682_642_482_45W_CORE, TDP_45W },
136 { PCI_DID_INTEL_RPL_P_ID_2, RPL_P_682_482_282_28W_CORE, TDP_28W },
137 { PCI_DID_INTEL_RPL_P_ID_3, RPL_P_282_242_142_15W_CORE, TDP_15W },
138 { PCI_DID_INTEL_RPL_P_ID_4, RPL_P_282_242_142_15W_CORE, TDP_15W },
141 /* Types of display ports */
142 enum ddi_ports {
143 DDI_PORT_A,
144 DDI_PORT_B,
145 DDI_PORT_C,
146 DDI_PORT_1,
147 DDI_PORT_2,
148 DDI_PORT_3,
149 DDI_PORT_4,
150 DDI_PORT_COUNT,
153 enum ddi_port_flags {
154 DDI_ENABLE_DDC = 1 << 0,
155 DDI_ENABLE_HPD = 1 << 1,
159 * Enable External V1P05/Vnn/VnnSx Rail in: BIT0:S0i1/S0i2,
160 * BIT1:S0i3, BIT2:S3, BIT3:S4, BIT4:S5, BIT5:S0.
162 enum fivr_enable_states {
163 FIVR_ENABLE_S0i1_S0i2 = BIT(0),
164 FIVR_ENABLE_S0i3 = BIT(1),
165 FIVR_ENABLE_S3 = BIT(2),
166 FIVR_ENABLE_S4 = BIT(3),
167 FIVR_ENABLE_S5 = BIT(4),
168 FIVR_ENABLE_S0 = BIT(5),
172 * Enable the following for External V1p05 rail
173 * BIT0: Retention active switch support
174 * BIT1: Normal Active voltage supported
175 * BIT2: Minimum active voltage supported
176 * BIT3: Minimum Retention voltage supported
178 enum fivr_voltage_supported {
179 FIVR_RET_ACTIVE_SWITCH_SUPPORT = BIT(0),
180 FIVR_VOLTAGE_NORMAL = BIT(1),
181 FIVR_VOLTAGE_MIN_ACTIVE = BIT(2),
182 FIVR_VOLTAGE_MIN_RETENTION = BIT(3),
185 #define FIVR_ENABLE_ALL_SX (FIVR_ENABLE_S0i1_S0i2 | FIVR_ENABLE_S0i3 | \
186 FIVR_ENABLE_S3 | FIVR_ENABLE_S4 | FIVR_ENABLE_S5 | FIVR_ENABLE_S0)
188 * The Max Pkg Cstate
189 * Values 0 - C0/C1, 1 - C2, 2 - C3, 3 - C6, 4 - C7, 5 - C7S, 6 - C8, 7 - C9, 8 - C10,
190 * 254 - CPU Default , 255 - Auto.
192 enum pkgcstate_limit {
193 LIMIT_C0_C1 = 0,
194 LIMIT_C2 = 1,
195 LIMIT_C3 = 2,
196 LIMIT_C6 = 3,
197 LIMIT_C7 = 4,
198 LIMIT_C7S = 5,
199 LIMIT_C8 = 6,
200 LIMIT_C9 = 7,
201 LIMIT_C10 = 8,
202 LIMIT_CPUDEFAULT = 254,
203 LIMIT_AUTO = 255,
206 /* Bit values for use in LpmStateEnableMask. */
207 enum lpm_state_mask {
208 LPM_S0i2_0 = BIT(0),
209 LPM_S0i2_1 = BIT(1),
210 LPM_S0i2_2 = BIT(2),
211 LPM_S0i3_0 = BIT(3),
212 LPM_S0i3_1 = BIT(4),
213 LPM_S0i3_2 = BIT(5),
214 LPM_S0i3_3 = BIT(6),
215 LPM_S0i3_4 = BIT(7),
216 LPM_S0iX_ALL = LPM_S0i2_0 | LPM_S0i2_1 | LPM_S0i2_2
217 | LPM_S0i3_0 | LPM_S0i3_1 | LPM_S0i3_2 | LPM_S0i3_3 | LPM_S0i3_4,
221 * FivrSpreadSpectrum:
222 * Values
223 * 0 - 0.5%, 3 - 1%, 8 - 1.5%, 18 - 2%, 28 - 3%, 34 - 4%, 39 - 5%, 44 - 6%
225 enum fivr_spread_spectrum_ratio {
226 FIVR_SS_0_5 = 0,
227 FIVR_SS_1 = 3,
228 FIVR_SS_1_5 = 8,
229 FIVR_SS_2 = 18,
230 FIVR_SS_3 = 28,
231 FIVR_SS_4 = 34,
232 FIVR_SS_5 = 39,
233 FIVR_SS_6 = 44,
237 * Slew Rate configuration for Deep Package C States for VR domain.
238 * They are fast time divided by 2.
239 * 0 - Fast/2
240 * 1 - Fast/4
241 * 2 - Fast/8
242 * 3 - Fast/16
244 enum slew_rate {
245 SLEW_FAST_2,
246 SLEW_FAST_4,
247 SLEW_FAST_8,
248 SLEW_FAST_16
251 struct soc_intel_alderlake_config {
253 /* Common struct containing soc config data required by common code */
254 struct soc_intel_common_config common_soc_config;
256 /* Common struct containing power limits configuration information */
257 struct soc_power_limits_config power_limits_config[ADL_POWER_LIMITS_COUNT];
259 /* Gpio group routed to each dword of the GPE0 block. Values are
260 * of the form PMC_GPP_[A:U] or GPD. */
261 uint8_t pmc_gpe0_dw0; /* GPE0_31_0 STS/EN */
262 uint8_t pmc_gpe0_dw1; /* GPE0_63_32 STS/EN */
263 uint8_t pmc_gpe0_dw2; /* GPE0_95_64 STS/EN */
265 /* Generic IO decode ranges */
266 uint32_t gen1_dec;
267 uint32_t gen2_dec;
268 uint32_t gen3_dec;
269 uint32_t gen4_dec;
271 /* Enable S0iX support */
272 int s0ix_enable;
273 /* Support for TCSS xhci, xdci, TBT PCIe root ports and DMA controllers */
274 uint8_t tcss_d3_hot_disable;
275 /* Support for TBT PCIe root ports and DMA controllers with D3Hot->D3Cold */
276 uint8_t tcss_d3_cold_disable;
277 /* Enable DPTF support */
278 int dptf_enable;
280 /* Deep SX enable for both AC and DC */
281 int deep_s3_enable_ac;
282 int deep_s3_enable_dc;
283 int deep_s5_enable_ac;
284 int deep_s5_enable_dc;
286 /* Deep Sx Configuration
287 * DSX_EN_WAKE_PIN - Enable WAKE# pin
288 * DSX_EN_LAN_WAKE_PIN - Enable LAN_WAKE# pin
289 * DSX_DIS_AC_PRESENT_PD - Disable pull-down on AC_PRESENT pin */
290 uint32_t deep_sx_config;
292 /* TCC activation offset */
293 uint32_t tcc_offset;
295 /* In-Band ECC (IBECC) configuration */
296 struct ibecc_config ibecc;
298 /* System Agent dynamic frequency support. Only effects ULX/ULT CPUs.
299 * When enabled memory will be training at two different frequencies.
300 * 0:Disabled, 1:FixedPoint0, 2:FixedPoint1, 3:FixedPoint2,
301 * 4:FixedPoint3, 5:Enabled */
302 enum {
303 SaGv_Disabled,
304 SaGv_FixedPoint0,
305 SaGv_FixedPoint1,
306 SaGv_FixedPoint2,
307 SaGv_FixedPoint3,
308 SaGv_Enabled,
309 } sagv;
311 /* Rank Margin Tool. 1:Enable, 0:Disable */
312 uint8_t RMT;
314 /* USB related */
315 struct usb2_port_config usb2_ports[16];
316 struct usb3_port_config usb3_ports[10];
317 /* Wake Enable Bitmap for USB2 ports */
318 uint16_t usb2_wake_enable_bitmap;
319 /* Wake Enable Bitmap for USB3 ports */
320 uint16_t usb3_wake_enable_bitmap;
321 /* Program OC pins for TCSS */
322 struct tcss_port_config tcss_ports[MAX_TYPE_C_PORTS];
324 /* SATA related */
325 uint8_t sata_mode;
326 uint8_t sata_salp_support;
327 uint8_t sata_ports_enable[8];
328 uint8_t sata_ports_dev_slp[8];
331 * Enable(0)/Disable(1) SATA Power Optimizer on PCH side.
332 * Default 0. Setting this to 1 disables the SATA Power Optimizer.
334 uint8_t sata_pwr_optimize_disable;
337 * SATA Port Enable Dito Config.
338 * Enable DEVSLP Idle Timeout settings (DmVal, DitoVal).
340 uint8_t sata_ports_enable_dito_config[8];
342 /* SataPortsDmVal is the DITO multiplier. Default is 15. */
343 uint8_t sata_ports_dm_val[8];
345 /* SataPortsDitoVal is the DEVSLP Idle Timeout, default is 625ms */
346 uint16_t sata_ports_dito_val[8];
348 /* Audio related */
349 uint8_t pch_hda_dsp_enable;
351 /* iDisp-Link T-Mode 0: 2T, 2: 4T, 3: 8T, 4: 16T */
352 enum {
353 HDA_TMODE_2T = 0,
354 HDA_TMODE_4T = 2,
355 HDA_TMODE_8T = 3,
356 HDA_TMODE_16T = 4,
357 } pch_hda_idisp_link_tmode;
359 /* iDisp-Link Freq 4: 96MHz, 3: 48MHz. */
360 enum {
361 HDA_LINKFREQ_48MHZ = 3,
362 HDA_LINKFREQ_96MHZ = 4,
363 } pch_hda_idisp_link_frequency;
365 bool pch_hda_idisp_codec_enable;
367 struct pcie_rp_config pch_pcie_rp[CONFIG_MAX_PCH_ROOT_PORTS];
368 struct pcie_rp_config cpu_pcie_rp[CONFIG_MAX_CPU_ROOT_PORTS];
369 uint8_t pcie_clk_config_flag[CONFIG_MAX_PCIE_CLOCK_SRC];
371 /* Gfx related */
372 enum {
373 IGD_SM_0MB = 0x00,
374 IGD_SM_32MB = 0x01,
375 IGD_SM_64MB = 0x02,
376 IGD_SM_96MB = 0x03,
377 IGD_SM_128MB = 0x04,
378 IGD_SM_160MB = 0x05,
379 IGD_SM_4MB = 0xF0,
380 IGD_SM_8MB = 0xF1,
381 IGD_SM_12MB = 0xF2,
382 IGD_SM_16MB = 0xF3,
383 IGD_SM_20MB = 0xF4,
384 IGD_SM_24MB = 0xF5,
385 IGD_SM_28MB = 0xF6,
386 IGD_SM_36MB = 0xF8,
387 IGD_SM_40MB = 0xF9,
388 IGD_SM_44MB = 0xFA,
389 IGD_SM_48MB = 0xFB,
390 IGD_SM_52MB = 0xFC,
391 IGD_SM_56MB = 0xFD,
392 IGD_SM_60MB = 0xFE,
393 } igd_dvmt50_pre_alloc;
394 uint8_t skip_ext_gfx_scan;
396 /* Enable/Disable EIST. 1b:Enabled, 0b:Disabled */
397 uint8_t eist_enable;
399 /* Enable C6 DRAM */
400 uint8_t enable_c6dram;
403 * SerialIO device mode selection:
404 * PchSerialIoDisabled,
405 * PchSerialIoPci,
406 * PchSerialIoHidden,
407 * PchSerialIoLegacyUart,
408 * PchSerialIoSkipInit
410 uint8_t serial_io_i2c_mode[CONFIG_SOC_INTEL_I2C_DEV_MAX];
411 uint8_t serial_io_gspi_mode[CONFIG_SOC_INTEL_COMMON_BLOCK_GSPI_MAX];
412 uint8_t serial_io_uart_mode[CONFIG_SOC_INTEL_UART_DEV_MAX];
414 * GSPIn Default Chip Select Mode:
415 * 0:Hardware Mode,
416 * 1:Software Mode
418 uint8_t serial_io_gspi_cs_mode[CONFIG_SOC_INTEL_COMMON_BLOCK_GSPI_MAX];
420 * GSPIn Default Chip Select State:
421 * 0: Low,
422 * 1: High
424 uint8_t serial_io_gspi_cs_state[CONFIG_SOC_INTEL_COMMON_BLOCK_GSPI_MAX];
426 /* Enable Pch iSCLK */
427 uint8_t pch_isclk;
429 /* CNVi BT Core Enable/Disable */
430 bool cnvi_bt_core;
432 /* CNVi BT Audio Offload: Enable/Disable BT Audio Offload. */
433 bool cnvi_bt_audio_offload;
436 * These GPIOs will be programmed by the IOM to handle biasing of the
437 * Type-C aux (SBU) signals when certain alternate modes are used.
438 * `pad_auxn_dc` should be assigned to the GPIO pad providing negative
439 * bias (name usually contains `AUXN_DC` or `AUX_N`); similarly,
440 * `pad_auxp_dc` should be assigned to the GPIO providing positive bias
441 * (name often contains `AUXP_DC` or `_AUX_P`).
443 struct typec_aux_bias_pads typec_aux_bias_pads[MAX_TYPE_C_PORTS];
446 * SOC Aux orientation override:
447 * This is a bitfield that corresponds to up to 4 TCSS ports on ADL.
448 * Even numbered bits (0, 2, 4, 6) control the retimer being handled by SOC.
449 * Odd numbered bits (1, 3, 5, 7) control the orientation of the physical aux lines
450 * on the motherboard.
452 uint16_t tcss_aux_ori;
455 * Override GPIO PM configuration:
456 * 0: Use FSP default GPIO PM program,
457 * 1: coreboot to override GPIO PM program
459 uint8_t gpio_override_pm;
462 * GPIO PM configuration: 0 to disable, 1 to enable power gating
463 * Bit 6-7: Reserved
464 * Bit 5: MISCCFG_GPSIDEDPCGEN
465 * Bit 4: MISCCFG_GPRCOMPCDLCGEN
466 * Bit 3: MISCCFG_GPRTCDLCGEN
467 * Bit 2: MISCCFG_GSXLCGEN
468 * Bit 1: MISCCFG_GPDPCGEN
469 * Bit 0: MISCCFG_GPDLCGEN
471 uint8_t gpio_pm[TOTAL_GPIO_COMM];
473 /* DP config */
475 * Port config
476 * 0:Disabled, 1:eDP, 2:MIPI DSI
478 uint8_t ddi_portA_config;
479 uint8_t ddi_portB_config;
481 /* Enable(1)/Disable(0) HPD/DDC */
482 uint8_t ddi_ports_config[DDI_PORT_COUNT];
484 /* Hybrid storage mode enable (1) / disable (0)
485 * This mode makes FSP detect Optane and NVME and set PCIe lane mode
486 * accordingly */
487 uint8_t hybrid_storage_mode;
489 #if CONFIG(SOC_INTEL_ALDERLAKE_PCH_N)
490 /* eMMC HS400 mode */
491 uint8_t emmc_enable_hs400_mode;
492 #endif
495 * Override CPU flex ratio value:
496 * CPU ratio value controls the maximum processor non-turbo ratio.
497 * Valid Range 0 to 63.
499 * In general descriptor provides option to set default cpu flex ratio.
500 * Default cpu flex ratio is 0 ensures booting with non-turbo max frequency.
501 * That's the reason FSP skips cpu_ratio override if cpu_ratio is 0.
503 * Only override CPU flex ratio if don't want to boot with non-turbo max.
505 uint8_t cpu_ratio_override;
508 * Enable(0)/Disable(1) DMI Power Optimizer on PCH side.
509 * Default 0. Setting this to 1 disables the DMI Power Optimizer.
511 uint8_t dmi_power_optimize_disable;
514 * Used to communicate the power delivery design capability of the board. This
515 * value is an enum of the available power delivery segments that are defined in
516 * the Platform Design Guide.
518 uint8_t vr_power_delivery_design;
521 * Enable(1)/Disable(0) CPU Replacement check.
522 * Default 0. Setting this to 1 to check CPU replacement.
524 uint8_t cpu_replacement_check;
526 /* ISA Serial Base selection. */
527 enum {
528 ISA_SERIAL_BASE_ADDR_3F8,
529 ISA_SERIAL_BASE_ADDR_2F8,
530 } isa_serial_uart_base;
532 /* structure containing various settings for PCH FIVRs */
533 struct {
534 bool configure_ext_fivr;
535 enum fivr_enable_states v1p05_enable_bitmap;
536 enum fivr_enable_states vnn_enable_bitmap;
537 enum fivr_enable_states vnn_sx_enable_bitmap;
538 enum fivr_voltage_supported v1p05_supported_voltage_bitmap;
539 enum fivr_voltage_supported vnn_supported_voltage_bitmap;
540 /* V1p05 Rail Voltage in mv */
541 int v1p05_voltage_mv;
542 /* Vnn Rail Voltage in mv */
543 int vnn_voltage_mv;
544 /* VnnSx Rail Voltage in mv */
545 int vnn_sx_voltage_mv;
546 /* External Icc Max for V1p05 rail in mA */
547 int v1p05_icc_max_ma;
548 /* External Icc Max for VnnSx rail in mA */
549 int vnn_icc_max_ma;
550 } ext_fivr_settings;
552 /* VrConfig Settings.
553 * 0 = VR_DOMAIN_IA Core 1 = VR_DOMAIN_GT.
555 struct vr_config domain_vr_config[NUM_VR_DOMAINS];
557 uint16_t max_dram_speed_mts;
559 enum {
560 SLP_S3_ASSERTION_DEFAULT,
561 SLP_S3_ASSERTION_60_US,
562 SLP_S3_ASSERTION_1_MS,
563 SLP_S3_ASSERTION_50_MS,
564 SLP_S3_ASSERTION_2_S,
565 } pch_slp_s3_min_assertion_width;
567 enum {
568 SLP_S4_ASSERTION_DEFAULT,
569 SLP_S4_ASSERTION_1S,
570 SLP_S4_ASSERTION_2S,
571 SLP_S4_ASSERTION_3S,
572 SLP_S4_ASSERTION_4S,
573 } pch_slp_s4_min_assertion_width;
575 enum {
576 SLP_SUS_ASSERTION_DEFAULT,
577 SLP_SUS_ASSERTION_0_MS,
578 SLP_SUS_ASSERTION_500_MS,
579 SLP_SUS_ASSERTION_1_S,
580 SLP_SUS_ASSERTION_4_S,
581 } pch_slp_sus_min_assertion_width;
583 enum {
584 SLP_A_ASSERTION_DEFAULT,
585 SLP_A_ASSERTION_0_MS,
586 SLP_A_ASSERTION_4_S,
587 SLP_A_ASSERTION_98_MS,
588 SLP_A_ASSERTION_2_S,
589 } pch_slp_a_min_assertion_width;
592 * PCH PM Reset Power Cycle Duration
593 * NOTE: Duration programmed in the PchPmPwrCycDur should never be smaller than the
594 * stretch duration programmed in the following registers:
595 * - GEN_PMCON_A.SLP_S3_MIN_ASST_WDTH (PchPmSlpS3MinAssert)
596 * - GEN_PMCON_A.S4MAW (PchPmSlpS4MinAssert)
597 * - PM_CFG.SLP_A_MIN_ASST_WDTH (PchPmSlpAMinAssert)
598 * - PM_CFG.SLP_LAN_MIN_ASST_WDTH
600 enum {
601 POWER_CYCLE_DURATION_DEFAULT,
602 POWER_CYCLE_DURATION_1S,
603 POWER_CYCLE_DURATION_2S,
604 POWER_CYCLE_DURATION_3S,
605 POWER_CYCLE_DURATION_4S,
606 } pch_reset_power_cycle_duration;
608 /* Platform Power Pmax */
609 uint16_t platform_pmax;
611 * FivrRfiFrequency
612 * PCODE MMIO Mailbox: Set the desired RFI frequency, in increments of 100KHz.
613 * 0: Auto
614 * Range varies based on XTAL clock:
615 * 0-1918*100 KHz (Up to 191.8MHz) for 24MHz clock
616 * 0-1535*100 KHz (Up to 153.5MHz) for 19MHz clock
618 uint32_t fivr_rfi_frequency;
620 * FivrSpreadSpectrum
621 * Set the Spread Spectrum Range.
622 * Range: 0.5%, 1%, 1.5%, 2%, 3%, 4%, 5%, 6%.
623 * Each Range is translated to an encoded value for FIVR register.
624 * 0.5% = 0, 1% = 3, 1.5% = 8, 2% = 18, 3% = 28, 4% = 34, 5% = 39, 6% = 44.
626 uint8_t fivr_spread_spectrum;
627 /* Enable or Disable Acoustic Noise Mitigation feature */
628 uint8_t acoustic_noise_mitigation;
630 * Acoustic Noise Mitigation Range. Defines the maximum Pre-Wake
631 * randomization time in micro ticks. This can be programmed only
632 * if AcousticNoiseMitigation is enabled.
633 * Range 0-255
635 uint8_t PreWake;
636 /* Disable Fast Slew Rate for Deep Package C States for VR domains */
637 uint8_t fast_pkg_c_ramp_disable[NUM_VR_DOMAINS];
639 * Slew Rate configuration for Deep Package C States for VR domains
640 * 0: Fast/2, 1: Fast/4, 2: Fast/8, 3: Fast/16; see enum slew_rate for values
642 uint8_t slow_slew_rate[NUM_VR_DOMAINS];
644 /* Energy-Performance Preference (HWP feature) */
645 bool enable_energy_perf_pref;
646 uint8_t energy_perf_pref_value;
649 * Enable or Disable C1 Cstate Demotion.
650 * Default 0. Set this to 1 in order to disable C state demotion.
652 bool disable_c1_state_auto_demotion;
655 * Enable or Disable PCH USB2 Phy power gating.
656 * Default 0. Set this to 1 in order to disable PCH USB2 Phy Power gating.
657 * Workaround for Intel TA# 723158 to prevent possible display flicker.
659 bool usb2_phy_sus_pg_disable;
662 * Enable or Disable Package C-state Demotion.
663 * Default is set to 0.
664 * Set this to 1 in order to disable Package C-state demotion.
666 bool disable_package_c_state_demotion;
669 * Enable or Disable Skipping MBP HOB.
670 * Default is set to 0 and set to 1 to skip the MBP HOB.
672 bool skip_mbp_hob;
674 /* i915 struct for GMA backlight control */
675 struct i915_gpu_controller_info gfx;
678 typedef struct soc_intel_alderlake_config config_t;
680 #endif