3 * Copyright 2013 Google Inc.
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
8 * 1. Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer.
10 * 2. Redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution.
13 * 3. The name of the author may not be used to endorse or promote products
14 * derived from this software without specific prior written permission.
16 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
33 .global exception_table
48 /* Undefined Instruction (CAREFUL: the PC offset is specific to thumb mode!) */
54 /* Software Interrupt (no PC offset necessary) */
90 ldr sp, exception_state_ptr
91 stmia sp!, { r0 - r12 } /* Save regs from bottom to top */
92 stmia sp, { sp, lr }^ /* Save banked SP/LR (no writeback) */
93 str lr, [sp, #(4 * 2)] /* Save PC to ®s[13] + 2 */
95 str r0, [sp, #(4 * 3)] /* Save SPSR to ®s[13] + 3 */
96 ldr sp, exception_stack_end /* Point SP to the stack for C code */
98 blx exception_dispatch
99 ldr sp, exception_state_ptr
100 ldr r0, [sp, #(4 * 16)] /* Load SPSR from ®s[0] + 16... */
101 msr SPSR_cxsf, r0 /* ...and get it out of the way */
102 ldmia sp!, { r0 - r12 } /* Restore regs from bottom to top */
103 ldmia sp, { sp, lr }^ /* Restore SP/LR to banked location */
104 add sp, sp, #8 /* Adjust SP (no writeback allowed) */
105 ldmia sp!, { pc }^ /* Do exception return (mode switch) */
109 .global exception_stack_end
112 .global exception_state_ptr
123 mcr p15, 0, r0, c12, c0, 0